blob: 0a5b9d2cd37a740b54fe430291629e4db0e89f13 [file] [log] [blame]
ths5fafdf22007-09-16 21:08:06 +00001/*
pbrookcdbdb642006-04-09 01:32:52 +00002 * ARM PrimeCell Timer modules.
3 *
4 * Copyright (c) 2005-2006 CodeSourcery.
5 * Written by Paul Brook
6 *
Matthew Fernandez8e31bf32011-06-26 12:21:35 +10007 * This code is licensed under the GPL.
pbrookcdbdb642006-04-09 01:32:52 +00008 */
9
Paul Brook6a824ec2009-05-14 22:35:07 +010010#include "sysbus.h"
pbrook87ecb682007-11-17 17:14:51 +000011#include "qemu-timer.h"
pbrookcdbdb642006-04-09 01:32:52 +000012
13/* Common timer implementation. */
14
15#define TIMER_CTRL_ONESHOT (1 << 0)
16#define TIMER_CTRL_32BIT (1 << 1)
17#define TIMER_CTRL_DIV1 (0 << 2)
18#define TIMER_CTRL_DIV16 (1 << 2)
19#define TIMER_CTRL_DIV256 (2 << 2)
20#define TIMER_CTRL_IE (1 << 5)
21#define TIMER_CTRL_PERIODIC (1 << 6)
22#define TIMER_CTRL_ENABLE (1 << 7)
23
24typedef struct {
pbrook423f0742007-05-23 00:06:54 +000025 ptimer_state *timer;
pbrookcdbdb642006-04-09 01:32:52 +000026 uint32_t control;
pbrookcdbdb642006-04-09 01:32:52 +000027 uint32_t limit;
pbrookcdbdb642006-04-09 01:32:52 +000028 int freq;
29 int int_level;
pbrookd537cf62007-04-07 18:14:41 +000030 qemu_irq irq;
pbrookcdbdb642006-04-09 01:32:52 +000031} arm_timer_state;
32
pbrookcdbdb642006-04-09 01:32:52 +000033/* Check all active timers, and schedule the next timer interrupt. */
34
pbrook423f0742007-05-23 00:06:54 +000035static void arm_timer_update(arm_timer_state *s)
pbrookcdbdb642006-04-09 01:32:52 +000036{
pbrookcdbdb642006-04-09 01:32:52 +000037 /* Update interrupts. */
38 if (s->int_level && (s->control & TIMER_CTRL_IE)) {
pbrookd537cf62007-04-07 18:14:41 +000039 qemu_irq_raise(s->irq);
pbrookcdbdb642006-04-09 01:32:52 +000040 } else {
pbrookd537cf62007-04-07 18:14:41 +000041 qemu_irq_lower(s->irq);
pbrookcdbdb642006-04-09 01:32:52 +000042 }
pbrookcdbdb642006-04-09 01:32:52 +000043}
44
Anthony Liguoric227f092009-10-01 16:12:16 -050045static uint32_t arm_timer_read(void *opaque, target_phys_addr_t offset)
pbrookcdbdb642006-04-09 01:32:52 +000046{
47 arm_timer_state *s = (arm_timer_state *)opaque;
48
49 switch (offset >> 2) {
50 case 0: /* TimerLoad */
51 case 6: /* TimerBGLoad */
52 return s->limit;
53 case 1: /* TimerValue */
pbrook423f0742007-05-23 00:06:54 +000054 return ptimer_get_count(s->timer);
pbrookcdbdb642006-04-09 01:32:52 +000055 case 2: /* TimerControl */
56 return s->control;
57 case 4: /* TimerRIS */
58 return s->int_level;
59 case 5: /* TimerMIS */
60 if ((s->control & TIMER_CTRL_IE) == 0)
61 return 0;
62 return s->int_level;
63 default:
Peter Chubb4abc7eb2011-11-22 04:20:23 +010064 hw_error("%s: Bad offset %x\n", __func__, (int)offset);
pbrookcdbdb642006-04-09 01:32:52 +000065 return 0;
66 }
67}
68
pbrook423f0742007-05-23 00:06:54 +000069/* Reset the timer limit after settings have changed. */
70static void arm_timer_recalibrate(arm_timer_state *s, int reload)
71{
72 uint32_t limit;
73
Rabin Vincenta9cf98d2010-05-02 15:20:52 +053074 if ((s->control & (TIMER_CTRL_PERIODIC | TIMER_CTRL_ONESHOT)) == 0) {
pbrook423f0742007-05-23 00:06:54 +000075 /* Free running. */
76 if (s->control & TIMER_CTRL_32BIT)
77 limit = 0xffffffff;
78 else
79 limit = 0xffff;
80 } else {
81 /* Periodic. */
82 limit = s->limit;
83 }
84 ptimer_set_limit(s->timer, limit, reload);
85}
86
Anthony Liguoric227f092009-10-01 16:12:16 -050087static void arm_timer_write(void *opaque, target_phys_addr_t offset,
pbrookcdbdb642006-04-09 01:32:52 +000088 uint32_t value)
89{
90 arm_timer_state *s = (arm_timer_state *)opaque;
pbrook423f0742007-05-23 00:06:54 +000091 int freq;
pbrookcdbdb642006-04-09 01:32:52 +000092
pbrookcdbdb642006-04-09 01:32:52 +000093 switch (offset >> 2) {
94 case 0: /* TimerLoad */
95 s->limit = value;
pbrook423f0742007-05-23 00:06:54 +000096 arm_timer_recalibrate(s, 1);
pbrookcdbdb642006-04-09 01:32:52 +000097 break;
98 case 1: /* TimerValue */
99 /* ??? Linux seems to want to write to this readonly register.
100 Ignore it. */
101 break;
102 case 2: /* TimerControl */
103 if (s->control & TIMER_CTRL_ENABLE) {
104 /* Pause the timer if it is running. This may cause some
105 inaccuracy dure to rounding, but avoids a whole lot of other
106 messyness. */
pbrook423f0742007-05-23 00:06:54 +0000107 ptimer_stop(s->timer);
pbrookcdbdb642006-04-09 01:32:52 +0000108 }
109 s->control = value;
pbrook423f0742007-05-23 00:06:54 +0000110 freq = s->freq;
pbrookcdbdb642006-04-09 01:32:52 +0000111 /* ??? Need to recalculate expiry time after changing divisor. */
112 switch ((value >> 2) & 3) {
pbrook423f0742007-05-23 00:06:54 +0000113 case 1: freq >>= 4; break;
114 case 2: freq >>= 8; break;
pbrookcdbdb642006-04-09 01:32:52 +0000115 }
Rabin Vincentd6759902010-05-02 15:20:51 +0530116 arm_timer_recalibrate(s, s->control & TIMER_CTRL_ENABLE);
pbrook423f0742007-05-23 00:06:54 +0000117 ptimer_set_freq(s->timer, freq);
pbrookcdbdb642006-04-09 01:32:52 +0000118 if (s->control & TIMER_CTRL_ENABLE) {
119 /* Restart the timer if still enabled. */
pbrook423f0742007-05-23 00:06:54 +0000120 ptimer_run(s->timer, (s->control & TIMER_CTRL_ONESHOT) != 0);
pbrookcdbdb642006-04-09 01:32:52 +0000121 }
122 break;
123 case 3: /* TimerIntClr */
124 s->int_level = 0;
125 break;
126 case 6: /* TimerBGLoad */
127 s->limit = value;
pbrook423f0742007-05-23 00:06:54 +0000128 arm_timer_recalibrate(s, 0);
pbrookcdbdb642006-04-09 01:32:52 +0000129 break;
130 default:
Peter Chubb4abc7eb2011-11-22 04:20:23 +0100131 hw_error("%s: Bad offset %x\n", __func__, (int)offset);
pbrookcdbdb642006-04-09 01:32:52 +0000132 }
pbrook423f0742007-05-23 00:06:54 +0000133 arm_timer_update(s);
pbrookcdbdb642006-04-09 01:32:52 +0000134}
135
136static void arm_timer_tick(void *opaque)
137{
pbrook423f0742007-05-23 00:06:54 +0000138 arm_timer_state *s = (arm_timer_state *)opaque;
139 s->int_level = 1;
140 arm_timer_update(s);
pbrookcdbdb642006-04-09 01:32:52 +0000141}
142
Juan Quintelaeecd33a2010-12-01 23:15:41 +0100143static const VMStateDescription vmstate_arm_timer = {
144 .name = "arm_timer",
145 .version_id = 1,
146 .minimum_version_id = 1,
147 .minimum_version_id_old = 1,
148 .fields = (VMStateField[]) {
149 VMSTATE_UINT32(control, arm_timer_state),
150 VMSTATE_UINT32(limit, arm_timer_state),
151 VMSTATE_INT32(int_level, arm_timer_state),
152 VMSTATE_PTIMER(timer, arm_timer_state),
153 VMSTATE_END_OF_LIST()
154 }
155};
pbrook23e39292008-07-02 16:48:32 +0000156
Paul Brook6a824ec2009-05-14 22:35:07 +0100157static arm_timer_state *arm_timer_init(uint32_t freq)
pbrookcdbdb642006-04-09 01:32:52 +0000158{
159 arm_timer_state *s;
pbrook423f0742007-05-23 00:06:54 +0000160 QEMUBH *bh;
pbrookcdbdb642006-04-09 01:32:52 +0000161
Anthony Liguori7267c092011-08-20 22:09:37 -0500162 s = (arm_timer_state *)g_malloc0(sizeof(arm_timer_state));
pbrook423f0742007-05-23 00:06:54 +0000163 s->freq = freq;
pbrookcdbdb642006-04-09 01:32:52 +0000164 s->control = TIMER_CTRL_IE;
pbrookcdbdb642006-04-09 01:32:52 +0000165
pbrook423f0742007-05-23 00:06:54 +0000166 bh = qemu_bh_new(arm_timer_tick, s);
167 s->timer = ptimer_init(bh);
Juan Quintelaeecd33a2010-12-01 23:15:41 +0100168 vmstate_register(NULL, -1, &vmstate_arm_timer, s);
pbrookcdbdb642006-04-09 01:32:52 +0000169 return s;
170}
171
172/* ARM PrimeCell SP804 dual timer module.
Peter Chubb7b4252e2011-12-12 10:25:42 +0000173 * Docs at
174 * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ddi0271d/index.html
175*/
pbrookcdbdb642006-04-09 01:32:52 +0000176
177typedef struct {
Paul Brook6a824ec2009-05-14 22:35:07 +0100178 SysBusDevice busdev;
Avi Kivitye219dea2011-08-15 17:17:19 +0300179 MemoryRegion iomem;
Paul Brook6a824ec2009-05-14 22:35:07 +0100180 arm_timer_state *timer[2];
pbrookcdbdb642006-04-09 01:32:52 +0000181 int level[2];
pbrookd537cf62007-04-07 18:14:41 +0000182 qemu_irq irq;
pbrookcdbdb642006-04-09 01:32:52 +0000183} sp804_state;
184
Peter Chubb7b4252e2011-12-12 10:25:42 +0000185static const uint8_t sp804_ids[] = {
186 /* Timer ID */
187 0x04, 0x18, 0x14, 0,
188 /* PrimeCell ID */
189 0xd, 0xf0, 0x05, 0xb1
190};
191
pbrookd537cf62007-04-07 18:14:41 +0000192/* Merge the IRQs from the two component devices. */
pbrookcdbdb642006-04-09 01:32:52 +0000193static void sp804_set_irq(void *opaque, int irq, int level)
194{
195 sp804_state *s = (sp804_state *)opaque;
196
197 s->level[irq] = level;
pbrookd537cf62007-04-07 18:14:41 +0000198 qemu_set_irq(s->irq, s->level[0] || s->level[1]);
pbrookcdbdb642006-04-09 01:32:52 +0000199}
200
Avi Kivitye219dea2011-08-15 17:17:19 +0300201static uint64_t sp804_read(void *opaque, target_phys_addr_t offset,
202 unsigned size)
pbrookcdbdb642006-04-09 01:32:52 +0000203{
204 sp804_state *s = (sp804_state *)opaque;
205
pbrookcdbdb642006-04-09 01:32:52 +0000206 if (offset < 0x20) {
207 return arm_timer_read(s->timer[0], offset);
Peter Chubb7b4252e2011-12-12 10:25:42 +0000208 }
209 if (offset < 0x40) {
pbrookcdbdb642006-04-09 01:32:52 +0000210 return arm_timer_read(s->timer[1], offset - 0x20);
211 }
Peter Chubb7b4252e2011-12-12 10:25:42 +0000212
213 /* TimerPeriphID */
214 if (offset >= 0xfe0 && offset <= 0xffc) {
215 return sp804_ids[(offset - 0xfe0) >> 2];
216 }
217
218 switch (offset) {
219 /* Integration Test control registers, which we won't support */
220 case 0xf00: /* TimerITCR */
221 case 0xf04: /* TimerITOP (strictly write only but..) */
222 return 0;
223 }
224
225 hw_error("%s: Bad offset %x\n", __func__, (int)offset);
226 return 0;
pbrookcdbdb642006-04-09 01:32:52 +0000227}
228
Anthony Liguoric227f092009-10-01 16:12:16 -0500229static void sp804_write(void *opaque, target_phys_addr_t offset,
Avi Kivitye219dea2011-08-15 17:17:19 +0300230 uint64_t value, unsigned size)
pbrookcdbdb642006-04-09 01:32:52 +0000231{
232 sp804_state *s = (sp804_state *)opaque;
233
pbrookcdbdb642006-04-09 01:32:52 +0000234 if (offset < 0x20) {
235 arm_timer_write(s->timer[0], offset, value);
Peter Chubb7b4252e2011-12-12 10:25:42 +0000236 return;
pbrookcdbdb642006-04-09 01:32:52 +0000237 }
Peter Chubb7b4252e2011-12-12 10:25:42 +0000238
239 if (offset < 0x40) {
240 arm_timer_write(s->timer[1], offset - 0x20, value);
241 return;
242 }
243
244 /* Technically we could be writing to the Test Registers, but not likely */
245 hw_error("%s: Bad offset %x\n", __func__, (int)offset);
pbrookcdbdb642006-04-09 01:32:52 +0000246}
247
Avi Kivitye219dea2011-08-15 17:17:19 +0300248static const MemoryRegionOps sp804_ops = {
249 .read = sp804_read,
250 .write = sp804_write,
251 .endianness = DEVICE_NATIVE_ENDIAN,
pbrookcdbdb642006-04-09 01:32:52 +0000252};
253
Juan Quintela81986ac2010-12-01 23:12:32 +0100254static const VMStateDescription vmstate_sp804 = {
255 .name = "sp804",
256 .version_id = 1,
257 .minimum_version_id = 1,
258 .minimum_version_id_old = 1,
259 .fields = (VMStateField[]) {
260 VMSTATE_INT32_ARRAY(level, sp804_state, 2),
261 VMSTATE_END_OF_LIST()
262 }
263};
pbrook23e39292008-07-02 16:48:32 +0000264
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200265static int sp804_init(SysBusDevice *dev)
pbrookcdbdb642006-04-09 01:32:52 +0000266{
Paul Brook6a824ec2009-05-14 22:35:07 +0100267 sp804_state *s = FROM_SYSBUS(sp804_state, dev);
pbrookd537cf62007-04-07 18:14:41 +0000268 qemu_irq *qi;
pbrookcdbdb642006-04-09 01:32:52 +0000269
pbrookd537cf62007-04-07 18:14:41 +0000270 qi = qemu_allocate_irqs(sp804_set_irq, s, 2);
Paul Brook6a824ec2009-05-14 22:35:07 +0100271 sysbus_init_irq(dev, &s->irq);
pbrookcdbdb642006-04-09 01:32:52 +0000272 /* ??? The timers are actually configurable between 32kHz and 1MHz, but
273 we don't implement that. */
Paul Brook6a824ec2009-05-14 22:35:07 +0100274 s->timer[0] = arm_timer_init(1000000);
275 s->timer[1] = arm_timer_init(1000000);
276 s->timer[0]->irq = qi[0];
277 s->timer[1]->irq = qi[1];
Avi Kivitye219dea2011-08-15 17:17:19 +0300278 memory_region_init_io(&s->iomem, &sp804_ops, s, "sp804", 0x1000);
Avi Kivity750ecd42011-11-27 11:38:10 +0200279 sysbus_init_mmio(dev, &s->iomem);
Juan Quintela81986ac2010-12-01 23:12:32 +0100280 vmstate_register(&dev->qdev, -1, &vmstate_sp804, s);
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200281 return 0;
pbrookcdbdb642006-04-09 01:32:52 +0000282}
283
284
285/* Integrator/CP timer module. */
286
287typedef struct {
Paul Brook6a824ec2009-05-14 22:35:07 +0100288 SysBusDevice busdev;
Avi Kivitye219dea2011-08-15 17:17:19 +0300289 MemoryRegion iomem;
Paul Brook6a824ec2009-05-14 22:35:07 +0100290 arm_timer_state *timer[3];
pbrookcdbdb642006-04-09 01:32:52 +0000291} icp_pit_state;
292
Avi Kivitye219dea2011-08-15 17:17:19 +0300293static uint64_t icp_pit_read(void *opaque, target_phys_addr_t offset,
294 unsigned size)
pbrookcdbdb642006-04-09 01:32:52 +0000295{
296 icp_pit_state *s = (icp_pit_state *)opaque;
297 int n;
298
299 /* ??? Don't know the PrimeCell ID for this device. */
pbrookcdbdb642006-04-09 01:32:52 +0000300 n = offset >> 8;
Peter Maydellee71c982011-11-11 13:30:15 +0000301 if (n > 2) {
Peter Chubb4abc7eb2011-11-22 04:20:23 +0100302 hw_error("%s: Bad timer %d\n", __func__, n);
Paul Brook2ac71172009-05-08 02:35:15 +0100303 }
pbrookcdbdb642006-04-09 01:32:52 +0000304
305 return arm_timer_read(s->timer[n], offset & 0xff);
306}
307
Anthony Liguoric227f092009-10-01 16:12:16 -0500308static void icp_pit_write(void *opaque, target_phys_addr_t offset,
Avi Kivitye219dea2011-08-15 17:17:19 +0300309 uint64_t value, unsigned size)
pbrookcdbdb642006-04-09 01:32:52 +0000310{
311 icp_pit_state *s = (icp_pit_state *)opaque;
312 int n;
313
pbrookcdbdb642006-04-09 01:32:52 +0000314 n = offset >> 8;
Peter Maydellee71c982011-11-11 13:30:15 +0000315 if (n > 2) {
Peter Chubb4abc7eb2011-11-22 04:20:23 +0100316 hw_error("%s: Bad timer %d\n", __func__, n);
Paul Brook2ac71172009-05-08 02:35:15 +0100317 }
pbrookcdbdb642006-04-09 01:32:52 +0000318
319 arm_timer_write(s->timer[n], offset & 0xff, value);
320}
321
Avi Kivitye219dea2011-08-15 17:17:19 +0300322static const MemoryRegionOps icp_pit_ops = {
323 .read = icp_pit_read,
324 .write = icp_pit_write,
325 .endianness = DEVICE_NATIVE_ENDIAN,
pbrookcdbdb642006-04-09 01:32:52 +0000326};
327
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200328static int icp_pit_init(SysBusDevice *dev)
pbrookcdbdb642006-04-09 01:32:52 +0000329{
Paul Brook6a824ec2009-05-14 22:35:07 +0100330 icp_pit_state *s = FROM_SYSBUS(icp_pit_state, dev);
pbrookcdbdb642006-04-09 01:32:52 +0000331
pbrookcdbdb642006-04-09 01:32:52 +0000332 /* Timer 0 runs at the system clock speed (40MHz). */
Paul Brook6a824ec2009-05-14 22:35:07 +0100333 s->timer[0] = arm_timer_init(40000000);
pbrookcdbdb642006-04-09 01:32:52 +0000334 /* The other two timers run at 1MHz. */
Paul Brook6a824ec2009-05-14 22:35:07 +0100335 s->timer[1] = arm_timer_init(1000000);
336 s->timer[2] = arm_timer_init(1000000);
337
338 sysbus_init_irq(dev, &s->timer[0]->irq);
339 sysbus_init_irq(dev, &s->timer[1]->irq);
340 sysbus_init_irq(dev, &s->timer[2]->irq);
pbrookcdbdb642006-04-09 01:32:52 +0000341
Avi Kivitye219dea2011-08-15 17:17:19 +0300342 memory_region_init_io(&s->iomem, &icp_pit_ops, s, "icp_pit", 0x1000);
Avi Kivity750ecd42011-11-27 11:38:10 +0200343 sysbus_init_mmio(dev, &s->iomem);
pbrook23e39292008-07-02 16:48:32 +0000344 /* This device has no state to save/restore. The component timers will
345 save themselves. */
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200346 return 0;
pbrookcdbdb642006-04-09 01:32:52 +0000347}
Paul Brook6a824ec2009-05-14 22:35:07 +0100348
349static void arm_timer_register_devices(void)
350{
351 sysbus_register_dev("integrator_pit", sizeof(icp_pit_state), icp_pit_init);
352 sysbus_register_dev("sp804", sizeof(sp804_state), sp804_init);
353}
354
355device_init(arm_timer_register_devices)