blob: 3b39687c6336c3aee40c86b6b656f8e3736aa178 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Tejun Heo8c3d3d42013-05-14 11:09:50 -07004 * Maintained by: Tejun Heo <tj@kernel.org>
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04005 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040049#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090052#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010055 AHCI_PCI_BAR_STA2X11 = 0,
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -080056 AHCI_PCI_BAR_ENMOTUS = 2,
Alessandro Rubini318893e2012-01-06 13:33:39 +010057 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090058};
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Tejun Heo441577e2010-03-29 10:32:39 +090060enum board_ids {
61 /* board IDs by feature in alphabetical order */
62 board_ahci,
63 board_ahci_ign_iferr,
Levente Kurusaaa5b8c42014-02-18 10:22:17 -050064 board_ahci_noncq,
Tejun Heo441577e2010-03-29 10:32:39 +090065 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020066 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090067
68 /* board IDs for specific chipsets in alphabetical order */
69 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090070 board_ahci_mcp77,
71 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090072 board_ahci_mv,
73 board_ahci_sb600,
74 board_ahci_sb700, /* for SB700 and SB800 */
75 board_ahci_vt8251,
76
77 /* aliases */
78 board_ahci_mcp_linux = board_ahci_mcp65,
79 board_ahci_mcp67 = board_ahci_mcp65,
80 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090081 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070082};
83
Jeff Garzik2dcb4072007-10-19 06:42:56 -040084static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heoa1efdab2008-03-25 12:22:50 +090085static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
86 unsigned long deadline);
87static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
88 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090089#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090090static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
91static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090092#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070093
Tejun Heofad16e72010-09-21 09:25:48 +020094static struct scsi_host_template ahci_sht = {
95 AHCI_SHT("ahci"),
96};
97
Tejun Heo029cfd62008-03-25 12:22:49 +090098static struct ata_port_operations ahci_vt8251_ops = {
99 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900100 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900101};
102
Tejun Heo029cfd62008-03-25 12:22:49 +0900103static struct ata_port_operations ahci_p5wdh_ops = {
104 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900105 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900106};
107
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100108static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900109 /* by features */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530110 [board_ahci] = {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900111 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100112 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400113 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 .port_ops = &ahci_ops,
115 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530116 [board_ahci_ign_iferr] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900117 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
118 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100119 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400120 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900121 .port_ops = &ahci_ops,
122 },
Levente Kurusaaa5b8c42014-02-18 10:22:17 -0500123 [board_ahci_noncq] = {
124 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ),
125 .flags = AHCI_FLAG_COMMON,
126 .pio_mask = ATA_PIO4,
127 .udma_mask = ATA_UDMA6,
128 .port_ops = &ahci_ops,
129 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530130 [board_ahci_nosntf] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900131 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
132 .flags = AHCI_FLAG_COMMON,
133 .pio_mask = ATA_PIO4,
134 .udma_mask = ATA_UDMA6,
135 .port_ops = &ahci_ops,
136 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530137 [board_ahci_yes_fbs] = {
Tejun Heo5f173102010-07-24 16:53:48 +0200138 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
139 .flags = AHCI_FLAG_COMMON,
140 .pio_mask = ATA_PIO4,
141 .udma_mask = ATA_UDMA6,
142 .port_ops = &ahci_ops,
143 },
Tejun Heo441577e2010-03-29 10:32:39 +0900144 /* by chipsets */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530145 [board_ahci_mcp65] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900146 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
147 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100148 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900149 .pio_mask = ATA_PIO4,
150 .udma_mask = ATA_UDMA6,
151 .port_ops = &ahci_ops,
152 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530153 [board_ahci_mcp77] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900154 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
155 .flags = AHCI_FLAG_COMMON,
156 .pio_mask = ATA_PIO4,
157 .udma_mask = ATA_UDMA6,
158 .port_ops = &ahci_ops,
159 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530160 [board_ahci_mcp89] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900161 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900162 .flags = AHCI_FLAG_COMMON,
163 .pio_mask = ATA_PIO4,
164 .udma_mask = ATA_UDMA6,
165 .port_ops = &ahci_ops,
166 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530167 [board_ahci_mv] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900168 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
169 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300170 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900171 .pio_mask = ATA_PIO4,
172 .udma_mask = ATA_UDMA6,
173 .port_ops = &ahci_ops,
174 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530175 [board_ahci_sb600] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900176 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900177 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
178 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900179 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100180 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400181 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800182 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800183 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530184 [board_ahci_sb700] = { /* for SB700 and SB800 */
Shane Huangbd172432008-06-10 15:52:04 +0800185 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800186 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100187 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800188 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800189 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800190 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530191 [board_ahci_vt8251] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900192 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900193 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100194 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900195 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900196 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800197 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198};
199
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500200static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400201 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400202 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
203 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
204 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
205 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
206 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900207 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400208 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
209 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
210 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
211 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900212 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800213 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900214 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
215 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
216 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
217 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
218 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
219 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
220 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
221 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
222 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
223 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
224 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
225 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
226 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
227 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
228 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400229 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
230 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800231 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500232 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800233 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500234 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
235 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700236 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700237 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500238 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700239 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700240 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500241 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800242 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
243 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
244 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
245 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
246 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
247 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700248 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
249 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
250 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800251 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800252 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700253 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
254 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci }, /* Panther Point AHCI */
255 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
256 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
257 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
258 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci }, /* Panther Point RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700259 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800260 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
261 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci }, /* Lynx Point AHCI */
262 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
263 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci }, /* Lynx Point RAID */
264 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
265 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci }, /* Lynx Point RAID */
266 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
267 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci }, /* Lynx Point RAID */
James Ralston77b12bc92012-08-09 09:02:31 -0700268 { PCI_VDEVICE(INTEL, 0x9c02), board_ahci }, /* Lynx Point-LP AHCI */
269 { PCI_VDEVICE(INTEL, 0x9c03), board_ahci }, /* Lynx Point-LP AHCI */
270 { PCI_VDEVICE(INTEL, 0x9c04), board_ahci }, /* Lynx Point-LP RAID */
271 { PCI_VDEVICE(INTEL, 0x9c05), board_ahci }, /* Lynx Point-LP RAID */
272 { PCI_VDEVICE(INTEL, 0x9c06), board_ahci }, /* Lynx Point-LP RAID */
273 { PCI_VDEVICE(INTEL, 0x9c07), board_ahci }, /* Lynx Point-LP RAID */
274 { PCI_VDEVICE(INTEL, 0x9c0e), board_ahci }, /* Lynx Point-LP RAID */
275 { PCI_VDEVICE(INTEL, 0x9c0f), board_ahci }, /* Lynx Point-LP RAID */
Seth Heasley29e674d2013-01-25 12:01:05 -0800276 { PCI_VDEVICE(INTEL, 0x1f22), board_ahci }, /* Avoton AHCI */
277 { PCI_VDEVICE(INTEL, 0x1f23), board_ahci }, /* Avoton AHCI */
278 { PCI_VDEVICE(INTEL, 0x1f24), board_ahci }, /* Avoton RAID */
279 { PCI_VDEVICE(INTEL, 0x1f25), board_ahci }, /* Avoton RAID */
280 { PCI_VDEVICE(INTEL, 0x1f26), board_ahci }, /* Avoton RAID */
281 { PCI_VDEVICE(INTEL, 0x1f27), board_ahci }, /* Avoton RAID */
282 { PCI_VDEVICE(INTEL, 0x1f2e), board_ahci }, /* Avoton RAID */
283 { PCI_VDEVICE(INTEL, 0x1f2f), board_ahci }, /* Avoton RAID */
284 { PCI_VDEVICE(INTEL, 0x1f32), board_ahci }, /* Avoton AHCI */
285 { PCI_VDEVICE(INTEL, 0x1f33), board_ahci }, /* Avoton AHCI */
286 { PCI_VDEVICE(INTEL, 0x1f34), board_ahci }, /* Avoton RAID */
287 { PCI_VDEVICE(INTEL, 0x1f35), board_ahci }, /* Avoton RAID */
288 { PCI_VDEVICE(INTEL, 0x1f36), board_ahci }, /* Avoton RAID */
289 { PCI_VDEVICE(INTEL, 0x1f37), board_ahci }, /* Avoton RAID */
290 { PCI_VDEVICE(INTEL, 0x1f3e), board_ahci }, /* Avoton RAID */
291 { PCI_VDEVICE(INTEL, 0x1f3f), board_ahci }, /* Avoton RAID */
James Ralstonefda3322013-02-21 11:08:51 -0800292 { PCI_VDEVICE(INTEL, 0x2823), board_ahci }, /* Wellsburg RAID */
293 { PCI_VDEVICE(INTEL, 0x2827), board_ahci }, /* Wellsburg RAID */
James Ralston151743f2013-02-08 17:34:47 -0800294 { PCI_VDEVICE(INTEL, 0x8d02), board_ahci }, /* Wellsburg AHCI */
295 { PCI_VDEVICE(INTEL, 0x8d04), board_ahci }, /* Wellsburg RAID */
296 { PCI_VDEVICE(INTEL, 0x8d06), board_ahci }, /* Wellsburg RAID */
297 { PCI_VDEVICE(INTEL, 0x8d0e), board_ahci }, /* Wellsburg RAID */
298 { PCI_VDEVICE(INTEL, 0x8d62), board_ahci }, /* Wellsburg AHCI */
299 { PCI_VDEVICE(INTEL, 0x8d64), board_ahci }, /* Wellsburg RAID */
300 { PCI_VDEVICE(INTEL, 0x8d66), board_ahci }, /* Wellsburg RAID */
301 { PCI_VDEVICE(INTEL, 0x8d6e), board_ahci }, /* Wellsburg RAID */
Seth Heasley21e8e042013-06-19 16:36:45 -0700302 { PCI_VDEVICE(INTEL, 0x23a3), board_ahci }, /* Coleto Creek AHCI */
James Ralston296cfde2013-11-04 09:24:58 -0800303 { PCI_VDEVICE(INTEL, 0x9c83), board_ahci }, /* Wildcat Point-LP AHCI */
304 { PCI_VDEVICE(INTEL, 0x9c85), board_ahci }, /* Wildcat Point-LP RAID */
305 { PCI_VDEVICE(INTEL, 0x9c87), board_ahci }, /* Wildcat Point-LP RAID */
306 { PCI_VDEVICE(INTEL, 0x9c8f), board_ahci }, /* Wildcat Point-LP RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400307
Tejun Heoe34bb372007-02-26 20:24:03 +0900308 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
309 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
310 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Ben Hutchings1fefb8f2012-09-10 01:09:04 +0100311 /* JMicron 362B and 362C have an AHCI function with IDE class code */
312 { PCI_VDEVICE(JMICRON, 0x2362), board_ahci_ign_iferr },
313 { PCI_VDEVICE(JMICRON, 0x236f), board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400314
315 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800316 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800317 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
318 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
319 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
320 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
321 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
322 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400323
Shane Huange2dd90b2009-07-29 11:34:49 +0800324 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800325 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huang7d31ea02013-06-03 18:24:10 +0800326 { PCI_VDEVICE(AMD, 0x7900), board_ahci }, /* AMD CZ */
Shane Huange2dd90b2009-07-29 11:34:49 +0800327 /* AMD is using RAID class only for ahci controllers */
328 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
329 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
330
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400331 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400332 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900333 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400334
335 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900336 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
337 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
338 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
339 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
340 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
341 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
342 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
343 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900344 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
345 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
346 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
347 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
348 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
349 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
350 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
351 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
352 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
353 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
354 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
355 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
356 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
357 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
358 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
359 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
360 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
361 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
362 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
363 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
364 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
365 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
366 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
367 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
368 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
369 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
370 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
371 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
372 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
373 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
374 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
375 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
376 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
377 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
378 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
379 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
380 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
381 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
382 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
383 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
384 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
385 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
386 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
387 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
388 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
389 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
390 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
391 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
392 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
393 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
394 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
395 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
396 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
397 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
398 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
399 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
400 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
401 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
402 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
403 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
404 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
405 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
406 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
407 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
408 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
409 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
410 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
411 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
412 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
413 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
414 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
415 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
416 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
417 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
418 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
419 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400420
Jeff Garzik95916ed2006-07-29 04:10:14 -0400421 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900422 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
423 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
424 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400425
Alessandro Rubini318893e2012-01-06 13:33:39 +0100426 /* ST Microelectronics */
427 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
428
Jeff Garzikcd70c262007-07-08 02:29:42 -0400429 /* Marvell */
430 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100431 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600432 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500433 .class = PCI_CLASS_STORAGE_SATA_AHCI,
434 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200435 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600436 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9125),
Per Jessen467b41c2011-02-08 13:54:32 +0100437 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Simon Guinot6e3eb162013-12-23 13:24:35 +0100438 { PCI_DEVICE_SUB(PCI_VENDOR_ID_MARVELL_EXT, 0x9178,
439 PCI_VENDOR_ID_MARVELL_EXT, 0x9170),
440 .driver_data = board_ahci_yes_fbs }, /* 88se9170 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600441 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x917a),
Matt Johnson642d8922012-04-27 01:42:30 -0500442 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
George Spelvinfcce9a32013-05-29 10:20:35 +0900443 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9172),
444 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600445 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9192),
Alan Cox17c60c62012-09-04 16:07:18 +0100446 .driver_data = board_ahci_yes_fbs }, /* 88se9172 on some Gigabyte */
Andreas Schrägle7d872bd2014-05-24 16:35:43 +0200447 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0),
448 .driver_data = board_ahci_yes_fbs },
Myron Stowe69fd3152013-04-08 11:32:49 -0600449 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a3),
Tejun Heo50be5e32010-11-29 15:57:14 +0100450 .driver_data = board_ahci_yes_fbs },
Samir Benmendil61688ba2013-11-17 23:56:17 +0100451 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9230),
452 .driver_data = board_ahci_yes_fbs },
Jérôme Carretero18958492014-06-03 14:56:25 -0400453 { PCI_DEVICE(PCI_VENDOR_ID_TTI, 0x0642),
454 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400455
Mark Nelsonc77a0362008-10-23 14:08:16 +1100456 /* Promise */
457 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
Romain Degezd35acb62014-07-11 18:08:13 +0200458 { PCI_VDEVICE(PROMISE, 0x3781), board_ahci }, /* FastTrak TX8660 ahci-mode */
Mark Nelsonc77a0362008-10-23 14:08:16 +1100459
Keng-Yu Linc9703762011-11-09 01:47:36 -0500460 /* Asmedia */
Alan Cox7b4f6ec2012-09-04 16:25:25 +0100461 { PCI_VDEVICE(ASMEDIA, 0x0601), board_ahci }, /* ASM1060 */
462 { PCI_VDEVICE(ASMEDIA, 0x0602), board_ahci }, /* ASM1060 */
463 { PCI_VDEVICE(ASMEDIA, 0x0611), board_ahci }, /* ASM1061 */
464 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1062 */
Keng-Yu Linc9703762011-11-09 01:47:36 -0500465
Levente Kurusaaa5b8c42014-02-18 10:22:17 -0500466 /*
467 * Samsung SSDs found on some macbooks. NCQ times out.
468 * https://bugzilla.kernel.org/show_bug.cgi?id=60731
469 */
470 { PCI_VDEVICE(SAMSUNG, 0x1600), board_ahci_noncq },
471
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -0800472 /* Enmotus */
473 { PCI_DEVICE(0x1c44, 0x8000), board_ahci },
474
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500475 /* Generic, PCI class code for AHCI */
476 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500477 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500478
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479 { } /* terminate list */
480};
481
482
483static struct pci_driver ahci_pci_driver = {
484 .name = DRV_NAME,
485 .id_table = ahci_pci_tbl,
486 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900487 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900488#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900489 .suspend = ahci_pci_device_suspend,
490 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900491#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492};
493
Alan Cox5b66c822008-09-03 14:48:34 +0100494#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
495static int marvell_enable;
496#else
497static int marvell_enable = 1;
498#endif
499module_param(marvell_enable, int, 0644);
500MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
501
502
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300503static void ahci_pci_save_initial_config(struct pci_dev *pdev,
504 struct ahci_host_priv *hpriv)
505{
506 unsigned int force_port_map = 0;
507 unsigned int mask_port_map = 0;
508
509 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
510 dev_info(&pdev->dev, "JMB361 has only one port\n");
511 force_port_map = 1;
512 }
513
514 /*
515 * Temporary Marvell 6145 hack: PATA port presence
516 * is asserted through the standard AHCI port
517 * presence register, as bit 4 (counting from 0)
518 */
519 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
520 if (pdev->device == 0x6121)
521 mask_port_map = 0x3;
522 else
523 mask_port_map = 0xf;
524 dev_info(&pdev->dev,
525 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
526 }
527
Anton Vorontsov1d513352010-03-03 20:17:37 +0300528 ahci_save_initial_config(&pdev->dev, hpriv, force_port_map,
529 mask_port_map);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300530}
531
Anton Vorontsov33030402010-03-03 20:17:39 +0300532static int ahci_pci_reset_controller(struct ata_host *host)
533{
534 struct pci_dev *pdev = to_pci_dev(host->dev);
535
536 ahci_reset_controller(host);
537
Tejun Heod91542c2006-07-26 15:59:26 +0900538 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300539 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900540 u16 tmp16;
541
542 /* configure PCS */
543 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900544 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
545 tmp16 |= hpriv->port_map;
546 pci_write_config_word(pdev, 0x92, tmp16);
547 }
Tejun Heod91542c2006-07-26 15:59:26 +0900548 }
549
550 return 0;
551}
552
Anton Vorontsov781d6552010-03-03 20:17:42 +0300553static void ahci_pci_init_controller(struct ata_host *host)
554{
555 struct ahci_host_priv *hpriv = host->private_data;
556 struct pci_dev *pdev = to_pci_dev(host->dev);
557 void __iomem *port_mmio;
558 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100559 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900560
Tejun Heo417a1a62007-09-23 13:19:55 +0900561 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100562 if (pdev->device == 0x6121)
563 mv = 2;
564 else
565 mv = 4;
566 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400567
568 writel(0, port_mmio + PORT_IRQ_MASK);
569
570 /* clear port IRQ */
571 tmp = readl(port_mmio + PORT_IRQ_STAT);
572 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
573 if (tmp)
574 writel(tmp, port_mmio + PORT_IRQ_STAT);
575 }
576
Anton Vorontsov781d6552010-03-03 20:17:42 +0300577 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900578}
579
Tejun Heocc0680a2007-08-06 18:36:23 +0900580static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900581 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900582{
Tejun Heocc0680a2007-08-06 18:36:23 +0900583 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +0900584 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900585 int rc;
586
587 DPRINTK("ENTER\n");
588
Tejun Heo4447d352007-04-17 23:44:08 +0900589 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900590
Tejun Heocc0680a2007-08-06 18:36:23 +0900591 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900592 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900593
Tejun Heo4447d352007-04-17 23:44:08 +0900594 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900595
596 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
597
598 /* vt8251 doesn't clear BSY on signature FIS reception,
599 * request follow-up softreset.
600 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900601 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900602}
603
Tejun Heoedc93052007-10-25 14:59:16 +0900604static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
605 unsigned long deadline)
606{
607 struct ata_port *ap = link->ap;
608 struct ahci_port_priv *pp = ap->private_data;
609 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
610 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900611 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900612 int rc;
613
614 ahci_stop_engine(ap);
615
616 /* clear D2H reception area to properly wait for D2H FIS */
617 ata_tf_init(link->device, &tf);
618 tf.command = 0x80;
619 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
620
621 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900622 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900623
624 ahci_start_engine(ap);
625
Tejun Heoedc93052007-10-25 14:59:16 +0900626 /* The pseudo configuration device on SIMG4726 attached to
627 * ASUS P5W-DH Deluxe doesn't send signature FIS after
628 * hardreset if no device is attached to the first downstream
629 * port && the pseudo device locks up on SRST w/ PMP==0. To
630 * work around this, wait for !BSY only briefly. If BSY isn't
631 * cleared, perform CLO and proceed to IDENTIFY (achieved by
632 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
633 *
634 * Wait for two seconds. Devices attached to downstream port
635 * which can't process the following IDENTIFY after this will
636 * have to be reset again. For most cases, this should
637 * suffice while making probing snappish enough.
638 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900639 if (online) {
640 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
641 ahci_check_ready);
642 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800643 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900644 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900645 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900646}
647
Tejun Heo438ac6d2007-03-02 17:31:26 +0900648#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900649static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
650{
Jeff Garzikcca39742006-08-24 03:19:22 -0400651 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900652 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300653 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900654 u32 ctl;
655
Tejun Heo9b10ae82009-05-30 20:50:12 +0900656 if (mesg.event & PM_EVENT_SUSPEND &&
657 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700658 dev_err(&pdev->dev,
659 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +0900660 return -EIO;
661 }
662
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100663 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900664 /* AHCI spec rev1.1 section 8.3.3:
665 * Software must disable interrupts prior to requesting a
666 * transition of the HBA to D3 state.
667 */
668 ctl = readl(mmio + HOST_CTL);
669 ctl &= ~HOST_IRQ_EN;
670 writel(ctl, mmio + HOST_CTL);
671 readl(mmio + HOST_CTL); /* flush */
672 }
673
674 return ata_pci_device_suspend(pdev, mesg);
675}
676
677static int ahci_pci_device_resume(struct pci_dev *pdev)
678{
Jeff Garzikcca39742006-08-24 03:19:22 -0400679 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +0900680 int rc;
681
Tejun Heo553c4aa2006-12-26 19:39:50 +0900682 rc = ata_pci_device_do_resume(pdev);
683 if (rc)
684 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900685
686 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300687 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900688 if (rc)
689 return rc;
690
Anton Vorontsov781d6552010-03-03 20:17:42 +0300691 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900692 }
693
Jeff Garzikcca39742006-08-24 03:19:22 -0400694 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900695
696 return 0;
697}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900698#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900699
Tejun Heo4447d352007-04-17 23:44:08 +0900700static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703
Alessandro Rubini318893e2012-01-06 13:33:39 +0100704 /*
705 * If the device fixup already set the dma_mask to some non-standard
706 * value, don't extend it here. This happens on STA2X11, for example.
707 */
708 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
709 return 0;
710
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -0700712 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
713 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -0700715 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700717 dev_err(&pdev->dev,
718 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719 return rc;
720 }
721 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -0700723 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700725 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 return rc;
727 }
Yang Hongyang284901a2009-04-06 19:01:15 -0700728 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700730 dev_err(&pdev->dev,
731 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 return rc;
733 }
734 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 return 0;
736}
737
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300738static void ahci_pci_print_info(struct ata_host *host)
739{
740 struct pci_dev *pdev = to_pci_dev(host->dev);
741 u16 cc;
742 const char *scc_s;
743
744 pci_read_config_word(pdev, 0x0a, &cc);
745 if (cc == PCI_CLASS_STORAGE_IDE)
746 scc_s = "IDE";
747 else if (cc == PCI_CLASS_STORAGE_SATA)
748 scc_s = "SATA";
749 else if (cc == PCI_CLASS_STORAGE_RAID)
750 scc_s = "RAID";
751 else
752 scc_s = "unknown";
753
754 ahci_print_info(host, scc_s);
755}
756
Tejun Heoedc93052007-10-25 14:59:16 +0900757/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
758 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
759 * support PMP and the 4726 either directly exports the device
760 * attached to the first downstream port or acts as a hardware storage
761 * controller and emulate a single ATA device (can be RAID 0/1 or some
762 * other configuration).
763 *
764 * When there's no device attached to the first downstream port of the
765 * 4726, "Config Disk" appears, which is a pseudo ATA device to
766 * configure the 4726. However, ATA emulation of the device is very
767 * lame. It doesn't send signature D2H Reg FIS after the initial
768 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
769 *
770 * The following function works around the problem by always using
771 * hardreset on the port and not depending on receiving signature FIS
772 * afterward. If signature FIS isn't received soon, ATA class is
773 * assumed without follow-up softreset.
774 */
775static void ahci_p5wdh_workaround(struct ata_host *host)
776{
777 static struct dmi_system_id sysids[] = {
778 {
779 .ident = "P5W DH Deluxe",
780 .matches = {
781 DMI_MATCH(DMI_SYS_VENDOR,
782 "ASUSTEK COMPUTER INC"),
783 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
784 },
785 },
786 { }
787 };
788 struct pci_dev *pdev = to_pci_dev(host->dev);
789
790 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
791 dmi_check_system(sysids)) {
792 struct ata_port *ap = host->ports[1];
793
Joe Perchesa44fec12011-04-15 15:51:58 -0700794 dev_info(&pdev->dev,
795 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900796
797 ap->ops = &ahci_p5wdh_ops;
798 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
799 }
800}
801
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900802/* only some SB600 ahci controllers can do 64bit DMA */
803static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800804{
805 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900806 /*
807 * The oldest version known to be broken is 0901 and
808 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900809 * Enable 64bit DMA on 1501 and anything newer.
810 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900811 * Please read bko#9412 for more info.
812 */
Shane Huang58a09b32009-05-27 15:04:43 +0800813 {
814 .ident = "ASUS M2A-VM",
815 .matches = {
816 DMI_MATCH(DMI_BOARD_VENDOR,
817 "ASUSTeK Computer INC."),
818 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
819 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900820 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800821 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100822 /*
823 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
824 * support 64bit DMA.
825 *
826 * BIOS versions earlier than 1.5 had the Manufacturer DMI
827 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
828 * This spelling mistake was fixed in BIOS version 1.5, so
829 * 1.5 and later have the Manufacturer as
830 * "MICRO-STAR INTERNATIONAL CO.,LTD".
831 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
832 *
833 * BIOS versions earlier than 1.9 had a Board Product Name
834 * DMI field of "MS-7376". This was changed to be
835 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
836 * match on DMI_BOARD_NAME of "MS-7376".
837 */
838 {
839 .ident = "MSI K9A2 Platinum",
840 .matches = {
841 DMI_MATCH(DMI_BOARD_VENDOR,
842 "MICRO-STAR INTER"),
843 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
844 },
845 },
Mark Nelson3c4aa912011-06-27 16:33:44 +1000846 /*
Mark Nelsonff0173c2012-06-28 12:32:14 +1000847 * All BIOS versions for the MSI K9AGM2 (MS-7327) support
848 * 64bit DMA.
849 *
850 * This board also had the typo mentioned above in the
851 * Manufacturer DMI field (fixed in BIOS version 1.5), so
852 * match on DMI_BOARD_VENDOR of "MICRO-STAR INTER" again.
853 */
854 {
855 .ident = "MSI K9AGM2",
856 .matches = {
857 DMI_MATCH(DMI_BOARD_VENDOR,
858 "MICRO-STAR INTER"),
859 DMI_MATCH(DMI_BOARD_NAME, "MS-7327"),
860 },
861 },
862 /*
Mark Nelson3c4aa912011-06-27 16:33:44 +1000863 * All BIOS versions for the Asus M3A support 64bit DMA.
864 * (all release versions from 0301 to 1206 were tested)
865 */
866 {
867 .ident = "ASUS M3A",
868 .matches = {
869 DMI_MATCH(DMI_BOARD_VENDOR,
870 "ASUSTeK Computer INC."),
871 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
872 },
873 },
Shane Huang58a09b32009-05-27 15:04:43 +0800874 { }
875 };
Tejun Heo03d783b2009-08-16 21:04:02 +0900876 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900877 int year, month, date;
878 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +0800879
Tejun Heo03d783b2009-08-16 21:04:02 +0900880 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +0800881 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +0900882 !match)
Shane Huang58a09b32009-05-27 15:04:43 +0800883 return false;
884
Mark Nelsone65cc192009-11-03 20:06:48 +1100885 if (!match->driver_data)
886 goto enable_64bit;
887
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900888 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
889 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +0800890
Mark Nelsone65cc192009-11-03 20:06:48 +1100891 if (strcmp(buf, match->driver_data) >= 0)
892 goto enable_64bit;
893 else {
Joe Perchesa44fec12011-04-15 15:51:58 -0700894 dev_warn(&pdev->dev,
895 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
896 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900897 return false;
898 }
Mark Nelsone65cc192009-11-03 20:06:48 +1100899
900enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -0700901 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +1100902 return true;
Shane Huang58a09b32009-05-27 15:04:43 +0800903}
904
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100905static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
906{
907 static const struct dmi_system_id broken_systems[] = {
908 {
909 .ident = "HP Compaq nx6310",
910 .matches = {
911 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
912 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
913 },
914 /* PCI slot number of the controller */
915 .driver_data = (void *)0x1FUL,
916 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +0100917 {
918 .ident = "HP Compaq 6720s",
919 .matches = {
920 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
921 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
922 },
923 /* PCI slot number of the controller */
924 .driver_data = (void *)0x1FUL,
925 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100926
927 { } /* terminate list */
928 };
929 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
930
931 if (dmi) {
932 unsigned long slot = (unsigned long)dmi->driver_data;
933 /* apply the quirk only to on-board controllers */
934 return slot == PCI_SLOT(pdev->devfn);
935 }
936
937 return false;
938}
939
Tejun Heo9b10ae82009-05-30 20:50:12 +0900940static bool ahci_broken_suspend(struct pci_dev *pdev)
941{
942 static const struct dmi_system_id sysids[] = {
943 /*
944 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
945 * to the harddisk doesn't become online after
946 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +0900947 *
948 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
949 *
950 * Use dates instead of versions to match as HP is
951 * apparently recycling both product and version
952 * strings.
953 *
954 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +0900955 */
956 {
957 .ident = "dv4",
958 .matches = {
959 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
960 DMI_MATCH(DMI_PRODUCT_NAME,
961 "HP Pavilion dv4 Notebook PC"),
962 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900963 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900964 },
965 {
966 .ident = "dv5",
967 .matches = {
968 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
969 DMI_MATCH(DMI_PRODUCT_NAME,
970 "HP Pavilion dv5 Notebook PC"),
971 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900972 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900973 },
974 {
975 .ident = "dv6",
976 .matches = {
977 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
978 DMI_MATCH(DMI_PRODUCT_NAME,
979 "HP Pavilion dv6 Notebook PC"),
980 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900981 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900982 },
983 {
984 .ident = "HDX18",
985 .matches = {
986 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
987 DMI_MATCH(DMI_PRODUCT_NAME,
988 "HP HDX18 Notebook PC"),
989 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900990 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900991 },
Tejun Heocedc9bf2010-01-28 16:04:15 +0900992 /*
993 * Acer eMachines G725 has the same problem. BIOS
994 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300995 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +0900996 * that we don't have much idea about. For now,
997 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +0900998 *
999 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +09001000 */
1001 {
1002 .ident = "G725",
1003 .matches = {
1004 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
1005 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
1006 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001007 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +09001008 },
Tejun Heo9b10ae82009-05-30 20:50:12 +09001009 { } /* terminate list */
1010 };
1011 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +09001012 int year, month, date;
1013 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +09001014
1015 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
1016 return false;
1017
Tejun Heo9deb3432010-03-16 09:50:26 +09001018 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1019 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +09001020
Tejun Heo9deb3432010-03-16 09:50:26 +09001021 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +09001022}
1023
Tejun Heo55946392009-08-04 14:30:08 +09001024static bool ahci_broken_online(struct pci_dev *pdev)
1025{
1026#define ENCODE_BUSDEVFN(bus, slot, func) \
1027 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
1028 static const struct dmi_system_id sysids[] = {
1029 /*
1030 * There are several gigabyte boards which use
1031 * SIMG5723s configured as hardware RAID. Certain
1032 * 5723 firmware revisions shipped there keep the link
1033 * online but fail to answer properly to SRST or
1034 * IDENTIFY when no device is attached downstream
1035 * causing libata to retry quite a few times leading
1036 * to excessive detection delay.
1037 *
1038 * As these firmwares respond to the second reset try
1039 * with invalid device signature, considering unknown
1040 * sig as offline works around the problem acceptably.
1041 */
1042 {
1043 .ident = "EP45-DQ6",
1044 .matches = {
1045 DMI_MATCH(DMI_BOARD_VENDOR,
1046 "Gigabyte Technology Co., Ltd."),
1047 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
1048 },
1049 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
1050 },
1051 {
1052 .ident = "EP45-DS5",
1053 .matches = {
1054 DMI_MATCH(DMI_BOARD_VENDOR,
1055 "Gigabyte Technology Co., Ltd."),
1056 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
1057 },
1058 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
1059 },
1060 { } /* terminate list */
1061 };
1062#undef ENCODE_BUSDEVFN
1063 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1064 unsigned int val;
1065
1066 if (!dmi)
1067 return false;
1068
1069 val = (unsigned long)dmi->driver_data;
1070
1071 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1072}
1073
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001074#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001075static void ahci_gtf_filter_workaround(struct ata_host *host)
1076{
1077 static const struct dmi_system_id sysids[] = {
1078 /*
1079 * Aspire 3810T issues a bunch of SATA enable commands
1080 * via _GTF including an invalid one and one which is
1081 * rejected by the device. Among the successful ones
1082 * is FPDMA non-zero offset enable which when enabled
1083 * only on the drive side leads to NCQ command
1084 * failures. Filter it out.
1085 */
1086 {
1087 .ident = "Aspire 3810T",
1088 .matches = {
1089 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1090 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1091 },
1092 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1093 },
1094 { }
1095 };
1096 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1097 unsigned int filter;
1098 int i;
1099
1100 if (!dmi)
1101 return;
1102
1103 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001104 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1105 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001106
1107 for (i = 0; i < host->n_ports; i++) {
1108 struct ata_port *ap = host->ports[i];
1109 struct ata_link *link;
1110 struct ata_device *dev;
1111
1112 ata_for_each_link(link, ap, EDGE)
1113 ata_for_each_dev(dev, link, ALL)
1114 dev->gtf_filter |= filter;
1115 }
1116}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001117#else
1118static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1119{}
1120#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001121
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001122int ahci_init_interrupts(struct pci_dev *pdev, struct ahci_host_priv *hpriv)
1123{
1124 int rc;
1125 unsigned int maxvec;
1126
1127 if (!(hpriv->flags & AHCI_HFLAG_NO_MSI)) {
1128 rc = pci_enable_msi_block_auto(pdev, &maxvec);
1129 if (rc > 0) {
1130 if ((rc == maxvec) || (rc == 1))
1131 return rc;
1132 /*
1133 * Assume that advantage of multipe MSIs is negated,
1134 * so fallback to single MSI mode to save resources
1135 */
1136 pci_disable_msi(pdev);
1137 if (!pci_enable_msi(pdev))
1138 return 1;
1139 }
1140 }
1141
1142 pci_intx(pdev, 1);
1143 return 0;
1144}
1145
1146/**
1147 * ahci_host_activate - start AHCI host, request IRQs and register it
1148 * @host: target ATA host
1149 * @irq: base IRQ number to request
1150 * @n_msis: number of MSIs allocated for this host
1151 * @irq_handler: irq_handler used when requesting IRQs
1152 * @irq_flags: irq_flags used when requesting IRQs
1153 *
1154 * Similar to ata_host_activate, but requests IRQs according to AHCI-1.1
1155 * when multiple MSIs were allocated. That is one MSI per port, starting
1156 * from @irq.
1157 *
1158 * LOCKING:
1159 * Inherited from calling layer (may sleep).
1160 *
1161 * RETURNS:
1162 * 0 on success, -errno otherwise.
1163 */
1164int ahci_host_activate(struct ata_host *host, int irq, unsigned int n_msis)
1165{
1166 int i, rc;
1167
1168 /* Sharing Last Message among several ports is not supported */
1169 if (n_msis < host->n_ports)
1170 return -EINVAL;
1171
1172 rc = ata_host_start(host);
1173 if (rc)
1174 return rc;
1175
1176 for (i = 0; i < host->n_ports; i++) {
1177 rc = devm_request_threaded_irq(host->dev,
1178 irq + i, ahci_hw_interrupt, ahci_thread_fn, IRQF_SHARED,
1179 dev_driver_string(host->dev), host->ports[i]);
1180 if (rc)
1181 goto out_free_irqs;
1182 }
1183
1184 for (i = 0; i < host->n_ports; i++)
1185 ata_port_desc(host->ports[i], "irq %d", irq + i);
1186
1187 rc = ata_host_register(host, &ahci_sht);
1188 if (rc)
1189 goto out_free_all_irqs;
1190
1191 return 0;
1192
1193out_free_all_irqs:
1194 i = host->n_ports;
1195out_free_irqs:
1196 for (i--; i >= 0; i--)
1197 devm_free_irq(host->dev, irq + i, host->ports[i]);
1198
1199 return rc;
1200}
1201
Tejun Heo24dc5f32007-01-20 16:00:28 +09001202static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203{
Tejun Heoe297d992008-06-10 00:13:04 +09001204 unsigned int board_id = ent->driver_data;
1205 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001206 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001207 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001209 struct ata_host *host;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001210 int n_ports, n_msis, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001211 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212
1213 VPRINTK("ENTER\n");
1214
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001215 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001216
Joe Perches06296a12011-04-15 15:52:00 -07001217 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218
Alan Cox5b66c822008-09-03 14:48:34 +01001219 /* The AHCI driver can only drive the SATA ports, the PATA driver
1220 can drive them all so if both drivers are selected make sure
1221 AHCI stays out of the way */
1222 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1223 return -ENODEV;
1224
Tejun Heoc6353b42010-06-17 11:42:22 +02001225 /*
1226 * For some reason, MCP89 on MacBook 7,1 doesn't work with
1227 * ahci, use ata_generic instead.
1228 */
1229 if (pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
1230 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
1231 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1232 pdev->subsystem_device == 0xcb89)
1233 return -ENODEV;
1234
Mark Nelson7a022672009-11-22 12:07:41 +11001235 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1236 * At the moment, we can only use the AHCI mode. Let the users know
1237 * that for SAS drives they're out of luck.
1238 */
1239 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001240 dev_info(&pdev->dev,
1241 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001242
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001243 /* Both Connext and Enmotus devices use non-standard BARs */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001244 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1245 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001246 else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000)
1247 ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001248
Tejun Heo4447d352007-04-17 23:44:08 +09001249 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001250 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251 if (rc)
1252 return rc;
1253
Tejun Heodea55132008-03-11 19:52:31 +09001254 /* AHCI controllers often implement SFF compatible interface.
1255 * Grab all PCI BARs just in case.
1256 */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001257 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001258 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001259 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001260 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001261 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262
Tejun Heoc4f77922007-12-06 15:09:43 +09001263 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1264 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1265 u8 map;
1266
1267 /* ICH6s share the same PCI ID for both piix and ahci
1268 * modes. Enabling ahci mode while MAP indicates
1269 * combined mode is a bad idea. Yield to ata_piix.
1270 */
1271 pci_read_config_byte(pdev, ICH_MAP, &map);
1272 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001273 dev_info(&pdev->dev,
1274 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001275 return -ENODEV;
1276 }
1277 }
1278
Tejun Heo24dc5f32007-01-20 16:00:28 +09001279 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1280 if (!hpriv)
1281 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001282 hpriv->flags |= (unsigned long)pi.private_data;
1283
Tejun Heoe297d992008-06-10 00:13:04 +09001284 /* MCP65 revision A1 and A2 can't do MSI */
1285 if (board_id == board_ahci_mcp65 &&
1286 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1287 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1288
Shane Huange427fe02008-12-30 10:53:41 +08001289 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1290 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1291 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1292
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001293 /* only some SB600s can do 64bit DMA */
1294 if (ahci_sb600_enable_64bit(pdev))
1295 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001296
Alessandro Rubini318893e2012-01-06 13:33:39 +01001297 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001298
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001299 n_msis = ahci_init_interrupts(pdev, hpriv);
1300 if (n_msis > 1)
1301 hpriv->flags |= AHCI_HFLAG_MULTI_MSI;
1302
Tejun Heo4447d352007-04-17 23:44:08 +09001303 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001304 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001305
Tejun Heo4447d352007-04-17 23:44:08 +09001306 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001307 if (hpriv->cap & HOST_CAP_NCQ) {
1308 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001309 /*
1310 * Auto-activate optimization is supposed to be
1311 * supported on all AHCI controllers indicating NCQ
1312 * capability, but it seems to be broken on some
1313 * chipsets including NVIDIAs.
1314 */
1315 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001316 pi.flags |= ATA_FLAG_FPDMA_AA;
1317 }
Tejun Heo4447d352007-04-17 23:44:08 +09001318
Tejun Heo7d50b602007-09-23 13:19:54 +09001319 if (hpriv->cap & HOST_CAP_PMP)
1320 pi.flags |= ATA_FLAG_PMP;
1321
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001322 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001323
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001324 if (ahci_broken_system_poweroff(pdev)) {
1325 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1326 dev_info(&pdev->dev,
1327 "quirky BIOS, skipping spindown on poweroff\n");
1328 }
1329
Tejun Heo9b10ae82009-05-30 20:50:12 +09001330 if (ahci_broken_suspend(pdev)) {
1331 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001332 dev_warn(&pdev->dev,
1333 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001334 }
1335
Tejun Heo55946392009-08-04 14:30:08 +09001336 if (ahci_broken_online(pdev)) {
1337 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1338 dev_info(&pdev->dev,
1339 "online status unreliable, applying workaround\n");
1340 }
1341
Tejun Heo837f5f82008-02-06 15:13:51 +09001342 /* CAP.NP sometimes indicate the index of the last enabled
1343 * port, at other times, that of the last possible port, so
1344 * determining the maximum port number requires looking at
1345 * both CAP.NP and port_map.
1346 */
1347 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1348
1349 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001350 if (!host)
1351 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001352 host->private_data = hpriv;
1353
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001354 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001355 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001356 else
1357 printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001358
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001359 if (pi.flags & ATA_FLAG_EM)
1360 ahci_reset_em(host);
1361
Tejun Heo4447d352007-04-17 23:44:08 +09001362 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001363 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001364
Alessandro Rubini318893e2012-01-06 13:33:39 +01001365 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1366 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001367 0x100 + ap->port_no * 0x80, "port");
1368
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001369 /* set enclosure management message type */
1370 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001371 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001372
1373
Jeff Garzikdab632e2007-05-28 08:33:01 -04001374 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001375 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001376 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001377 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378
Tejun Heoedc93052007-10-25 14:59:16 +09001379 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1380 ahci_p5wdh_workaround(host);
1381
Tejun Heof80ae7e2009-09-16 04:18:03 +09001382 /* apply gtf filter quirk */
1383 ahci_gtf_filter_workaround(host);
1384
Linus Torvalds1da177e2005-04-16 15:20:36 -07001385 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001386 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001388 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389
Anton Vorontsov33030402010-03-03 20:17:39 +03001390 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001391 if (rc)
1392 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001393
Anton Vorontsov781d6552010-03-03 20:17:42 +03001394 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001395 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396
Tejun Heo4447d352007-04-17 23:44:08 +09001397 pci_set_master(pdev);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001398
1399 if (hpriv->flags & AHCI_HFLAG_MULTI_MSI)
1400 return ahci_host_activate(host, pdev->irq, n_msis);
1401
Tejun Heo4447d352007-04-17 23:44:08 +09001402 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1403 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001404}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405
Axel Lin2fc75da2012-04-19 13:43:05 +08001406module_pci_driver(ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001407
1408MODULE_AUTHOR("Jeff Garzik");
1409MODULE_DESCRIPTION("AHCI SATA low-level driver");
1410MODULE_LICENSE("GPL");
1411MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001412MODULE_VERSION(DRV_VERSION);