blob: 42ff97d667d2b84ad339b27ab1f59110ba5831e8 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Jesse Barnes8d315282011-10-16 10:23:31 +020036/*
37 * 965+ support PIPE_CONTROL commands, which provide finer grained control
38 * over cache flushing.
39 */
40struct pipe_control {
41 struct drm_i915_gem_object *obj;
42 volatile u32 *cpu_page;
43 u32 gtt_offset;
44};
45
Chris Wilsonc7dca472011-01-20 17:00:10 +000046static inline int ring_space(struct intel_ring_buffer *ring)
47{
Ville Syrjälä633cf8f2012-12-03 18:43:32 +020048 int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsonc7dca472011-01-20 17:00:10 +000049 if (space < 0)
50 space += ring->size;
51 return space;
52}
53
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000054static int
Chris Wilson46f0f8d2012-04-18 11:12:11 +010055gen2_render_ring_flush(struct intel_ring_buffer *ring,
56 u32 invalidate_domains,
57 u32 flush_domains)
58{
59 u32 cmd;
60 int ret;
61
62 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020063 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010064 cmd |= MI_NO_WRITE_FLUSH;
65
66 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
67 cmd |= MI_READ_FLUSH;
68
69 ret = intel_ring_begin(ring, 2);
70 if (ret)
71 return ret;
72
73 intel_ring_emit(ring, cmd);
74 intel_ring_emit(ring, MI_NOOP);
75 intel_ring_advance(ring);
76
77 return 0;
78}
79
80static int
81gen4_render_ring_flush(struct intel_ring_buffer *ring,
82 u32 invalidate_domains,
83 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -070084{
Chris Wilson78501ea2010-10-27 12:18:21 +010085 struct drm_device *dev = ring->dev;
Chris Wilson6f392d52010-08-07 11:01:22 +010086 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000087 int ret;
Chris Wilson6f392d52010-08-07 11:01:22 +010088
Chris Wilson36d527d2011-03-19 22:26:49 +000089 /*
90 * read/write caches:
91 *
92 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
93 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
94 * also flushed at 2d versus 3d pipeline switches.
95 *
96 * read-only caches:
97 *
98 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
99 * MI_READ_FLUSH is set, and is always flushed on 965.
100 *
101 * I915_GEM_DOMAIN_COMMAND may not exist?
102 *
103 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
104 * invalidated when MI_EXE_FLUSH is set.
105 *
106 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
107 * invalidated with every MI_FLUSH.
108 *
109 * TLBs:
110 *
111 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
112 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
113 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
114 * are flushed at any MI_FLUSH.
115 */
116
117 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100118 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000119 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000120 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
121 cmd |= MI_EXE_FLUSH;
122
123 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
124 (IS_G4X(dev) || IS_GEN5(dev)))
125 cmd |= MI_INVALIDATE_ISP;
126
127 ret = intel_ring_begin(ring, 2);
128 if (ret)
129 return ret;
130
131 intel_ring_emit(ring, cmd);
132 intel_ring_emit(ring, MI_NOOP);
133 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000134
135 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800136}
137
Jesse Barnes8d315282011-10-16 10:23:31 +0200138/**
139 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
140 * implementing two workarounds on gen6. From section 1.4.7.1
141 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
142 *
143 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
144 * produced by non-pipelined state commands), software needs to first
145 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
146 * 0.
147 *
148 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
149 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
150 *
151 * And the workaround for these two requires this workaround first:
152 *
153 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
154 * BEFORE the pipe-control with a post-sync op and no write-cache
155 * flushes.
156 *
157 * And this last workaround is tricky because of the requirements on
158 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
159 * volume 2 part 1:
160 *
161 * "1 of the following must also be set:
162 * - Render Target Cache Flush Enable ([12] of DW1)
163 * - Depth Cache Flush Enable ([0] of DW1)
164 * - Stall at Pixel Scoreboard ([1] of DW1)
165 * - Depth Stall ([13] of DW1)
166 * - Post-Sync Operation ([13] of DW1)
167 * - Notify Enable ([8] of DW1)"
168 *
169 * The cache flushes require the workaround flush that triggered this
170 * one, so we can't use it. Depth stall would trigger the same.
171 * Post-sync nonzero is what triggered this second workaround, so we
172 * can't use that one either. Notify enable is IRQs, which aren't
173 * really our business. That leaves only stall at scoreboard.
174 */
175static int
176intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
177{
178 struct pipe_control *pc = ring->private;
179 u32 scratch_addr = pc->gtt_offset + 128;
180 int ret;
181
182
183 ret = intel_ring_begin(ring, 6);
184 if (ret)
185 return ret;
186
187 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
188 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
189 PIPE_CONTROL_STALL_AT_SCOREBOARD);
190 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
191 intel_ring_emit(ring, 0); /* low dword */
192 intel_ring_emit(ring, 0); /* high dword */
193 intel_ring_emit(ring, MI_NOOP);
194 intel_ring_advance(ring);
195
196 ret = intel_ring_begin(ring, 6);
197 if (ret)
198 return ret;
199
200 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
201 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
202 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
203 intel_ring_emit(ring, 0);
204 intel_ring_emit(ring, 0);
205 intel_ring_emit(ring, MI_NOOP);
206 intel_ring_advance(ring);
207
208 return 0;
209}
210
211static int
212gen6_render_ring_flush(struct intel_ring_buffer *ring,
213 u32 invalidate_domains, u32 flush_domains)
214{
215 u32 flags = 0;
216 struct pipe_control *pc = ring->private;
217 u32 scratch_addr = pc->gtt_offset + 128;
218 int ret;
219
Paulo Zanonib3111502012-08-17 18:35:42 -0300220 /* Force SNB workarounds for PIPE_CONTROL flushes */
221 ret = intel_emit_post_sync_nonzero_flush(ring);
222 if (ret)
223 return ret;
224
Jesse Barnes8d315282011-10-16 10:23:31 +0200225 /* Just flush everything. Experiments have shown that reducing the
226 * number of bits based on the write domains has little performance
227 * impact.
228 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100229 if (flush_domains) {
230 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
231 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
232 /*
233 * Ensure that any following seqno writes only happen
234 * when the render cache is indeed flushed.
235 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200236 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100237 }
238 if (invalidate_domains) {
239 flags |= PIPE_CONTROL_TLB_INVALIDATE;
240 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
241 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
242 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
243 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
244 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
245 /*
246 * TLB invalidate requires a post-sync write.
247 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700248 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100249 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200250
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100251 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200252 if (ret)
253 return ret;
254
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100255 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200256 intel_ring_emit(ring, flags);
257 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100258 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200259 intel_ring_advance(ring);
260
261 return 0;
262}
263
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100264static int
Paulo Zanonif3987632012-08-17 18:35:43 -0300265gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
266{
267 int ret;
268
269 ret = intel_ring_begin(ring, 4);
270 if (ret)
271 return ret;
272
273 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
274 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
275 PIPE_CONTROL_STALL_AT_SCOREBOARD);
276 intel_ring_emit(ring, 0);
277 intel_ring_emit(ring, 0);
278 intel_ring_advance(ring);
279
280 return 0;
281}
282
283static int
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300284gen7_render_ring_flush(struct intel_ring_buffer *ring,
285 u32 invalidate_domains, u32 flush_domains)
286{
287 u32 flags = 0;
288 struct pipe_control *pc = ring->private;
289 u32 scratch_addr = pc->gtt_offset + 128;
290 int ret;
291
Paulo Zanonif3987632012-08-17 18:35:43 -0300292 /*
293 * Ensure that any following seqno writes only happen when the render
294 * cache is indeed flushed.
295 *
296 * Workaround: 4th PIPE_CONTROL command (except the ones with only
297 * read-cache invalidate bits set) must have the CS_STALL bit set. We
298 * don't try to be clever and just set it unconditionally.
299 */
300 flags |= PIPE_CONTROL_CS_STALL;
301
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300302 /* Just flush everything. Experiments have shown that reducing the
303 * number of bits based on the write domains has little performance
304 * impact.
305 */
306 if (flush_domains) {
307 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
308 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300309 }
310 if (invalidate_domains) {
311 flags |= PIPE_CONTROL_TLB_INVALIDATE;
312 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
313 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
314 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
315 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
316 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
317 /*
318 * TLB invalidate requires a post-sync write.
319 */
320 flags |= PIPE_CONTROL_QW_WRITE;
Paulo Zanonif3987632012-08-17 18:35:43 -0300321
322 /* Workaround: we must issue a pipe_control with CS-stall bit
323 * set before a pipe_control command that has the state cache
324 * invalidate bit set. */
325 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300326 }
327
328 ret = intel_ring_begin(ring, 4);
329 if (ret)
330 return ret;
331
332 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
333 intel_ring_emit(ring, flags);
334 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
335 intel_ring_emit(ring, 0);
336 intel_ring_advance(ring);
337
338 return 0;
339}
340
Chris Wilson78501ea2010-10-27 12:18:21 +0100341static void ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100342 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800343{
Chris Wilson78501ea2010-10-27 12:18:21 +0100344 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100345 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800346}
347
Chris Wilson78501ea2010-10-27 12:18:21 +0100348u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800349{
Chris Wilson78501ea2010-10-27 12:18:21 +0100350 drm_i915_private_t *dev_priv = ring->dev->dev_private;
351 u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
Daniel Vetter3d281d82010-09-24 21:14:22 +0200352 RING_ACTHD(ring->mmio_base) : ACTHD;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800353
354 return I915_READ(acthd_reg);
355}
356
Chris Wilson78501ea2010-10-27 12:18:21 +0100357static int init_ring_common(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800358{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200359 struct drm_device *dev = ring->dev;
360 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000361 struct drm_i915_gem_object *obj = ring->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200362 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800363 u32 head;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800364
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200365 if (HAS_FORCE_WAKE(dev))
366 gen6_gt_force_wake_get(dev_priv);
367
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800368 /* Stop the ring if it's running. */
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200369 I915_WRITE_CTL(ring, 0);
Daniel Vetter570ef602010-08-02 17:06:23 +0200370 I915_WRITE_HEAD(ring, 0);
Chris Wilson78501ea2010-10-27 12:18:21 +0100371 ring->write_tail(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800372
Daniel Vetter570ef602010-08-02 17:06:23 +0200373 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800374
375 /* G45 ring initialization fails to reset head to zero */
376 if (head != 0) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000377 DRM_DEBUG_KMS("%s head not reset to zero "
378 "ctl %08x head %08x tail %08x start %08x\n",
379 ring->name,
380 I915_READ_CTL(ring),
381 I915_READ_HEAD(ring),
382 I915_READ_TAIL(ring),
383 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800384
Daniel Vetter570ef602010-08-02 17:06:23 +0200385 I915_WRITE_HEAD(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800386
Chris Wilson6fd0d562010-12-05 20:42:33 +0000387 if (I915_READ_HEAD(ring) & HEAD_ADDR) {
388 DRM_ERROR("failed to set %s head to zero "
389 "ctl %08x head %08x tail %08x start %08x\n",
390 ring->name,
391 I915_READ_CTL(ring),
392 I915_READ_HEAD(ring),
393 I915_READ_TAIL(ring),
394 I915_READ_START(ring));
395 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700396 }
397
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200398 /* Initialize the ring. This must happen _after_ we've cleared the ring
399 * registers with the above sequence (the readback of the HEAD registers
400 * also enforces ordering), otherwise the hw might lose the new ring
401 * register values. */
402 I915_WRITE_START(ring, obj->gtt_offset);
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200403 I915_WRITE_CTL(ring,
Chris Wilsonae69b422010-11-07 11:45:52 +0000404 ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000405 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800406
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800407 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400408 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
409 I915_READ_START(ring) == obj->gtt_offset &&
410 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000411 DRM_ERROR("%s initialization failed "
412 "ctl %08x head %08x tail %08x start %08x\n",
413 ring->name,
414 I915_READ_CTL(ring),
415 I915_READ_HEAD(ring),
416 I915_READ_TAIL(ring),
417 I915_READ_START(ring));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200418 ret = -EIO;
419 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800420 }
421
Chris Wilson78501ea2010-10-27 12:18:21 +0100422 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
423 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800424 else {
Chris Wilsonc7dca472011-01-20 17:00:10 +0000425 ring->head = I915_READ_HEAD(ring);
Daniel Vetter870e86d2010-08-02 16:29:44 +0200426 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Chris Wilsonc7dca472011-01-20 17:00:10 +0000427 ring->space = ring_space(ring);
Chris Wilsonc3b20032012-05-28 22:33:02 +0100428 ring->last_retired_head = -1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800429 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000430
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200431out:
432 if (HAS_FORCE_WAKE(dev))
433 gen6_gt_force_wake_put(dev_priv);
434
435 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700436}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800437
Chris Wilsonc6df5412010-12-15 09:56:50 +0000438static int
439init_pipe_control(struct intel_ring_buffer *ring)
440{
441 struct pipe_control *pc;
442 struct drm_i915_gem_object *obj;
443 int ret;
444
445 if (ring->private)
446 return 0;
447
448 pc = kmalloc(sizeof(*pc), GFP_KERNEL);
449 if (!pc)
450 return -ENOMEM;
451
452 obj = i915_gem_alloc_object(ring->dev, 4096);
453 if (obj == NULL) {
454 DRM_ERROR("Failed to allocate seqno page\n");
455 ret = -ENOMEM;
456 goto err;
457 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100458
459 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000460
Chris Wilson86a1ee22012-08-11 15:41:04 +0100461 ret = i915_gem_object_pin(obj, 4096, true, false);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000462 if (ret)
463 goto err_unref;
464
465 pc->gtt_offset = obj->gtt_offset;
Chris Wilson9da3da62012-06-01 15:20:22 +0100466 pc->cpu_page = kmap(sg_page(obj->pages->sgl));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000467 if (pc->cpu_page == NULL)
468 goto err_unpin;
469
470 pc->obj = obj;
471 ring->private = pc;
472 return 0;
473
474err_unpin:
475 i915_gem_object_unpin(obj);
476err_unref:
477 drm_gem_object_unreference(&obj->base);
478err:
479 kfree(pc);
480 return ret;
481}
482
483static void
484cleanup_pipe_control(struct intel_ring_buffer *ring)
485{
486 struct pipe_control *pc = ring->private;
487 struct drm_i915_gem_object *obj;
488
489 if (!ring->private)
490 return;
491
492 obj = pc->obj;
Chris Wilson9da3da62012-06-01 15:20:22 +0100493
494 kunmap(sg_page(obj->pages->sgl));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000495 i915_gem_object_unpin(obj);
496 drm_gem_object_unreference(&obj->base);
497
498 kfree(pc);
499 ring->private = NULL;
500}
501
Chris Wilson78501ea2010-10-27 12:18:21 +0100502static int init_render_ring(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800503{
Chris Wilson78501ea2010-10-27 12:18:21 +0100504 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000505 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100506 int ret = init_ring_common(ring);
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800507
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000508 if (INTEL_INFO(dev)->gen > 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200509 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000510
511 /* We need to disable the AsyncFlip performance optimisations in order
512 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
513 * programmed to '1' on all products.
514 */
515 if (INTEL_INFO(dev)->gen >= 6)
516 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
517
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000518 /* Required for the hardware to program scanline values for waiting */
519 if (INTEL_INFO(dev)->gen == 6)
520 I915_WRITE(GFX_MODE,
521 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_ALWAYS));
522
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000523 if (IS_GEN7(dev))
524 I915_WRITE(GFX_MODE_GEN7,
525 _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
526 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100527
Jesse Barnes8d315282011-10-16 10:23:31 +0200528 if (INTEL_INFO(dev)->gen >= 5) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000529 ret = init_pipe_control(ring);
530 if (ret)
531 return ret;
532 }
533
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200534 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700535 /* From the Sandybridge PRM, volume 1 part 3, page 24:
536 * "If this bit is set, STCunit will have LRA as replacement
537 * policy. [...] This bit must be reset. LRA replacement
538 * policy is not supported."
539 */
540 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200541 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky12b02862012-06-04 14:42:50 -0700542
543 /* This is not explicitly set for GEN6, so read the register.
544 * see intel_ring_mi_set_context() for why we care.
545 * TODO: consider explicitly setting the bit for GEN5
546 */
547 ring->itlb_before_ctx_switch =
548 !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
Ben Widawsky84f9f932011-12-12 19:21:58 -0800549 }
550
Daniel Vetter6b26c862012-04-24 14:04:12 +0200551 if (INTEL_INFO(dev)->gen >= 6)
552 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000553
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700554 if (HAS_L3_GPU_CACHE(dev))
Ben Widawsky15b9f802012-05-25 16:56:23 -0700555 I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
556
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800557 return ret;
558}
559
Chris Wilsonc6df5412010-12-15 09:56:50 +0000560static void render_ring_cleanup(struct intel_ring_buffer *ring)
561{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100562 struct drm_device *dev = ring->dev;
563
Chris Wilsonc6df5412010-12-15 09:56:50 +0000564 if (!ring->private)
565 return;
566
Daniel Vetterb45305f2012-12-17 16:21:27 +0100567 if (HAS_BROKEN_CS_TLB(dev))
568 drm_gem_object_unreference(to_gem_object(ring->private));
569
Chris Wilsonc6df5412010-12-15 09:56:50 +0000570 cleanup_pipe_control(ring);
571}
572
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000573static void
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700574update_mboxes(struct intel_ring_buffer *ring,
Chris Wilson9d7730912012-11-27 16:22:52 +0000575 u32 mmio_offset)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000576{
Chris Wilson1c8b46f2012-11-14 09:15:14 +0000577 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700578 intel_ring_emit(ring, mmio_offset);
Chris Wilson9d7730912012-11-27 16:22:52 +0000579 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000580}
581
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700582/**
583 * gen6_add_request - Update the semaphore mailbox registers
584 *
585 * @ring - ring that is adding a request
586 * @seqno - return seqno stuck into the ring
587 *
588 * Update the mailbox registers in the *other* rings with the current seqno.
589 * This acts like a signal in the canonical semaphore.
590 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000591static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000592gen6_add_request(struct intel_ring_buffer *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000593{
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700594 u32 mbox1_reg;
595 u32 mbox2_reg;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000596 int ret;
597
598 ret = intel_ring_begin(ring, 10);
599 if (ret)
600 return ret;
601
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700602 mbox1_reg = ring->signal_mbox[0];
603 mbox2_reg = ring->signal_mbox[1];
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000604
Chris Wilson9d7730912012-11-27 16:22:52 +0000605 update_mboxes(ring, mbox1_reg);
606 update_mboxes(ring, mbox2_reg);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000607 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
608 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson9d7730912012-11-27 16:22:52 +0000609 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000610 intel_ring_emit(ring, MI_USER_INTERRUPT);
611 intel_ring_advance(ring);
612
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000613 return 0;
614}
615
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700616/**
617 * intel_ring_sync - sync the waiter to the signaller on seqno
618 *
619 * @waiter - ring that is waiting
620 * @signaller - ring which has, or will signal
621 * @seqno - seqno which the waiter will block on
622 */
623static int
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200624gen6_ring_sync(struct intel_ring_buffer *waiter,
625 struct intel_ring_buffer *signaller,
626 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000627{
628 int ret;
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700629 u32 dw1 = MI_SEMAPHORE_MBOX |
630 MI_SEMAPHORE_COMPARE |
631 MI_SEMAPHORE_REGISTER;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000632
Ben Widawsky1500f7e2012-04-11 11:18:21 -0700633 /* Throughout all of the GEM code, seqno passed implies our current
634 * seqno is >= the last seqno executed. However for hardware the
635 * comparison is strictly greater than.
636 */
637 seqno -= 1;
638
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200639 WARN_ON(signaller->semaphore_register[waiter->id] ==
640 MI_SEMAPHORE_SYNC_INVALID);
641
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700642 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000643 if (ret)
644 return ret;
645
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200646 intel_ring_emit(waiter,
647 dw1 | signaller->semaphore_register[waiter->id]);
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700648 intel_ring_emit(waiter, seqno);
649 intel_ring_emit(waiter, 0);
650 intel_ring_emit(waiter, MI_NOOP);
651 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000652
653 return 0;
654}
655
Chris Wilsonc6df5412010-12-15 09:56:50 +0000656#define PIPE_CONTROL_FLUSH(ring__, addr__) \
657do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200658 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
659 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +0000660 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
661 intel_ring_emit(ring__, 0); \
662 intel_ring_emit(ring__, 0); \
663} while (0)
664
665static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000666pc_render_add_request(struct intel_ring_buffer *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000667{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000668 struct pipe_control *pc = ring->private;
669 u32 scratch_addr = pc->gtt_offset + 128;
670 int ret;
671
672 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
673 * incoherent with writes to memory, i.e. completely fubar,
674 * so we need to use PIPE_NOTIFY instead.
675 *
676 * However, we also need to workaround the qword write
677 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
678 * memory before requesting an interrupt.
679 */
680 ret = intel_ring_begin(ring, 32);
681 if (ret)
682 return ret;
683
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200684 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200685 PIPE_CONTROL_WRITE_FLUSH |
686 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000687 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson9d7730912012-11-27 16:22:52 +0000688 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000689 intel_ring_emit(ring, 0);
690 PIPE_CONTROL_FLUSH(ring, scratch_addr);
691 scratch_addr += 128; /* write to separate cachelines */
692 PIPE_CONTROL_FLUSH(ring, scratch_addr);
693 scratch_addr += 128;
694 PIPE_CONTROL_FLUSH(ring, scratch_addr);
695 scratch_addr += 128;
696 PIPE_CONTROL_FLUSH(ring, scratch_addr);
697 scratch_addr += 128;
698 PIPE_CONTROL_FLUSH(ring, scratch_addr);
699 scratch_addr += 128;
700 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +0000701
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200702 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200703 PIPE_CONTROL_WRITE_FLUSH |
704 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +0000705 PIPE_CONTROL_NOTIFY);
706 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson9d7730912012-11-27 16:22:52 +0000707 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000708 intel_ring_emit(ring, 0);
709 intel_ring_advance(ring);
710
Chris Wilsonc6df5412010-12-15 09:56:50 +0000711 return 0;
712}
713
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800714static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100715gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100716{
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100717 /* Workaround to force correct ordering between irq and seqno writes on
718 * ivb (and maybe also on snb) by reading from a CS register (like
719 * ACTHD) before reading the status page. */
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100720 if (!lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100721 intel_ring_get_active_head(ring);
722 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
723}
724
725static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100726ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800727{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000728 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
729}
730
Chris Wilsonc6df5412010-12-15 09:56:50 +0000731static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100732pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000733{
734 struct pipe_control *pc = ring->private;
735 return pc->cpu_page[0];
736}
737
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000738static bool
Daniel Vettere48d8632012-04-11 22:12:54 +0200739gen5_ring_get_irq(struct intel_ring_buffer *ring)
740{
741 struct drm_device *dev = ring->dev;
742 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100743 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200744
745 if (!dev->irq_enabled)
746 return false;
747
Chris Wilson7338aef2012-04-24 21:48:47 +0100748 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200749 if (ring->irq_refcount++ == 0) {
750 dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
751 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
752 POSTING_READ(GTIMR);
753 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100754 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200755
756 return true;
757}
758
759static void
760gen5_ring_put_irq(struct intel_ring_buffer *ring)
761{
762 struct drm_device *dev = ring->dev;
763 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100764 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200765
Chris Wilson7338aef2012-04-24 21:48:47 +0100766 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200767 if (--ring->irq_refcount == 0) {
768 dev_priv->gt_irq_mask |= ring->irq_enable_mask;
769 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
770 POSTING_READ(GTIMR);
771 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100772 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200773}
774
775static bool
Daniel Vettere3670312012-04-11 22:12:53 +0200776i9xx_ring_get_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700777{
Chris Wilson78501ea2010-10-27 12:18:21 +0100778 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000779 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100780 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700781
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000782 if (!dev->irq_enabled)
783 return false;
784
Chris Wilson7338aef2012-04-24 21:48:47 +0100785 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200786 if (ring->irq_refcount++ == 0) {
787 dev_priv->irq_mask &= ~ring->irq_enable_mask;
788 I915_WRITE(IMR, dev_priv->irq_mask);
789 POSTING_READ(IMR);
790 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100791 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000792
793 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700794}
795
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800796static void
Daniel Vettere3670312012-04-11 22:12:53 +0200797i9xx_ring_put_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700798{
Chris Wilson78501ea2010-10-27 12:18:21 +0100799 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000800 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100801 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700802
Chris Wilson7338aef2012-04-24 21:48:47 +0100803 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200804 if (--ring->irq_refcount == 0) {
805 dev_priv->irq_mask |= ring->irq_enable_mask;
806 I915_WRITE(IMR, dev_priv->irq_mask);
807 POSTING_READ(IMR);
808 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100809 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700810}
811
Chris Wilsonc2798b12012-04-22 21:13:57 +0100812static bool
813i8xx_ring_get_irq(struct intel_ring_buffer *ring)
814{
815 struct drm_device *dev = ring->dev;
816 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100817 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100818
819 if (!dev->irq_enabled)
820 return false;
821
Chris Wilson7338aef2012-04-24 21:48:47 +0100822 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100823 if (ring->irq_refcount++ == 0) {
824 dev_priv->irq_mask &= ~ring->irq_enable_mask;
825 I915_WRITE16(IMR, dev_priv->irq_mask);
826 POSTING_READ16(IMR);
827 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100828 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100829
830 return true;
831}
832
833static void
834i8xx_ring_put_irq(struct intel_ring_buffer *ring)
835{
836 struct drm_device *dev = ring->dev;
837 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100838 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100839
Chris Wilson7338aef2012-04-24 21:48:47 +0100840 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100841 if (--ring->irq_refcount == 0) {
842 dev_priv->irq_mask |= ring->irq_enable_mask;
843 I915_WRITE16(IMR, dev_priv->irq_mask);
844 POSTING_READ16(IMR);
845 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100846 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100847}
848
Chris Wilson78501ea2010-10-27 12:18:21 +0100849void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800850{
Eric Anholt45930102011-05-06 17:12:35 -0700851 struct drm_device *dev = ring->dev;
Chris Wilson78501ea2010-10-27 12:18:21 +0100852 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -0700853 u32 mmio = 0;
854
855 /* The ring status page addresses are no longer next to the rest of
856 * the ring registers as of gen7.
857 */
858 if (IS_GEN7(dev)) {
859 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +0100860 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -0700861 mmio = RENDER_HWS_PGA_GEN7;
862 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100863 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -0700864 mmio = BLT_HWS_PGA_GEN7;
865 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100866 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -0700867 mmio = BSD_HWS_PGA_GEN7;
868 break;
869 }
870 } else if (IS_GEN6(ring->dev)) {
871 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
872 } else {
873 mmio = RING_HWS_PGA(ring->mmio_base);
874 }
875
Chris Wilson78501ea2010-10-27 12:18:21 +0100876 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
877 POSTING_READ(mmio);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800878}
879
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000880static int
Chris Wilson78501ea2010-10-27 12:18:21 +0100881bsd_ring_flush(struct intel_ring_buffer *ring,
882 u32 invalidate_domains,
883 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800884{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000885 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000886
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000887 ret = intel_ring_begin(ring, 2);
888 if (ret)
889 return ret;
890
891 intel_ring_emit(ring, MI_FLUSH);
892 intel_ring_emit(ring, MI_NOOP);
893 intel_ring_advance(ring);
894 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800895}
896
Chris Wilson3cce4692010-10-27 16:11:02 +0100897static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000898i9xx_add_request(struct intel_ring_buffer *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800899{
Chris Wilson3cce4692010-10-27 16:11:02 +0100900 int ret;
901
902 ret = intel_ring_begin(ring, 4);
903 if (ret)
904 return ret;
Chris Wilson6f392d52010-08-07 11:01:22 +0100905
Chris Wilson3cce4692010-10-27 16:11:02 +0100906 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
907 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson9d7730912012-11-27 16:22:52 +0000908 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilson3cce4692010-10-27 16:11:02 +0100909 intel_ring_emit(ring, MI_USER_INTERRUPT);
910 intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +0800911
Chris Wilson3cce4692010-10-27 16:11:02 +0100912 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800913}
914
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000915static bool
Ben Widawsky25c06302012-03-29 19:11:27 -0700916gen6_ring_get_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +0000917{
918 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000919 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100920 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +0000921
922 if (!dev->irq_enabled)
923 return false;
924
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100925 /* It looks like we need to prevent the gt from suspending while waiting
926 * for an notifiy irq, otherwise irqs seem to get lost on at least the
927 * blt/bsd rings on ivb. */
Daniel Vetter99ffa162012-01-25 14:04:00 +0100928 gen6_gt_force_wake_get(dev_priv);
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100929
Chris Wilson7338aef2012-04-24 21:48:47 +0100930 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Chris Wilson01a03332011-01-04 22:22:56 +0000931 if (ring->irq_refcount++ == 0) {
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700932 if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
Ben Widawsky15b9f802012-05-25 16:56:23 -0700933 I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
934 GEN6_RENDER_L3_PARITY_ERROR));
935 else
936 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200937 dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
938 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
939 POSTING_READ(GTIMR);
Chris Wilson0f468322011-01-04 17:35:21 +0000940 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100941 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +0000942
943 return true;
944}
945
946static void
Ben Widawsky25c06302012-03-29 19:11:27 -0700947gen6_ring_put_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +0000948{
949 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000950 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100951 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +0000952
Chris Wilson7338aef2012-04-24 21:48:47 +0100953 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Chris Wilson01a03332011-01-04 22:22:56 +0000954 if (--ring->irq_refcount == 0) {
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700955 if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
Ben Widawsky15b9f802012-05-25 16:56:23 -0700956 I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
957 else
958 I915_WRITE_IMR(ring, ~0);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200959 dev_priv->gt_irq_mask |= ring->irq_enable_mask;
960 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
961 POSTING_READ(GTIMR);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000962 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100963 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100964
Daniel Vetter99ffa162012-01-25 14:04:00 +0100965 gen6_gt_force_wake_put(dev_priv);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000966}
967
Zou Nan haid1b851f2010-05-21 09:08:57 +0800968static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100969i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
970 u32 offset, u32 length,
971 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800972{
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100973 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +0100974
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100975 ret = intel_ring_begin(ring, 2);
976 if (ret)
977 return ret;
978
Chris Wilson78501ea2010-10-27 12:18:21 +0100979 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +0100980 MI_BATCH_BUFFER_START |
981 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100982 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000983 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +0100984 intel_ring_advance(ring);
985
Zou Nan haid1b851f2010-05-21 09:08:57 +0800986 return 0;
987}
988
Daniel Vetterb45305f2012-12-17 16:21:27 +0100989/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
990#define I830_BATCH_LIMIT (256*1024)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800991static int
Daniel Vetterfb3256d2012-04-11 22:12:56 +0200992i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100993 u32 offset, u32 len,
994 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700995{
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000996 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700997
Daniel Vetterb45305f2012-12-17 16:21:27 +0100998 if (flags & I915_DISPATCH_PINNED) {
999 ret = intel_ring_begin(ring, 4);
1000 if (ret)
1001 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001002
Daniel Vetterb45305f2012-12-17 16:21:27 +01001003 intel_ring_emit(ring, MI_BATCH_BUFFER);
1004 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1005 intel_ring_emit(ring, offset + len - 8);
1006 intel_ring_emit(ring, MI_NOOP);
1007 intel_ring_advance(ring);
1008 } else {
1009 struct drm_i915_gem_object *obj = ring->private;
1010 u32 cs_offset = obj->gtt_offset;
1011
1012 if (len > I830_BATCH_LIMIT)
1013 return -ENOSPC;
1014
1015 ret = intel_ring_begin(ring, 9+3);
1016 if (ret)
1017 return ret;
1018 /* Blit the batch (which has now all relocs applied) to the stable batch
1019 * scratch bo area (so that the CS never stumbles over its tlb
1020 * invalidation bug) ... */
1021 intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
1022 XY_SRC_COPY_BLT_WRITE_ALPHA |
1023 XY_SRC_COPY_BLT_WRITE_RGB);
1024 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
1025 intel_ring_emit(ring, 0);
1026 intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
1027 intel_ring_emit(ring, cs_offset);
1028 intel_ring_emit(ring, 0);
1029 intel_ring_emit(ring, 4096);
1030 intel_ring_emit(ring, offset);
1031 intel_ring_emit(ring, MI_FLUSH);
1032
1033 /* ... and execute it. */
1034 intel_ring_emit(ring, MI_BATCH_BUFFER);
1035 intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1036 intel_ring_emit(ring, cs_offset + len - 8);
1037 intel_ring_advance(ring);
1038 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001039
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001040 return 0;
1041}
1042
1043static int
1044i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001045 u32 offset, u32 len,
1046 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001047{
1048 int ret;
1049
1050 ret = intel_ring_begin(ring, 2);
1051 if (ret)
1052 return ret;
1053
Chris Wilson65f56872012-04-17 16:38:12 +01001054 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001055 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001056 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001057
Eric Anholt62fdfea2010-05-21 13:26:39 -07001058 return 0;
1059}
1060
Chris Wilson78501ea2010-10-27 12:18:21 +01001061static void cleanup_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001062{
Chris Wilson05394f32010-11-08 19:18:58 +00001063 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001064
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001065 obj = ring->status_page.obj;
1066 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001067 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001068
Chris Wilson9da3da62012-06-01 15:20:22 +01001069 kunmap(sg_page(obj->pages->sgl));
Eric Anholt62fdfea2010-05-21 13:26:39 -07001070 i915_gem_object_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001071 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001072 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001073}
1074
Chris Wilson78501ea2010-10-27 12:18:21 +01001075static int init_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001076{
Chris Wilson78501ea2010-10-27 12:18:21 +01001077 struct drm_device *dev = ring->dev;
Chris Wilson05394f32010-11-08 19:18:58 +00001078 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001079 int ret;
1080
Eric Anholt62fdfea2010-05-21 13:26:39 -07001081 obj = i915_gem_alloc_object(dev, 4096);
1082 if (obj == NULL) {
1083 DRM_ERROR("Failed to allocate status page\n");
1084 ret = -ENOMEM;
1085 goto err;
1086 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001087
1088 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001089
Chris Wilson86a1ee22012-08-11 15:41:04 +01001090 ret = i915_gem_object_pin(obj, 4096, true, false);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001091 if (ret != 0) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001092 goto err_unref;
1093 }
1094
Chris Wilson05394f32010-11-08 19:18:58 +00001095 ring->status_page.gfx_addr = obj->gtt_offset;
Chris Wilson9da3da62012-06-01 15:20:22 +01001096 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001097 if (ring->status_page.page_addr == NULL) {
Ben Widawsky2e6c21e2012-07-12 23:16:12 -07001098 ret = -ENOMEM;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001099 goto err_unpin;
1100 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001101 ring->status_page.obj = obj;
1102 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001103
Chris Wilson78501ea2010-10-27 12:18:21 +01001104 intel_ring_setup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001105 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1106 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001107
1108 return 0;
1109
1110err_unpin:
1111 i915_gem_object_unpin(obj);
1112err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001113 drm_gem_object_unreference(&obj->base);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001114err:
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001115 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001116}
1117
Chris Wilson6b8294a2012-11-16 11:43:20 +00001118static int init_phys_hws_pga(struct intel_ring_buffer *ring)
1119{
1120 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1121 u32 addr;
1122
1123 if (!dev_priv->status_page_dmah) {
1124 dev_priv->status_page_dmah =
1125 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1126 if (!dev_priv->status_page_dmah)
1127 return -ENOMEM;
1128 }
1129
1130 addr = dev_priv->status_page_dmah->busaddr;
1131 if (INTEL_INFO(ring->dev)->gen >= 4)
1132 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
1133 I915_WRITE(HWS_PGA, addr);
1134
1135 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1136 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1137
1138 return 0;
1139}
1140
Ben Widawskyc43b5632012-04-16 14:07:40 -07001141static int intel_init_ring_buffer(struct drm_device *dev,
1142 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001143{
Chris Wilson05394f32010-11-08 19:18:58 +00001144 struct drm_i915_gem_object *obj;
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001145 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsondd785e32010-08-07 11:01:34 +01001146 int ret;
1147
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001148 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001149 INIT_LIST_HEAD(&ring->active_list);
1150 INIT_LIST_HEAD(&ring->request_list);
Daniel Vetterdfc9ef22012-04-11 22:12:47 +02001151 ring->size = 32 * PAGE_SIZE;
Chris Wilson9d7730912012-11-27 16:22:52 +00001152 memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001153
Chris Wilsonb259f672011-03-29 13:19:09 +01001154 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001155
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001156 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001157 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001158 if (ret)
1159 return ret;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001160 } else {
1161 BUG_ON(ring->id != RCS);
1162 ret = init_phys_hws_pga(ring);
1163 if (ret)
1164 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001165 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001166
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001167 obj = i915_gem_alloc_object(dev, ring->size);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001168 if (obj == NULL) {
1169 DRM_ERROR("Failed to allocate ringbuffer\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001170 ret = -ENOMEM;
Chris Wilsondd785e32010-08-07 11:01:34 +01001171 goto err_hws;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001172 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001173
Chris Wilson05394f32010-11-08 19:18:58 +00001174 ring->obj = obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001175
Chris Wilson86a1ee22012-08-11 15:41:04 +01001176 ret = i915_gem_object_pin(obj, PAGE_SIZE, true, false);
Chris Wilsondd785e32010-08-07 11:01:34 +01001177 if (ret)
1178 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001179
Chris Wilson3eef8912012-06-04 17:05:40 +01001180 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1181 if (ret)
1182 goto err_unpin;
1183
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001184 ring->virtual_start =
1185 ioremap_wc(dev_priv->mm.gtt->gma_bus_addr + obj->gtt_offset,
1186 ring->size);
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001187 if (ring->virtual_start == NULL) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001188 DRM_ERROR("Failed to map ringbuffer.\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001189 ret = -EINVAL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001190 goto err_unpin;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001191 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001192
Chris Wilson78501ea2010-10-27 12:18:21 +01001193 ret = ring->init(ring);
Chris Wilsondd785e32010-08-07 11:01:34 +01001194 if (ret)
1195 goto err_unmap;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001196
Chris Wilson55249ba2010-12-22 14:04:47 +00001197 /* Workaround an erratum on the i830 which causes a hang if
1198 * the TAIL pointer points to within the last 2 cachelines
1199 * of the buffer.
1200 */
1201 ring->effective_size = ring->size;
Chris Wilson27c1cbd2012-04-09 13:59:46 +01001202 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilson55249ba2010-12-22 14:04:47 +00001203 ring->effective_size -= 128;
1204
Chris Wilsonc584fe42010-10-29 18:15:52 +01001205 return 0;
Chris Wilsondd785e32010-08-07 11:01:34 +01001206
1207err_unmap:
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001208 iounmap(ring->virtual_start);
Chris Wilsondd785e32010-08-07 11:01:34 +01001209err_unpin:
1210 i915_gem_object_unpin(obj);
1211err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001212 drm_gem_object_unreference(&obj->base);
1213 ring->obj = NULL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001214err_hws:
Chris Wilson78501ea2010-10-27 12:18:21 +01001215 cleanup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001216 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001217}
1218
Chris Wilson78501ea2010-10-27 12:18:21 +01001219void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001220{
Chris Wilson33626e62010-10-29 16:18:36 +01001221 struct drm_i915_private *dev_priv;
1222 int ret;
1223
Chris Wilson05394f32010-11-08 19:18:58 +00001224 if (ring->obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001225 return;
1226
Chris Wilson33626e62010-10-29 16:18:36 +01001227 /* Disable the ring buffer. The ring must be idle at this point */
1228 dev_priv = ring->dev->dev_private;
Chris Wilson3e960502012-11-27 16:22:54 +00001229 ret = intel_ring_idle(ring);
Chris Wilson29ee3992011-01-24 16:35:42 +00001230 if (ret)
1231 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
1232 ring->name, ret);
1233
Chris Wilson33626e62010-10-29 16:18:36 +01001234 I915_WRITE_CTL(ring, 0);
1235
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001236 iounmap(ring->virtual_start);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001237
Chris Wilson05394f32010-11-08 19:18:58 +00001238 i915_gem_object_unpin(ring->obj);
1239 drm_gem_object_unreference(&ring->obj->base);
1240 ring->obj = NULL;
Chris Wilson78501ea2010-10-27 12:18:21 +01001241
Zou Nan hai8d192152010-11-02 16:31:01 +08001242 if (ring->cleanup)
1243 ring->cleanup(ring);
1244
Chris Wilson78501ea2010-10-27 12:18:21 +01001245 cleanup_status_page(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001246}
1247
Chris Wilsona71d8d92012-02-15 11:25:36 +00001248static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
1249{
Chris Wilsona71d8d92012-02-15 11:25:36 +00001250 int ret;
1251
Ben Widawsky199b2bc2012-05-24 15:03:11 -07001252 ret = i915_wait_seqno(ring, seqno);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001253 if (!ret)
1254 i915_gem_retire_requests_ring(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001255
1256 return ret;
1257}
1258
1259static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
1260{
1261 struct drm_i915_gem_request *request;
1262 u32 seqno = 0;
1263 int ret;
1264
1265 i915_gem_retire_requests_ring(ring);
1266
1267 if (ring->last_retired_head != -1) {
1268 ring->head = ring->last_retired_head;
1269 ring->last_retired_head = -1;
1270 ring->space = ring_space(ring);
1271 if (ring->space >= n)
1272 return 0;
1273 }
1274
1275 list_for_each_entry(request, &ring->request_list, list) {
1276 int space;
1277
1278 if (request->tail == -1)
1279 continue;
1280
Ville Syrjälä633cf8f2012-12-03 18:43:32 +02001281 space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001282 if (space < 0)
1283 space += ring->size;
1284 if (space >= n) {
1285 seqno = request->seqno;
1286 break;
1287 }
1288
1289 /* Consume this request in case we need more space than
1290 * is available and so need to prevent a race between
1291 * updating last_retired_head and direct reads of
1292 * I915_RING_HEAD. It also provides a nice sanity check.
1293 */
1294 request->tail = -1;
1295 }
1296
1297 if (seqno == 0)
1298 return -ENOSPC;
1299
1300 ret = intel_ring_wait_seqno(ring, seqno);
1301 if (ret)
1302 return ret;
1303
1304 if (WARN_ON(ring->last_retired_head == -1))
1305 return -ENOSPC;
1306
1307 ring->head = ring->last_retired_head;
1308 ring->last_retired_head = -1;
1309 ring->space = ring_space(ring);
1310 if (WARN_ON(ring->space < n))
1311 return -ENOSPC;
1312
1313 return 0;
1314}
1315
Chris Wilson3e960502012-11-27 16:22:54 +00001316static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001317{
Chris Wilson78501ea2010-10-27 12:18:21 +01001318 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001319 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001320 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001321 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001322
Chris Wilsona71d8d92012-02-15 11:25:36 +00001323 ret = intel_ring_wait_request(ring, n);
1324 if (ret != -ENOSPC)
1325 return ret;
1326
Chris Wilsondb53a302011-02-03 11:57:46 +00001327 trace_i915_ring_wait_begin(ring);
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001328 /* With GEM the hangcheck timer should kick us out of the loop,
1329 * leaving it early runs the risk of corrupting GEM state (due
1330 * to running on almost untested codepaths). But on resume
1331 * timers don't work yet, so prevent a complete hang in that
1332 * case by choosing an insanely large timeout. */
1333 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001334
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001335 do {
Chris Wilsonc7dca472011-01-20 17:00:10 +00001336 ring->head = I915_READ_HEAD(ring);
1337 ring->space = ring_space(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001338 if (ring->space >= n) {
Chris Wilsondb53a302011-02-03 11:57:46 +00001339 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001340 return 0;
1341 }
1342
1343 if (dev->primary->master) {
1344 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1345 if (master_priv->sarea_priv)
1346 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1347 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001348
Chris Wilsone60a0b12010-10-13 10:09:14 +01001349 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001350
1351 ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
1352 if (ret)
1353 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001354 } while (!time_after(jiffies, end));
Chris Wilsondb53a302011-02-03 11:57:46 +00001355 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001356 return -EBUSY;
1357}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001358
Chris Wilson3e960502012-11-27 16:22:54 +00001359static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
1360{
1361 uint32_t __iomem *virt;
1362 int rem = ring->size - ring->tail;
1363
1364 if (ring->space < rem) {
1365 int ret = ring_wait_for_space(ring, rem);
1366 if (ret)
1367 return ret;
1368 }
1369
1370 virt = ring->virtual_start + ring->tail;
1371 rem /= 4;
1372 while (rem--)
1373 iowrite32(MI_NOOP, virt++);
1374
1375 ring->tail = 0;
1376 ring->space = ring_space(ring);
1377
1378 return 0;
1379}
1380
1381int intel_ring_idle(struct intel_ring_buffer *ring)
1382{
1383 u32 seqno;
1384 int ret;
1385
1386 /* We need to add any requests required to flush the objects and ring */
1387 if (ring->outstanding_lazy_request) {
1388 ret = i915_add_request(ring, NULL, NULL);
1389 if (ret)
1390 return ret;
1391 }
1392
1393 /* Wait upon the last request to be completed */
1394 if (list_empty(&ring->request_list))
1395 return 0;
1396
1397 seqno = list_entry(ring->request_list.prev,
1398 struct drm_i915_gem_request,
1399 list)->seqno;
1400
1401 return i915_wait_seqno(ring, seqno);
1402}
1403
Chris Wilson9d7730912012-11-27 16:22:52 +00001404static int
1405intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
1406{
1407 if (ring->outstanding_lazy_request)
1408 return 0;
1409
1410 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_request);
1411}
1412
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001413int intel_ring_begin(struct intel_ring_buffer *ring,
1414 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001415{
Daniel Vetterde2b9982012-07-04 22:52:50 +02001416 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Zou Nan haibe26a102010-06-12 17:40:24 +08001417 int n = 4*num_dwords;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001418 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001419
Daniel Vetterde2b9982012-07-04 22:52:50 +02001420 ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
1421 if (ret)
1422 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00001423
Chris Wilson9d7730912012-11-27 16:22:52 +00001424 /* Preallocate the olr before touching the ring */
1425 ret = intel_ring_alloc_seqno(ring);
1426 if (ret)
1427 return ret;
1428
Chris Wilson55249ba2010-12-22 14:04:47 +00001429 if (unlikely(ring->tail + n > ring->effective_size)) {
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001430 ret = intel_wrap_ring_buffer(ring);
1431 if (unlikely(ret))
1432 return ret;
1433 }
Chris Wilson78501ea2010-10-27 12:18:21 +01001434
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001435 if (unlikely(ring->space < n)) {
Chris Wilson3e960502012-11-27 16:22:54 +00001436 ret = ring_wait_for_space(ring, n);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001437 if (unlikely(ret))
1438 return ret;
1439 }
Chris Wilsond97ed332010-08-04 15:18:13 +01001440
1441 ring->space -= n;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001442 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001443}
1444
Chris Wilson78501ea2010-10-27 12:18:21 +01001445void intel_ring_advance(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001446{
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001447 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1448
Chris Wilsond97ed332010-08-04 15:18:13 +01001449 ring->tail &= ring->size - 1;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001450 if (dev_priv->stop_rings & intel_ring_flag(ring))
1451 return;
Chris Wilson78501ea2010-10-27 12:18:21 +01001452 ring->write_tail(ring, ring->tail);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001453}
1454
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001455
Chris Wilson78501ea2010-10-27 12:18:21 +01001456static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +01001457 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001458{
Akshay Joshi0206e352011-08-16 15:34:10 -04001459 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001460
1461 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001462
Chris Wilson12f55812012-07-05 17:14:01 +01001463 /* Disable notification that the ring is IDLE. The GT
1464 * will then assume that it is busy and bring it out of rc6.
1465 */
1466 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1467 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1468
1469 /* Clear the context id. Here be magic! */
1470 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1471
1472 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001473 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01001474 GEN6_BSD_SLEEP_INDICATOR) == 0,
1475 50))
1476 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001477
Chris Wilson12f55812012-07-05 17:14:01 +01001478 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04001479 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01001480 POSTING_READ(RING_TAIL(ring->mmio_base));
1481
1482 /* Let the ring send IDLE messages to the GT again,
1483 * and so let it sleep to conserve power when idle.
1484 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001485 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01001486 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001487}
1488
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001489static int gen6_ring_flush(struct intel_ring_buffer *ring,
Chris Wilson71a77e02011-02-02 12:13:49 +00001490 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001491{
Chris Wilson71a77e02011-02-02 12:13:49 +00001492 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001493 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001494
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001495 ret = intel_ring_begin(ring, 4);
1496 if (ret)
1497 return ret;
1498
Chris Wilson71a77e02011-02-02 12:13:49 +00001499 cmd = MI_FLUSH_DW;
Jesse Barnes9a289772012-10-26 09:42:42 -07001500 /*
1501 * Bspec vol 1c.5 - video engine command streamer:
1502 * "If ENABLED, all TLBs will be invalidated once the flush
1503 * operation is complete. This bit is only valid when the
1504 * Post-Sync Operation field is a value of 1h or 3h."
1505 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001506 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07001507 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
1508 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001509 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001510 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001511 intel_ring_emit(ring, 0);
Chris Wilson71a77e02011-02-02 12:13:49 +00001512 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001513 intel_ring_advance(ring);
1514 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001515}
1516
1517static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001518hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1519 u32 offset, u32 len,
1520 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001521{
Akshay Joshi0206e352011-08-16 15:34:10 -04001522 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001523
Akshay Joshi0206e352011-08-16 15:34:10 -04001524 ret = intel_ring_begin(ring, 2);
1525 if (ret)
1526 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001527
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001528 intel_ring_emit(ring,
1529 MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
1530 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
1531 /* bit0-7 is the length on GEN6+ */
1532 intel_ring_emit(ring, offset);
1533 intel_ring_advance(ring);
1534
1535 return 0;
1536}
1537
1538static int
1539gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1540 u32 offset, u32 len,
1541 unsigned flags)
1542{
1543 int ret;
1544
1545 ret = intel_ring_begin(ring, 2);
1546 if (ret)
1547 return ret;
1548
1549 intel_ring_emit(ring,
1550 MI_BATCH_BUFFER_START |
1551 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04001552 /* bit0-7 is the length on GEN6+ */
1553 intel_ring_emit(ring, offset);
1554 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001555
Akshay Joshi0206e352011-08-16 15:34:10 -04001556 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001557}
1558
Chris Wilson549f7362010-10-19 11:19:32 +01001559/* Blitter support (SandyBridge+) */
1560
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001561static int blt_ring_flush(struct intel_ring_buffer *ring,
Chris Wilson71a77e02011-02-02 12:13:49 +00001562 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08001563{
Chris Wilson71a77e02011-02-02 12:13:49 +00001564 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001565 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001566
Daniel Vetter6a233c72011-12-14 13:57:07 +01001567 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001568 if (ret)
1569 return ret;
1570
Chris Wilson71a77e02011-02-02 12:13:49 +00001571 cmd = MI_FLUSH_DW;
Jesse Barnes9a289772012-10-26 09:42:42 -07001572 /*
1573 * Bspec vol 1c.3 - blitter engine command streamer:
1574 * "If ENABLED, all TLBs will be invalidated once the flush
1575 * operation is complete. This bit is only valid when the
1576 * Post-Sync Operation field is a value of 1h or 3h."
1577 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001578 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07001579 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01001580 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001581 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001582 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001583 intel_ring_emit(ring, 0);
Chris Wilson71a77e02011-02-02 12:13:49 +00001584 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001585 intel_ring_advance(ring);
1586 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08001587}
1588
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001589int intel_init_render_ring_buffer(struct drm_device *dev)
1590{
1591 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001592 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001593
Daniel Vetter59465b52012-04-11 22:12:48 +02001594 ring->name = "render ring";
1595 ring->id = RCS;
1596 ring->mmio_base = RENDER_RING_BASE;
1597
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001598 if (INTEL_INFO(dev)->gen >= 6) {
1599 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03001600 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01001601 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03001602 ring->flush = gen6_render_ring_flush;
Ben Widawsky25c06302012-03-29 19:11:27 -07001603 ring->irq_get = gen6_ring_get_irq;
1604 ring->irq_put = gen6_ring_put_irq;
Daniel Vetter6a848cc2012-04-11 22:12:46 +02001605 ring->irq_enable_mask = GT_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001606 ring->get_seqno = gen6_ring_get_seqno;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001607 ring->sync_to = gen6_ring_sync;
Daniel Vetter59465b52012-04-11 22:12:48 +02001608 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
1609 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
1610 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
1611 ring->signal_mbox[0] = GEN6_VRSYNC;
1612 ring->signal_mbox[1] = GEN6_BRSYNC;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001613 } else if (IS_GEN5(dev)) {
1614 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001615 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001616 ring->get_seqno = pc_render_get_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001617 ring->irq_get = gen5_ring_get_irq;
1618 ring->irq_put = gen5_ring_put_irq;
Daniel Vettere3670312012-04-11 22:12:53 +02001619 ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
Daniel Vetter59465b52012-04-11 22:12:48 +02001620 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001621 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001622 if (INTEL_INFO(dev)->gen < 4)
1623 ring->flush = gen2_render_ring_flush;
1624 else
1625 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02001626 ring->get_seqno = ring_get_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001627 if (IS_GEN2(dev)) {
1628 ring->irq_get = i8xx_ring_get_irq;
1629 ring->irq_put = i8xx_ring_put_irq;
1630 } else {
1631 ring->irq_get = i9xx_ring_get_irq;
1632 ring->irq_put = i9xx_ring_put_irq;
1633 }
Daniel Vettere3670312012-04-11 22:12:53 +02001634 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001635 }
Daniel Vetter59465b52012-04-11 22:12:48 +02001636 ring->write_tail = ring_write_tail;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001637 if (IS_HASWELL(dev))
1638 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
1639 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001640 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1641 else if (INTEL_INFO(dev)->gen >= 4)
1642 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1643 else if (IS_I830(dev) || IS_845G(dev))
1644 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1645 else
1646 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001647 ring->init = init_render_ring;
1648 ring->cleanup = render_ring_cleanup;
1649
Daniel Vetterb45305f2012-12-17 16:21:27 +01001650 /* Workaround batchbuffer to combat CS tlb bug. */
1651 if (HAS_BROKEN_CS_TLB(dev)) {
1652 struct drm_i915_gem_object *obj;
1653 int ret;
1654
1655 obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
1656 if (obj == NULL) {
1657 DRM_ERROR("Failed to allocate batch bo\n");
1658 return -ENOMEM;
1659 }
1660
1661 ret = i915_gem_object_pin(obj, 0, true, false);
1662 if (ret != 0) {
1663 drm_gem_object_unreference(&obj->base);
1664 DRM_ERROR("Failed to ping batch bo\n");
1665 return ret;
1666 }
1667
1668 ring->private = obj;
1669 }
1670
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001671 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001672}
1673
Chris Wilsone8616b62011-01-20 09:57:11 +00001674int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
1675{
1676 drm_i915_private_t *dev_priv = dev->dev_private;
1677 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Chris Wilson6b8294a2012-11-16 11:43:20 +00001678 int ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00001679
Daniel Vetter59465b52012-04-11 22:12:48 +02001680 ring->name = "render ring";
1681 ring->id = RCS;
1682 ring->mmio_base = RENDER_RING_BASE;
1683
Chris Wilsone8616b62011-01-20 09:57:11 +00001684 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02001685 /* non-kms not supported on gen6+ */
1686 return -ENODEV;
Chris Wilsone8616b62011-01-20 09:57:11 +00001687 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001688
1689 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
1690 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
1691 * the special gen5 functions. */
1692 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001693 if (INTEL_INFO(dev)->gen < 4)
1694 ring->flush = gen2_render_ring_flush;
1695 else
1696 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001697 ring->get_seqno = ring_get_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001698 if (IS_GEN2(dev)) {
1699 ring->irq_get = i8xx_ring_get_irq;
1700 ring->irq_put = i8xx_ring_put_irq;
1701 } else {
1702 ring->irq_get = i9xx_ring_get_irq;
1703 ring->irq_put = i9xx_ring_put_irq;
1704 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001705 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02001706 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001707 if (INTEL_INFO(dev)->gen >= 4)
1708 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1709 else if (IS_I830(dev) || IS_845G(dev))
1710 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1711 else
1712 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001713 ring->init = init_render_ring;
1714 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00001715
1716 ring->dev = dev;
1717 INIT_LIST_HEAD(&ring->active_list);
1718 INIT_LIST_HEAD(&ring->request_list);
Chris Wilsone8616b62011-01-20 09:57:11 +00001719
1720 ring->size = size;
1721 ring->effective_size = ring->size;
Mika Kuoppala17f10fd2012-10-29 16:59:26 +02001722 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilsone8616b62011-01-20 09:57:11 +00001723 ring->effective_size -= 128;
1724
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001725 ring->virtual_start = ioremap_wc(start, size);
1726 if (ring->virtual_start == NULL) {
Chris Wilsone8616b62011-01-20 09:57:11 +00001727 DRM_ERROR("can not ioremap virtual address for"
1728 " ring buffer\n");
1729 return -ENOMEM;
1730 }
1731
Chris Wilson6b8294a2012-11-16 11:43:20 +00001732 if (!I915_NEED_GFX_HWS(dev)) {
1733 ret = init_phys_hws_pga(ring);
1734 if (ret)
1735 return ret;
1736 }
1737
Chris Wilsone8616b62011-01-20 09:57:11 +00001738 return 0;
1739}
1740
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001741int intel_init_bsd_ring_buffer(struct drm_device *dev)
1742{
1743 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001744 struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001745
Daniel Vetter58fa3832012-04-11 22:12:49 +02001746 ring->name = "bsd ring";
1747 ring->id = VCS;
1748
Daniel Vetter0fd2c202012-04-11 22:12:55 +02001749 ring->write_tail = ring_write_tail;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001750 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1751 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02001752 /* gen6 bsd needs a special wa for tail updates */
1753 if (IS_GEN6(dev))
1754 ring->write_tail = gen6_bsd_ring_write_tail;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001755 ring->flush = gen6_ring_flush;
1756 ring->add_request = gen6_add_request;
1757 ring->get_seqno = gen6_ring_get_seqno;
1758 ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
1759 ring->irq_get = gen6_ring_get_irq;
1760 ring->irq_put = gen6_ring_put_irq;
1761 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001762 ring->sync_to = gen6_ring_sync;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001763 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
1764 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
1765 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
1766 ring->signal_mbox[0] = GEN6_RVSYNC;
1767 ring->signal_mbox[1] = GEN6_BVSYNC;
1768 } else {
1769 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001770 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001771 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001772 ring->get_seqno = ring_get_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001773 if (IS_GEN5(dev)) {
Daniel Vettere3670312012-04-11 22:12:53 +02001774 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02001775 ring->irq_get = gen5_ring_get_irq;
1776 ring->irq_put = gen5_ring_put_irq;
1777 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02001778 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02001779 ring->irq_get = i9xx_ring_get_irq;
1780 ring->irq_put = i9xx_ring_put_irq;
1781 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001782 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001783 }
1784 ring->init = init_ring_common;
1785
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001786 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001787}
Chris Wilson549f7362010-10-19 11:19:32 +01001788
1789int intel_init_blt_ring_buffer(struct drm_device *dev)
1790{
1791 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001792 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01001793
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001794 ring->name = "blitter ring";
1795 ring->id = BCS;
1796
1797 ring->mmio_base = BLT_RING_BASE;
1798 ring->write_tail = ring_write_tail;
1799 ring->flush = blt_ring_flush;
1800 ring->add_request = gen6_add_request;
1801 ring->get_seqno = gen6_ring_get_seqno;
1802 ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
1803 ring->irq_get = gen6_ring_get_irq;
1804 ring->irq_put = gen6_ring_put_irq;
1805 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001806 ring->sync_to = gen6_ring_sync;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001807 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
1808 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
1809 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
1810 ring->signal_mbox[0] = GEN6_RBSYNC;
1811 ring->signal_mbox[1] = GEN6_VBSYNC;
1812 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01001813
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001814 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01001815}
Chris Wilsona7b97612012-07-20 12:41:08 +01001816
1817int
1818intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
1819{
1820 int ret;
1821
1822 if (!ring->gpu_caches_dirty)
1823 return 0;
1824
1825 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
1826 if (ret)
1827 return ret;
1828
1829 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
1830
1831 ring->gpu_caches_dirty = false;
1832 return 0;
1833}
1834
1835int
1836intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
1837{
1838 uint32_t flush_domains;
1839 int ret;
1840
1841 flush_domains = 0;
1842 if (ring->gpu_caches_dirty)
1843 flush_domains = I915_GEM_GPU_DOMAINS;
1844
1845 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
1846 if (ret)
1847 return ret;
1848
1849 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
1850
1851 ring->gpu_caches_dirty = false;
1852 return 0;
1853}