blob: 1f46a8bf2b05a6727edfb389d6b57243027b5e6a [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Jesse Barnes8d315282011-10-16 10:23:31 +020036/*
37 * 965+ support PIPE_CONTROL commands, which provide finer grained control
38 * over cache flushing.
39 */
40struct pipe_control {
41 struct drm_i915_gem_object *obj;
42 volatile u32 *cpu_page;
43 u32 gtt_offset;
44};
45
Chris Wilsonc7dca472011-01-20 17:00:10 +000046static inline int ring_space(struct intel_ring_buffer *ring)
47{
Ville Syrjälä633cf8f2012-12-03 18:43:32 +020048 int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsonc7dca472011-01-20 17:00:10 +000049 if (space < 0)
50 space += ring->size;
51 return space;
52}
53
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000054static int
Chris Wilson46f0f8d2012-04-18 11:12:11 +010055gen2_render_ring_flush(struct intel_ring_buffer *ring,
56 u32 invalidate_domains,
57 u32 flush_domains)
58{
59 u32 cmd;
60 int ret;
61
62 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020063 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010064 cmd |= MI_NO_WRITE_FLUSH;
65
66 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
67 cmd |= MI_READ_FLUSH;
68
69 ret = intel_ring_begin(ring, 2);
70 if (ret)
71 return ret;
72
73 intel_ring_emit(ring, cmd);
74 intel_ring_emit(ring, MI_NOOP);
75 intel_ring_advance(ring);
76
77 return 0;
78}
79
80static int
81gen4_render_ring_flush(struct intel_ring_buffer *ring,
82 u32 invalidate_domains,
83 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -070084{
Chris Wilson78501ea2010-10-27 12:18:21 +010085 struct drm_device *dev = ring->dev;
Chris Wilson6f392d52010-08-07 11:01:22 +010086 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000087 int ret;
Chris Wilson6f392d52010-08-07 11:01:22 +010088
Chris Wilson36d527d2011-03-19 22:26:49 +000089 /*
90 * read/write caches:
91 *
92 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
93 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
94 * also flushed at 2d versus 3d pipeline switches.
95 *
96 * read-only caches:
97 *
98 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
99 * MI_READ_FLUSH is set, and is always flushed on 965.
100 *
101 * I915_GEM_DOMAIN_COMMAND may not exist?
102 *
103 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
104 * invalidated when MI_EXE_FLUSH is set.
105 *
106 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
107 * invalidated with every MI_FLUSH.
108 *
109 * TLBs:
110 *
111 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
112 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
113 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
114 * are flushed at any MI_FLUSH.
115 */
116
117 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100118 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000119 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000120 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
121 cmd |= MI_EXE_FLUSH;
122
123 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
124 (IS_G4X(dev) || IS_GEN5(dev)))
125 cmd |= MI_INVALIDATE_ISP;
126
127 ret = intel_ring_begin(ring, 2);
128 if (ret)
129 return ret;
130
131 intel_ring_emit(ring, cmd);
132 intel_ring_emit(ring, MI_NOOP);
133 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000134
135 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800136}
137
Jesse Barnes8d315282011-10-16 10:23:31 +0200138/**
139 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
140 * implementing two workarounds on gen6. From section 1.4.7.1
141 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
142 *
143 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
144 * produced by non-pipelined state commands), software needs to first
145 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
146 * 0.
147 *
148 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
149 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
150 *
151 * And the workaround for these two requires this workaround first:
152 *
153 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
154 * BEFORE the pipe-control with a post-sync op and no write-cache
155 * flushes.
156 *
157 * And this last workaround is tricky because of the requirements on
158 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
159 * volume 2 part 1:
160 *
161 * "1 of the following must also be set:
162 * - Render Target Cache Flush Enable ([12] of DW1)
163 * - Depth Cache Flush Enable ([0] of DW1)
164 * - Stall at Pixel Scoreboard ([1] of DW1)
165 * - Depth Stall ([13] of DW1)
166 * - Post-Sync Operation ([13] of DW1)
167 * - Notify Enable ([8] of DW1)"
168 *
169 * The cache flushes require the workaround flush that triggered this
170 * one, so we can't use it. Depth stall would trigger the same.
171 * Post-sync nonzero is what triggered this second workaround, so we
172 * can't use that one either. Notify enable is IRQs, which aren't
173 * really our business. That leaves only stall at scoreboard.
174 */
175static int
176intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
177{
178 struct pipe_control *pc = ring->private;
179 u32 scratch_addr = pc->gtt_offset + 128;
180 int ret;
181
182
183 ret = intel_ring_begin(ring, 6);
184 if (ret)
185 return ret;
186
187 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
188 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
189 PIPE_CONTROL_STALL_AT_SCOREBOARD);
190 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
191 intel_ring_emit(ring, 0); /* low dword */
192 intel_ring_emit(ring, 0); /* high dword */
193 intel_ring_emit(ring, MI_NOOP);
194 intel_ring_advance(ring);
195
196 ret = intel_ring_begin(ring, 6);
197 if (ret)
198 return ret;
199
200 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
201 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
202 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
203 intel_ring_emit(ring, 0);
204 intel_ring_emit(ring, 0);
205 intel_ring_emit(ring, MI_NOOP);
206 intel_ring_advance(ring);
207
208 return 0;
209}
210
211static int
212gen6_render_ring_flush(struct intel_ring_buffer *ring,
213 u32 invalidate_domains, u32 flush_domains)
214{
215 u32 flags = 0;
216 struct pipe_control *pc = ring->private;
217 u32 scratch_addr = pc->gtt_offset + 128;
218 int ret;
219
Paulo Zanonib3111502012-08-17 18:35:42 -0300220 /* Force SNB workarounds for PIPE_CONTROL flushes */
221 ret = intel_emit_post_sync_nonzero_flush(ring);
222 if (ret)
223 return ret;
224
Jesse Barnes8d315282011-10-16 10:23:31 +0200225 /* Just flush everything. Experiments have shown that reducing the
226 * number of bits based on the write domains has little performance
227 * impact.
228 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100229 if (flush_domains) {
230 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
231 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
232 /*
233 * Ensure that any following seqno writes only happen
234 * when the render cache is indeed flushed.
235 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200236 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100237 }
238 if (invalidate_domains) {
239 flags |= PIPE_CONTROL_TLB_INVALIDATE;
240 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
241 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
242 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
243 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
244 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
245 /*
246 * TLB invalidate requires a post-sync write.
247 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700248 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100249 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200250
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100251 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200252 if (ret)
253 return ret;
254
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100255 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200256 intel_ring_emit(ring, flags);
257 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100258 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200259 intel_ring_advance(ring);
260
261 return 0;
262}
263
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100264static int
Paulo Zanonif3987632012-08-17 18:35:43 -0300265gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
266{
267 int ret;
268
269 ret = intel_ring_begin(ring, 4);
270 if (ret)
271 return ret;
272
273 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
274 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
275 PIPE_CONTROL_STALL_AT_SCOREBOARD);
276 intel_ring_emit(ring, 0);
277 intel_ring_emit(ring, 0);
278 intel_ring_advance(ring);
279
280 return 0;
281}
282
283static int
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300284gen7_render_ring_flush(struct intel_ring_buffer *ring,
285 u32 invalidate_domains, u32 flush_domains)
286{
287 u32 flags = 0;
288 struct pipe_control *pc = ring->private;
289 u32 scratch_addr = pc->gtt_offset + 128;
290 int ret;
291
Paulo Zanonif3987632012-08-17 18:35:43 -0300292 /*
293 * Ensure that any following seqno writes only happen when the render
294 * cache is indeed flushed.
295 *
296 * Workaround: 4th PIPE_CONTROL command (except the ones with only
297 * read-cache invalidate bits set) must have the CS_STALL bit set. We
298 * don't try to be clever and just set it unconditionally.
299 */
300 flags |= PIPE_CONTROL_CS_STALL;
301
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300302 /* Just flush everything. Experiments have shown that reducing the
303 * number of bits based on the write domains has little performance
304 * impact.
305 */
306 if (flush_domains) {
307 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
308 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300309 }
310 if (invalidate_domains) {
311 flags |= PIPE_CONTROL_TLB_INVALIDATE;
312 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
313 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
314 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
315 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
316 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
317 /*
318 * TLB invalidate requires a post-sync write.
319 */
320 flags |= PIPE_CONTROL_QW_WRITE;
Paulo Zanonif3987632012-08-17 18:35:43 -0300321
322 /* Workaround: we must issue a pipe_control with CS-stall bit
323 * set before a pipe_control command that has the state cache
324 * invalidate bit set. */
325 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300326 }
327
328 ret = intel_ring_begin(ring, 4);
329 if (ret)
330 return ret;
331
332 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
333 intel_ring_emit(ring, flags);
334 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
335 intel_ring_emit(ring, 0);
336 intel_ring_advance(ring);
337
338 return 0;
339}
340
Chris Wilson78501ea2010-10-27 12:18:21 +0100341static void ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100342 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800343{
Chris Wilson78501ea2010-10-27 12:18:21 +0100344 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100345 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800346}
347
Chris Wilson78501ea2010-10-27 12:18:21 +0100348u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800349{
Chris Wilson78501ea2010-10-27 12:18:21 +0100350 drm_i915_private_t *dev_priv = ring->dev->dev_private;
351 u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
Daniel Vetter3d281d82010-09-24 21:14:22 +0200352 RING_ACTHD(ring->mmio_base) : ACTHD;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800353
354 return I915_READ(acthd_reg);
355}
356
Chris Wilson78501ea2010-10-27 12:18:21 +0100357static int init_ring_common(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800358{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200359 struct drm_device *dev = ring->dev;
360 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000361 struct drm_i915_gem_object *obj = ring->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200362 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800363 u32 head;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800364
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200365 if (HAS_FORCE_WAKE(dev))
366 gen6_gt_force_wake_get(dev_priv);
367
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800368 /* Stop the ring if it's running. */
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200369 I915_WRITE_CTL(ring, 0);
Daniel Vetter570ef602010-08-02 17:06:23 +0200370 I915_WRITE_HEAD(ring, 0);
Chris Wilson78501ea2010-10-27 12:18:21 +0100371 ring->write_tail(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800372
Daniel Vetter570ef602010-08-02 17:06:23 +0200373 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800374
375 /* G45 ring initialization fails to reset head to zero */
376 if (head != 0) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000377 DRM_DEBUG_KMS("%s head not reset to zero "
378 "ctl %08x head %08x tail %08x start %08x\n",
379 ring->name,
380 I915_READ_CTL(ring),
381 I915_READ_HEAD(ring),
382 I915_READ_TAIL(ring),
383 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800384
Daniel Vetter570ef602010-08-02 17:06:23 +0200385 I915_WRITE_HEAD(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800386
Chris Wilson6fd0d562010-12-05 20:42:33 +0000387 if (I915_READ_HEAD(ring) & HEAD_ADDR) {
388 DRM_ERROR("failed to set %s head to zero "
389 "ctl %08x head %08x tail %08x start %08x\n",
390 ring->name,
391 I915_READ_CTL(ring),
392 I915_READ_HEAD(ring),
393 I915_READ_TAIL(ring),
394 I915_READ_START(ring));
395 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700396 }
397
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200398 /* Initialize the ring. This must happen _after_ we've cleared the ring
399 * registers with the above sequence (the readback of the HEAD registers
400 * also enforces ordering), otherwise the hw might lose the new ring
401 * register values. */
402 I915_WRITE_START(ring, obj->gtt_offset);
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200403 I915_WRITE_CTL(ring,
Chris Wilsonae69b422010-11-07 11:45:52 +0000404 ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000405 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800406
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800407 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400408 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
409 I915_READ_START(ring) == obj->gtt_offset &&
410 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000411 DRM_ERROR("%s initialization failed "
412 "ctl %08x head %08x tail %08x start %08x\n",
413 ring->name,
414 I915_READ_CTL(ring),
415 I915_READ_HEAD(ring),
416 I915_READ_TAIL(ring),
417 I915_READ_START(ring));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200418 ret = -EIO;
419 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800420 }
421
Chris Wilson78501ea2010-10-27 12:18:21 +0100422 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
423 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800424 else {
Chris Wilsonc7dca472011-01-20 17:00:10 +0000425 ring->head = I915_READ_HEAD(ring);
Daniel Vetter870e86d2010-08-02 16:29:44 +0200426 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Chris Wilsonc7dca472011-01-20 17:00:10 +0000427 ring->space = ring_space(ring);
Chris Wilsonc3b20032012-05-28 22:33:02 +0100428 ring->last_retired_head = -1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800429 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000430
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200431out:
432 if (HAS_FORCE_WAKE(dev))
433 gen6_gt_force_wake_put(dev_priv);
434
435 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700436}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800437
Chris Wilsonc6df5412010-12-15 09:56:50 +0000438static int
439init_pipe_control(struct intel_ring_buffer *ring)
440{
441 struct pipe_control *pc;
442 struct drm_i915_gem_object *obj;
443 int ret;
444
445 if (ring->private)
446 return 0;
447
448 pc = kmalloc(sizeof(*pc), GFP_KERNEL);
449 if (!pc)
450 return -ENOMEM;
451
452 obj = i915_gem_alloc_object(ring->dev, 4096);
453 if (obj == NULL) {
454 DRM_ERROR("Failed to allocate seqno page\n");
455 ret = -ENOMEM;
456 goto err;
457 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100458
459 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000460
Chris Wilson86a1ee22012-08-11 15:41:04 +0100461 ret = i915_gem_object_pin(obj, 4096, true, false);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000462 if (ret)
463 goto err_unref;
464
465 pc->gtt_offset = obj->gtt_offset;
Chris Wilson9da3da62012-06-01 15:20:22 +0100466 pc->cpu_page = kmap(sg_page(obj->pages->sgl));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000467 if (pc->cpu_page == NULL)
468 goto err_unpin;
469
470 pc->obj = obj;
471 ring->private = pc;
472 return 0;
473
474err_unpin:
475 i915_gem_object_unpin(obj);
476err_unref:
477 drm_gem_object_unreference(&obj->base);
478err:
479 kfree(pc);
480 return ret;
481}
482
483static void
484cleanup_pipe_control(struct intel_ring_buffer *ring)
485{
486 struct pipe_control *pc = ring->private;
487 struct drm_i915_gem_object *obj;
488
489 if (!ring->private)
490 return;
491
492 obj = pc->obj;
Chris Wilson9da3da62012-06-01 15:20:22 +0100493
494 kunmap(sg_page(obj->pages->sgl));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000495 i915_gem_object_unpin(obj);
496 drm_gem_object_unreference(&obj->base);
497
498 kfree(pc);
499 ring->private = NULL;
500}
501
Chris Wilson78501ea2010-10-27 12:18:21 +0100502static int init_render_ring(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800503{
Chris Wilson78501ea2010-10-27 12:18:21 +0100504 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000505 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100506 int ret = init_ring_common(ring);
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800507
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000508 if (INTEL_INFO(dev)->gen > 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200509 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000510
511 /* We need to disable the AsyncFlip performance optimisations in order
512 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
513 * programmed to '1' on all products.
514 */
515 if (INTEL_INFO(dev)->gen >= 6)
516 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
517
518 if (IS_GEN7(dev))
519 I915_WRITE(GFX_MODE_GEN7,
520 _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
521 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100522
Jesse Barnes8d315282011-10-16 10:23:31 +0200523 if (INTEL_INFO(dev)->gen >= 5) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000524 ret = init_pipe_control(ring);
525 if (ret)
526 return ret;
527 }
528
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200529 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700530 /* From the Sandybridge PRM, volume 1 part 3, page 24:
531 * "If this bit is set, STCunit will have LRA as replacement
532 * policy. [...] This bit must be reset. LRA replacement
533 * policy is not supported."
534 */
535 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200536 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky12b02862012-06-04 14:42:50 -0700537
538 /* This is not explicitly set for GEN6, so read the register.
539 * see intel_ring_mi_set_context() for why we care.
540 * TODO: consider explicitly setting the bit for GEN5
541 */
542 ring->itlb_before_ctx_switch =
543 !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
Ben Widawsky84f9f932011-12-12 19:21:58 -0800544 }
545
Daniel Vetter6b26c862012-04-24 14:04:12 +0200546 if (INTEL_INFO(dev)->gen >= 6)
547 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000548
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700549 if (HAS_L3_GPU_CACHE(dev))
Ben Widawsky15b9f802012-05-25 16:56:23 -0700550 I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
551
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800552 return ret;
553}
554
Chris Wilsonc6df5412010-12-15 09:56:50 +0000555static void render_ring_cleanup(struct intel_ring_buffer *ring)
556{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100557 struct drm_device *dev = ring->dev;
558
Chris Wilsonc6df5412010-12-15 09:56:50 +0000559 if (!ring->private)
560 return;
561
Daniel Vetterb45305f2012-12-17 16:21:27 +0100562 if (HAS_BROKEN_CS_TLB(dev))
563 drm_gem_object_unreference(to_gem_object(ring->private));
564
Chris Wilsonc6df5412010-12-15 09:56:50 +0000565 cleanup_pipe_control(ring);
566}
567
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000568static void
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700569update_mboxes(struct intel_ring_buffer *ring,
Chris Wilson9d7730912012-11-27 16:22:52 +0000570 u32 mmio_offset)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000571{
Chris Wilson1c8b46f2012-11-14 09:15:14 +0000572 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700573 intel_ring_emit(ring, mmio_offset);
Chris Wilson9d7730912012-11-27 16:22:52 +0000574 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000575}
576
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700577/**
578 * gen6_add_request - Update the semaphore mailbox registers
579 *
580 * @ring - ring that is adding a request
581 * @seqno - return seqno stuck into the ring
582 *
583 * Update the mailbox registers in the *other* rings with the current seqno.
584 * This acts like a signal in the canonical semaphore.
585 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000586static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000587gen6_add_request(struct intel_ring_buffer *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000588{
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700589 u32 mbox1_reg;
590 u32 mbox2_reg;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000591 int ret;
592
593 ret = intel_ring_begin(ring, 10);
594 if (ret)
595 return ret;
596
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700597 mbox1_reg = ring->signal_mbox[0];
598 mbox2_reg = ring->signal_mbox[1];
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000599
Chris Wilson9d7730912012-11-27 16:22:52 +0000600 update_mboxes(ring, mbox1_reg);
601 update_mboxes(ring, mbox2_reg);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000602 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
603 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson9d7730912012-11-27 16:22:52 +0000604 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000605 intel_ring_emit(ring, MI_USER_INTERRUPT);
606 intel_ring_advance(ring);
607
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000608 return 0;
609}
610
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700611/**
612 * intel_ring_sync - sync the waiter to the signaller on seqno
613 *
614 * @waiter - ring that is waiting
615 * @signaller - ring which has, or will signal
616 * @seqno - seqno which the waiter will block on
617 */
618static int
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200619gen6_ring_sync(struct intel_ring_buffer *waiter,
620 struct intel_ring_buffer *signaller,
621 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000622{
623 int ret;
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700624 u32 dw1 = MI_SEMAPHORE_MBOX |
625 MI_SEMAPHORE_COMPARE |
626 MI_SEMAPHORE_REGISTER;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000627
Ben Widawsky1500f7e2012-04-11 11:18:21 -0700628 /* Throughout all of the GEM code, seqno passed implies our current
629 * seqno is >= the last seqno executed. However for hardware the
630 * comparison is strictly greater than.
631 */
632 seqno -= 1;
633
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200634 WARN_ON(signaller->semaphore_register[waiter->id] ==
635 MI_SEMAPHORE_SYNC_INVALID);
636
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700637 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000638 if (ret)
639 return ret;
640
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200641 intel_ring_emit(waiter,
642 dw1 | signaller->semaphore_register[waiter->id]);
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700643 intel_ring_emit(waiter, seqno);
644 intel_ring_emit(waiter, 0);
645 intel_ring_emit(waiter, MI_NOOP);
646 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000647
648 return 0;
649}
650
Chris Wilsonc6df5412010-12-15 09:56:50 +0000651#define PIPE_CONTROL_FLUSH(ring__, addr__) \
652do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200653 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
654 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +0000655 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
656 intel_ring_emit(ring__, 0); \
657 intel_ring_emit(ring__, 0); \
658} while (0)
659
660static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000661pc_render_add_request(struct intel_ring_buffer *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000662{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000663 struct pipe_control *pc = ring->private;
664 u32 scratch_addr = pc->gtt_offset + 128;
665 int ret;
666
667 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
668 * incoherent with writes to memory, i.e. completely fubar,
669 * so we need to use PIPE_NOTIFY instead.
670 *
671 * However, we also need to workaround the qword write
672 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
673 * memory before requesting an interrupt.
674 */
675 ret = intel_ring_begin(ring, 32);
676 if (ret)
677 return ret;
678
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200679 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200680 PIPE_CONTROL_WRITE_FLUSH |
681 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000682 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson9d7730912012-11-27 16:22:52 +0000683 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000684 intel_ring_emit(ring, 0);
685 PIPE_CONTROL_FLUSH(ring, scratch_addr);
686 scratch_addr += 128; /* write to separate cachelines */
687 PIPE_CONTROL_FLUSH(ring, scratch_addr);
688 scratch_addr += 128;
689 PIPE_CONTROL_FLUSH(ring, scratch_addr);
690 scratch_addr += 128;
691 PIPE_CONTROL_FLUSH(ring, scratch_addr);
692 scratch_addr += 128;
693 PIPE_CONTROL_FLUSH(ring, scratch_addr);
694 scratch_addr += 128;
695 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +0000696
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200697 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200698 PIPE_CONTROL_WRITE_FLUSH |
699 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +0000700 PIPE_CONTROL_NOTIFY);
701 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson9d7730912012-11-27 16:22:52 +0000702 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000703 intel_ring_emit(ring, 0);
704 intel_ring_advance(ring);
705
Chris Wilsonc6df5412010-12-15 09:56:50 +0000706 return 0;
707}
708
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800709static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100710gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100711{
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100712 /* Workaround to force correct ordering between irq and seqno writes on
713 * ivb (and maybe also on snb) by reading from a CS register (like
714 * ACTHD) before reading the status page. */
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100715 if (!lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100716 intel_ring_get_active_head(ring);
717 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
718}
719
720static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100721ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800722{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000723 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
724}
725
Chris Wilsonc6df5412010-12-15 09:56:50 +0000726static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100727pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000728{
729 struct pipe_control *pc = ring->private;
730 return pc->cpu_page[0];
731}
732
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000733static bool
Daniel Vettere48d8632012-04-11 22:12:54 +0200734gen5_ring_get_irq(struct intel_ring_buffer *ring)
735{
736 struct drm_device *dev = ring->dev;
737 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100738 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200739
740 if (!dev->irq_enabled)
741 return false;
742
Chris Wilson7338aef2012-04-24 21:48:47 +0100743 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200744 if (ring->irq_refcount++ == 0) {
745 dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
746 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
747 POSTING_READ(GTIMR);
748 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100749 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200750
751 return true;
752}
753
754static void
755gen5_ring_put_irq(struct intel_ring_buffer *ring)
756{
757 struct drm_device *dev = ring->dev;
758 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100759 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200760
Chris Wilson7338aef2012-04-24 21:48:47 +0100761 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200762 if (--ring->irq_refcount == 0) {
763 dev_priv->gt_irq_mask |= ring->irq_enable_mask;
764 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
765 POSTING_READ(GTIMR);
766 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100767 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200768}
769
770static bool
Daniel Vettere3670312012-04-11 22:12:53 +0200771i9xx_ring_get_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700772{
Chris Wilson78501ea2010-10-27 12:18:21 +0100773 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000774 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100775 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700776
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000777 if (!dev->irq_enabled)
778 return false;
779
Chris Wilson7338aef2012-04-24 21:48:47 +0100780 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200781 if (ring->irq_refcount++ == 0) {
782 dev_priv->irq_mask &= ~ring->irq_enable_mask;
783 I915_WRITE(IMR, dev_priv->irq_mask);
784 POSTING_READ(IMR);
785 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100786 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000787
788 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700789}
790
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800791static void
Daniel Vettere3670312012-04-11 22:12:53 +0200792i9xx_ring_put_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700793{
Chris Wilson78501ea2010-10-27 12:18:21 +0100794 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000795 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100796 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700797
Chris Wilson7338aef2012-04-24 21:48:47 +0100798 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200799 if (--ring->irq_refcount == 0) {
800 dev_priv->irq_mask |= ring->irq_enable_mask;
801 I915_WRITE(IMR, dev_priv->irq_mask);
802 POSTING_READ(IMR);
803 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100804 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700805}
806
Chris Wilsonc2798b12012-04-22 21:13:57 +0100807static bool
808i8xx_ring_get_irq(struct intel_ring_buffer *ring)
809{
810 struct drm_device *dev = ring->dev;
811 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100812 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100813
814 if (!dev->irq_enabled)
815 return false;
816
Chris Wilson7338aef2012-04-24 21:48:47 +0100817 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100818 if (ring->irq_refcount++ == 0) {
819 dev_priv->irq_mask &= ~ring->irq_enable_mask;
820 I915_WRITE16(IMR, dev_priv->irq_mask);
821 POSTING_READ16(IMR);
822 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100823 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100824
825 return true;
826}
827
828static void
829i8xx_ring_put_irq(struct intel_ring_buffer *ring)
830{
831 struct drm_device *dev = ring->dev;
832 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100833 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100834
Chris Wilson7338aef2012-04-24 21:48:47 +0100835 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100836 if (--ring->irq_refcount == 0) {
837 dev_priv->irq_mask |= ring->irq_enable_mask;
838 I915_WRITE16(IMR, dev_priv->irq_mask);
839 POSTING_READ16(IMR);
840 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100841 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100842}
843
Chris Wilson78501ea2010-10-27 12:18:21 +0100844void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800845{
Eric Anholt45930102011-05-06 17:12:35 -0700846 struct drm_device *dev = ring->dev;
Chris Wilson78501ea2010-10-27 12:18:21 +0100847 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -0700848 u32 mmio = 0;
849
850 /* The ring status page addresses are no longer next to the rest of
851 * the ring registers as of gen7.
852 */
853 if (IS_GEN7(dev)) {
854 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +0100855 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -0700856 mmio = RENDER_HWS_PGA_GEN7;
857 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100858 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -0700859 mmio = BLT_HWS_PGA_GEN7;
860 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100861 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -0700862 mmio = BSD_HWS_PGA_GEN7;
863 break;
864 }
865 } else if (IS_GEN6(ring->dev)) {
866 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
867 } else {
868 mmio = RING_HWS_PGA(ring->mmio_base);
869 }
870
Chris Wilson78501ea2010-10-27 12:18:21 +0100871 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
872 POSTING_READ(mmio);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800873}
874
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000875static int
Chris Wilson78501ea2010-10-27 12:18:21 +0100876bsd_ring_flush(struct intel_ring_buffer *ring,
877 u32 invalidate_domains,
878 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800879{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000880 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000881
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000882 ret = intel_ring_begin(ring, 2);
883 if (ret)
884 return ret;
885
886 intel_ring_emit(ring, MI_FLUSH);
887 intel_ring_emit(ring, MI_NOOP);
888 intel_ring_advance(ring);
889 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800890}
891
Chris Wilson3cce4692010-10-27 16:11:02 +0100892static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000893i9xx_add_request(struct intel_ring_buffer *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800894{
Chris Wilson3cce4692010-10-27 16:11:02 +0100895 int ret;
896
897 ret = intel_ring_begin(ring, 4);
898 if (ret)
899 return ret;
Chris Wilson6f392d52010-08-07 11:01:22 +0100900
Chris Wilson3cce4692010-10-27 16:11:02 +0100901 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
902 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson9d7730912012-11-27 16:22:52 +0000903 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilson3cce4692010-10-27 16:11:02 +0100904 intel_ring_emit(ring, MI_USER_INTERRUPT);
905 intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +0800906
Chris Wilson3cce4692010-10-27 16:11:02 +0100907 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800908}
909
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000910static bool
Ben Widawsky25c06302012-03-29 19:11:27 -0700911gen6_ring_get_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +0000912{
913 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000914 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100915 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +0000916
917 if (!dev->irq_enabled)
918 return false;
919
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100920 /* It looks like we need to prevent the gt from suspending while waiting
921 * for an notifiy irq, otherwise irqs seem to get lost on at least the
922 * blt/bsd rings on ivb. */
Daniel Vetter99ffa162012-01-25 14:04:00 +0100923 gen6_gt_force_wake_get(dev_priv);
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100924
Chris Wilson7338aef2012-04-24 21:48:47 +0100925 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Chris Wilson01a03332011-01-04 22:22:56 +0000926 if (ring->irq_refcount++ == 0) {
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700927 if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
Ben Widawsky15b9f802012-05-25 16:56:23 -0700928 I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
929 GEN6_RENDER_L3_PARITY_ERROR));
930 else
931 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200932 dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
933 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
934 POSTING_READ(GTIMR);
Chris Wilson0f468322011-01-04 17:35:21 +0000935 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100936 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +0000937
938 return true;
939}
940
941static void
Ben Widawsky25c06302012-03-29 19:11:27 -0700942gen6_ring_put_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +0000943{
944 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000945 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100946 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +0000947
Chris Wilson7338aef2012-04-24 21:48:47 +0100948 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Chris Wilson01a03332011-01-04 22:22:56 +0000949 if (--ring->irq_refcount == 0) {
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700950 if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
Ben Widawsky15b9f802012-05-25 16:56:23 -0700951 I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
952 else
953 I915_WRITE_IMR(ring, ~0);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200954 dev_priv->gt_irq_mask |= ring->irq_enable_mask;
955 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
956 POSTING_READ(GTIMR);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000957 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100958 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100959
Daniel Vetter99ffa162012-01-25 14:04:00 +0100960 gen6_gt_force_wake_put(dev_priv);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000961}
962
Zou Nan haid1b851f2010-05-21 09:08:57 +0800963static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100964i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
965 u32 offset, u32 length,
966 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800967{
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100968 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +0100969
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100970 ret = intel_ring_begin(ring, 2);
971 if (ret)
972 return ret;
973
Chris Wilson78501ea2010-10-27 12:18:21 +0100974 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +0100975 MI_BATCH_BUFFER_START |
976 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100977 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000978 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +0100979 intel_ring_advance(ring);
980
Zou Nan haid1b851f2010-05-21 09:08:57 +0800981 return 0;
982}
983
Daniel Vetterb45305f2012-12-17 16:21:27 +0100984/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
985#define I830_BATCH_LIMIT (256*1024)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800986static int
Daniel Vetterfb3256d2012-04-11 22:12:56 +0200987i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100988 u32 offset, u32 len,
989 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700990{
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000991 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700992
Daniel Vetterb45305f2012-12-17 16:21:27 +0100993 if (flags & I915_DISPATCH_PINNED) {
994 ret = intel_ring_begin(ring, 4);
995 if (ret)
996 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700997
Daniel Vetterb45305f2012-12-17 16:21:27 +0100998 intel_ring_emit(ring, MI_BATCH_BUFFER);
999 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1000 intel_ring_emit(ring, offset + len - 8);
1001 intel_ring_emit(ring, MI_NOOP);
1002 intel_ring_advance(ring);
1003 } else {
1004 struct drm_i915_gem_object *obj = ring->private;
1005 u32 cs_offset = obj->gtt_offset;
1006
1007 if (len > I830_BATCH_LIMIT)
1008 return -ENOSPC;
1009
1010 ret = intel_ring_begin(ring, 9+3);
1011 if (ret)
1012 return ret;
1013 /* Blit the batch (which has now all relocs applied) to the stable batch
1014 * scratch bo area (so that the CS never stumbles over its tlb
1015 * invalidation bug) ... */
1016 intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
1017 XY_SRC_COPY_BLT_WRITE_ALPHA |
1018 XY_SRC_COPY_BLT_WRITE_RGB);
1019 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
1020 intel_ring_emit(ring, 0);
1021 intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
1022 intel_ring_emit(ring, cs_offset);
1023 intel_ring_emit(ring, 0);
1024 intel_ring_emit(ring, 4096);
1025 intel_ring_emit(ring, offset);
1026 intel_ring_emit(ring, MI_FLUSH);
1027
1028 /* ... and execute it. */
1029 intel_ring_emit(ring, MI_BATCH_BUFFER);
1030 intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1031 intel_ring_emit(ring, cs_offset + len - 8);
1032 intel_ring_advance(ring);
1033 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001034
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001035 return 0;
1036}
1037
1038static int
1039i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001040 u32 offset, u32 len,
1041 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001042{
1043 int ret;
1044
1045 ret = intel_ring_begin(ring, 2);
1046 if (ret)
1047 return ret;
1048
Chris Wilson65f56872012-04-17 16:38:12 +01001049 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001050 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001051 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001052
Eric Anholt62fdfea2010-05-21 13:26:39 -07001053 return 0;
1054}
1055
Chris Wilson78501ea2010-10-27 12:18:21 +01001056static void cleanup_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001057{
Chris Wilson05394f32010-11-08 19:18:58 +00001058 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001059
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001060 obj = ring->status_page.obj;
1061 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001062 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001063
Chris Wilson9da3da62012-06-01 15:20:22 +01001064 kunmap(sg_page(obj->pages->sgl));
Eric Anholt62fdfea2010-05-21 13:26:39 -07001065 i915_gem_object_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001066 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001067 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001068}
1069
Chris Wilson78501ea2010-10-27 12:18:21 +01001070static int init_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001071{
Chris Wilson78501ea2010-10-27 12:18:21 +01001072 struct drm_device *dev = ring->dev;
Chris Wilson05394f32010-11-08 19:18:58 +00001073 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001074 int ret;
1075
Eric Anholt62fdfea2010-05-21 13:26:39 -07001076 obj = i915_gem_alloc_object(dev, 4096);
1077 if (obj == NULL) {
1078 DRM_ERROR("Failed to allocate status page\n");
1079 ret = -ENOMEM;
1080 goto err;
1081 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001082
1083 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001084
Chris Wilson86a1ee22012-08-11 15:41:04 +01001085 ret = i915_gem_object_pin(obj, 4096, true, false);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001086 if (ret != 0) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001087 goto err_unref;
1088 }
1089
Chris Wilson05394f32010-11-08 19:18:58 +00001090 ring->status_page.gfx_addr = obj->gtt_offset;
Chris Wilson9da3da62012-06-01 15:20:22 +01001091 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001092 if (ring->status_page.page_addr == NULL) {
Ben Widawsky2e6c21e2012-07-12 23:16:12 -07001093 ret = -ENOMEM;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001094 goto err_unpin;
1095 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001096 ring->status_page.obj = obj;
1097 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001098
Chris Wilson78501ea2010-10-27 12:18:21 +01001099 intel_ring_setup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001100 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1101 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001102
1103 return 0;
1104
1105err_unpin:
1106 i915_gem_object_unpin(obj);
1107err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001108 drm_gem_object_unreference(&obj->base);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001109err:
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001110 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001111}
1112
Chris Wilson6b8294a2012-11-16 11:43:20 +00001113static int init_phys_hws_pga(struct intel_ring_buffer *ring)
1114{
1115 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1116 u32 addr;
1117
1118 if (!dev_priv->status_page_dmah) {
1119 dev_priv->status_page_dmah =
1120 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1121 if (!dev_priv->status_page_dmah)
1122 return -ENOMEM;
1123 }
1124
1125 addr = dev_priv->status_page_dmah->busaddr;
1126 if (INTEL_INFO(ring->dev)->gen >= 4)
1127 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
1128 I915_WRITE(HWS_PGA, addr);
1129
1130 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1131 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1132
1133 return 0;
1134}
1135
Ben Widawskyc43b5632012-04-16 14:07:40 -07001136static int intel_init_ring_buffer(struct drm_device *dev,
1137 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001138{
Chris Wilson05394f32010-11-08 19:18:58 +00001139 struct drm_i915_gem_object *obj;
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001140 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsondd785e32010-08-07 11:01:34 +01001141 int ret;
1142
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001143 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001144 INIT_LIST_HEAD(&ring->active_list);
1145 INIT_LIST_HEAD(&ring->request_list);
Daniel Vetterdfc9ef22012-04-11 22:12:47 +02001146 ring->size = 32 * PAGE_SIZE;
Chris Wilson9d7730912012-11-27 16:22:52 +00001147 memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001148
Chris Wilsonb259f672011-03-29 13:19:09 +01001149 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001150
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001151 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001152 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001153 if (ret)
1154 return ret;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001155 } else {
1156 BUG_ON(ring->id != RCS);
1157 ret = init_phys_hws_pga(ring);
1158 if (ret)
1159 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001160 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001161
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001162 obj = i915_gem_alloc_object(dev, ring->size);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001163 if (obj == NULL) {
1164 DRM_ERROR("Failed to allocate ringbuffer\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001165 ret = -ENOMEM;
Chris Wilsondd785e32010-08-07 11:01:34 +01001166 goto err_hws;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001167 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001168
Chris Wilson05394f32010-11-08 19:18:58 +00001169 ring->obj = obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001170
Chris Wilson86a1ee22012-08-11 15:41:04 +01001171 ret = i915_gem_object_pin(obj, PAGE_SIZE, true, false);
Chris Wilsondd785e32010-08-07 11:01:34 +01001172 if (ret)
1173 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001174
Chris Wilson3eef8912012-06-04 17:05:40 +01001175 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1176 if (ret)
1177 goto err_unpin;
1178
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001179 ring->virtual_start =
1180 ioremap_wc(dev_priv->mm.gtt->gma_bus_addr + obj->gtt_offset,
1181 ring->size);
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001182 if (ring->virtual_start == NULL) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001183 DRM_ERROR("Failed to map ringbuffer.\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001184 ret = -EINVAL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001185 goto err_unpin;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001186 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001187
Chris Wilson78501ea2010-10-27 12:18:21 +01001188 ret = ring->init(ring);
Chris Wilsondd785e32010-08-07 11:01:34 +01001189 if (ret)
1190 goto err_unmap;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001191
Chris Wilson55249ba2010-12-22 14:04:47 +00001192 /* Workaround an erratum on the i830 which causes a hang if
1193 * the TAIL pointer points to within the last 2 cachelines
1194 * of the buffer.
1195 */
1196 ring->effective_size = ring->size;
Chris Wilson27c1cbd2012-04-09 13:59:46 +01001197 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilson55249ba2010-12-22 14:04:47 +00001198 ring->effective_size -= 128;
1199
Chris Wilsonc584fe42010-10-29 18:15:52 +01001200 return 0;
Chris Wilsondd785e32010-08-07 11:01:34 +01001201
1202err_unmap:
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001203 iounmap(ring->virtual_start);
Chris Wilsondd785e32010-08-07 11:01:34 +01001204err_unpin:
1205 i915_gem_object_unpin(obj);
1206err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001207 drm_gem_object_unreference(&obj->base);
1208 ring->obj = NULL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001209err_hws:
Chris Wilson78501ea2010-10-27 12:18:21 +01001210 cleanup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001211 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001212}
1213
Chris Wilson78501ea2010-10-27 12:18:21 +01001214void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001215{
Chris Wilson33626e62010-10-29 16:18:36 +01001216 struct drm_i915_private *dev_priv;
1217 int ret;
1218
Chris Wilson05394f32010-11-08 19:18:58 +00001219 if (ring->obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001220 return;
1221
Chris Wilson33626e62010-10-29 16:18:36 +01001222 /* Disable the ring buffer. The ring must be idle at this point */
1223 dev_priv = ring->dev->dev_private;
Chris Wilson3e960502012-11-27 16:22:54 +00001224 ret = intel_ring_idle(ring);
Chris Wilson29ee3992011-01-24 16:35:42 +00001225 if (ret)
1226 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
1227 ring->name, ret);
1228
Chris Wilson33626e62010-10-29 16:18:36 +01001229 I915_WRITE_CTL(ring, 0);
1230
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001231 iounmap(ring->virtual_start);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001232
Chris Wilson05394f32010-11-08 19:18:58 +00001233 i915_gem_object_unpin(ring->obj);
1234 drm_gem_object_unreference(&ring->obj->base);
1235 ring->obj = NULL;
Chris Wilson78501ea2010-10-27 12:18:21 +01001236
Zou Nan hai8d192152010-11-02 16:31:01 +08001237 if (ring->cleanup)
1238 ring->cleanup(ring);
1239
Chris Wilson78501ea2010-10-27 12:18:21 +01001240 cleanup_status_page(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001241}
1242
Chris Wilsona71d8d92012-02-15 11:25:36 +00001243static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
1244{
Chris Wilsona71d8d92012-02-15 11:25:36 +00001245 int ret;
1246
Ben Widawsky199b2bc2012-05-24 15:03:11 -07001247 ret = i915_wait_seqno(ring, seqno);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001248 if (!ret)
1249 i915_gem_retire_requests_ring(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001250
1251 return ret;
1252}
1253
1254static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
1255{
1256 struct drm_i915_gem_request *request;
1257 u32 seqno = 0;
1258 int ret;
1259
1260 i915_gem_retire_requests_ring(ring);
1261
1262 if (ring->last_retired_head != -1) {
1263 ring->head = ring->last_retired_head;
1264 ring->last_retired_head = -1;
1265 ring->space = ring_space(ring);
1266 if (ring->space >= n)
1267 return 0;
1268 }
1269
1270 list_for_each_entry(request, &ring->request_list, list) {
1271 int space;
1272
1273 if (request->tail == -1)
1274 continue;
1275
Ville Syrjälä633cf8f2012-12-03 18:43:32 +02001276 space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001277 if (space < 0)
1278 space += ring->size;
1279 if (space >= n) {
1280 seqno = request->seqno;
1281 break;
1282 }
1283
1284 /* Consume this request in case we need more space than
1285 * is available and so need to prevent a race between
1286 * updating last_retired_head and direct reads of
1287 * I915_RING_HEAD. It also provides a nice sanity check.
1288 */
1289 request->tail = -1;
1290 }
1291
1292 if (seqno == 0)
1293 return -ENOSPC;
1294
1295 ret = intel_ring_wait_seqno(ring, seqno);
1296 if (ret)
1297 return ret;
1298
1299 if (WARN_ON(ring->last_retired_head == -1))
1300 return -ENOSPC;
1301
1302 ring->head = ring->last_retired_head;
1303 ring->last_retired_head = -1;
1304 ring->space = ring_space(ring);
1305 if (WARN_ON(ring->space < n))
1306 return -ENOSPC;
1307
1308 return 0;
1309}
1310
Chris Wilson3e960502012-11-27 16:22:54 +00001311static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001312{
Chris Wilson78501ea2010-10-27 12:18:21 +01001313 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001314 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001315 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001316 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001317
Chris Wilsona71d8d92012-02-15 11:25:36 +00001318 ret = intel_ring_wait_request(ring, n);
1319 if (ret != -ENOSPC)
1320 return ret;
1321
Chris Wilsondb53a302011-02-03 11:57:46 +00001322 trace_i915_ring_wait_begin(ring);
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001323 /* With GEM the hangcheck timer should kick us out of the loop,
1324 * leaving it early runs the risk of corrupting GEM state (due
1325 * to running on almost untested codepaths). But on resume
1326 * timers don't work yet, so prevent a complete hang in that
1327 * case by choosing an insanely large timeout. */
1328 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001329
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001330 do {
Chris Wilsonc7dca472011-01-20 17:00:10 +00001331 ring->head = I915_READ_HEAD(ring);
1332 ring->space = ring_space(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001333 if (ring->space >= n) {
Chris Wilsondb53a302011-02-03 11:57:46 +00001334 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001335 return 0;
1336 }
1337
1338 if (dev->primary->master) {
1339 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1340 if (master_priv->sarea_priv)
1341 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1342 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001343
Chris Wilsone60a0b12010-10-13 10:09:14 +01001344 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001345
1346 ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
1347 if (ret)
1348 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001349 } while (!time_after(jiffies, end));
Chris Wilsondb53a302011-02-03 11:57:46 +00001350 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001351 return -EBUSY;
1352}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001353
Chris Wilson3e960502012-11-27 16:22:54 +00001354static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
1355{
1356 uint32_t __iomem *virt;
1357 int rem = ring->size - ring->tail;
1358
1359 if (ring->space < rem) {
1360 int ret = ring_wait_for_space(ring, rem);
1361 if (ret)
1362 return ret;
1363 }
1364
1365 virt = ring->virtual_start + ring->tail;
1366 rem /= 4;
1367 while (rem--)
1368 iowrite32(MI_NOOP, virt++);
1369
1370 ring->tail = 0;
1371 ring->space = ring_space(ring);
1372
1373 return 0;
1374}
1375
1376int intel_ring_idle(struct intel_ring_buffer *ring)
1377{
1378 u32 seqno;
1379 int ret;
1380
1381 /* We need to add any requests required to flush the objects and ring */
1382 if (ring->outstanding_lazy_request) {
1383 ret = i915_add_request(ring, NULL, NULL);
1384 if (ret)
1385 return ret;
1386 }
1387
1388 /* Wait upon the last request to be completed */
1389 if (list_empty(&ring->request_list))
1390 return 0;
1391
1392 seqno = list_entry(ring->request_list.prev,
1393 struct drm_i915_gem_request,
1394 list)->seqno;
1395
1396 return i915_wait_seqno(ring, seqno);
1397}
1398
Chris Wilson9d7730912012-11-27 16:22:52 +00001399static int
1400intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
1401{
1402 if (ring->outstanding_lazy_request)
1403 return 0;
1404
1405 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_request);
1406}
1407
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001408int intel_ring_begin(struct intel_ring_buffer *ring,
1409 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001410{
Daniel Vetterde2b9982012-07-04 22:52:50 +02001411 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Zou Nan haibe26a102010-06-12 17:40:24 +08001412 int n = 4*num_dwords;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001413 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001414
Daniel Vetterde2b9982012-07-04 22:52:50 +02001415 ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
1416 if (ret)
1417 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00001418
Chris Wilson9d7730912012-11-27 16:22:52 +00001419 /* Preallocate the olr before touching the ring */
1420 ret = intel_ring_alloc_seqno(ring);
1421 if (ret)
1422 return ret;
1423
Chris Wilson55249ba2010-12-22 14:04:47 +00001424 if (unlikely(ring->tail + n > ring->effective_size)) {
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001425 ret = intel_wrap_ring_buffer(ring);
1426 if (unlikely(ret))
1427 return ret;
1428 }
Chris Wilson78501ea2010-10-27 12:18:21 +01001429
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001430 if (unlikely(ring->space < n)) {
Chris Wilson3e960502012-11-27 16:22:54 +00001431 ret = ring_wait_for_space(ring, n);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001432 if (unlikely(ret))
1433 return ret;
1434 }
Chris Wilsond97ed332010-08-04 15:18:13 +01001435
1436 ring->space -= n;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001437 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001438}
1439
Chris Wilson78501ea2010-10-27 12:18:21 +01001440void intel_ring_advance(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001441{
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001442 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1443
Chris Wilsond97ed332010-08-04 15:18:13 +01001444 ring->tail &= ring->size - 1;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001445 if (dev_priv->stop_rings & intel_ring_flag(ring))
1446 return;
Chris Wilson78501ea2010-10-27 12:18:21 +01001447 ring->write_tail(ring, ring->tail);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001448}
1449
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001450
Chris Wilson78501ea2010-10-27 12:18:21 +01001451static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +01001452 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001453{
Akshay Joshi0206e352011-08-16 15:34:10 -04001454 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001455
1456 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001457
Chris Wilson12f55812012-07-05 17:14:01 +01001458 /* Disable notification that the ring is IDLE. The GT
1459 * will then assume that it is busy and bring it out of rc6.
1460 */
1461 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1462 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1463
1464 /* Clear the context id. Here be magic! */
1465 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1466
1467 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001468 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01001469 GEN6_BSD_SLEEP_INDICATOR) == 0,
1470 50))
1471 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001472
Chris Wilson12f55812012-07-05 17:14:01 +01001473 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04001474 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01001475 POSTING_READ(RING_TAIL(ring->mmio_base));
1476
1477 /* Let the ring send IDLE messages to the GT again,
1478 * and so let it sleep to conserve power when idle.
1479 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001480 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01001481 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001482}
1483
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001484static int gen6_ring_flush(struct intel_ring_buffer *ring,
Chris Wilson71a77e02011-02-02 12:13:49 +00001485 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001486{
Chris Wilson71a77e02011-02-02 12:13:49 +00001487 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001488 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001489
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001490 ret = intel_ring_begin(ring, 4);
1491 if (ret)
1492 return ret;
1493
Chris Wilson71a77e02011-02-02 12:13:49 +00001494 cmd = MI_FLUSH_DW;
Jesse Barnes9a289772012-10-26 09:42:42 -07001495 /*
1496 * Bspec vol 1c.5 - video engine command streamer:
1497 * "If ENABLED, all TLBs will be invalidated once the flush
1498 * operation is complete. This bit is only valid when the
1499 * Post-Sync Operation field is a value of 1h or 3h."
1500 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001501 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07001502 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
1503 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001504 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001505 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001506 intel_ring_emit(ring, 0);
Chris Wilson71a77e02011-02-02 12:13:49 +00001507 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001508 intel_ring_advance(ring);
1509 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001510}
1511
1512static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001513hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1514 u32 offset, u32 len,
1515 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001516{
Akshay Joshi0206e352011-08-16 15:34:10 -04001517 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001518
Akshay Joshi0206e352011-08-16 15:34:10 -04001519 ret = intel_ring_begin(ring, 2);
1520 if (ret)
1521 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001522
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001523 intel_ring_emit(ring,
1524 MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
1525 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
1526 /* bit0-7 is the length on GEN6+ */
1527 intel_ring_emit(ring, offset);
1528 intel_ring_advance(ring);
1529
1530 return 0;
1531}
1532
1533static int
1534gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1535 u32 offset, u32 len,
1536 unsigned flags)
1537{
1538 int ret;
1539
1540 ret = intel_ring_begin(ring, 2);
1541 if (ret)
1542 return ret;
1543
1544 intel_ring_emit(ring,
1545 MI_BATCH_BUFFER_START |
1546 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04001547 /* bit0-7 is the length on GEN6+ */
1548 intel_ring_emit(ring, offset);
1549 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001550
Akshay Joshi0206e352011-08-16 15:34:10 -04001551 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001552}
1553
Chris Wilson549f7362010-10-19 11:19:32 +01001554/* Blitter support (SandyBridge+) */
1555
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001556static int blt_ring_flush(struct intel_ring_buffer *ring,
Chris Wilson71a77e02011-02-02 12:13:49 +00001557 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08001558{
Chris Wilson71a77e02011-02-02 12:13:49 +00001559 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001560 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001561
Daniel Vetter6a233c72011-12-14 13:57:07 +01001562 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001563 if (ret)
1564 return ret;
1565
Chris Wilson71a77e02011-02-02 12:13:49 +00001566 cmd = MI_FLUSH_DW;
Jesse Barnes9a289772012-10-26 09:42:42 -07001567 /*
1568 * Bspec vol 1c.3 - blitter engine command streamer:
1569 * "If ENABLED, all TLBs will be invalidated once the flush
1570 * operation is complete. This bit is only valid when the
1571 * Post-Sync Operation field is a value of 1h or 3h."
1572 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001573 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07001574 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01001575 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001576 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001577 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001578 intel_ring_emit(ring, 0);
Chris Wilson71a77e02011-02-02 12:13:49 +00001579 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001580 intel_ring_advance(ring);
1581 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08001582}
1583
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001584int intel_init_render_ring_buffer(struct drm_device *dev)
1585{
1586 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001587 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001588
Daniel Vetter59465b52012-04-11 22:12:48 +02001589 ring->name = "render ring";
1590 ring->id = RCS;
1591 ring->mmio_base = RENDER_RING_BASE;
1592
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001593 if (INTEL_INFO(dev)->gen >= 6) {
1594 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03001595 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01001596 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03001597 ring->flush = gen6_render_ring_flush;
Ben Widawsky25c06302012-03-29 19:11:27 -07001598 ring->irq_get = gen6_ring_get_irq;
1599 ring->irq_put = gen6_ring_put_irq;
Daniel Vetter6a848cc2012-04-11 22:12:46 +02001600 ring->irq_enable_mask = GT_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001601 ring->get_seqno = gen6_ring_get_seqno;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001602 ring->sync_to = gen6_ring_sync;
Daniel Vetter59465b52012-04-11 22:12:48 +02001603 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
1604 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
1605 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
1606 ring->signal_mbox[0] = GEN6_VRSYNC;
1607 ring->signal_mbox[1] = GEN6_BRSYNC;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001608 } else if (IS_GEN5(dev)) {
1609 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001610 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001611 ring->get_seqno = pc_render_get_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001612 ring->irq_get = gen5_ring_get_irq;
1613 ring->irq_put = gen5_ring_put_irq;
Daniel Vettere3670312012-04-11 22:12:53 +02001614 ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
Daniel Vetter59465b52012-04-11 22:12:48 +02001615 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001616 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001617 if (INTEL_INFO(dev)->gen < 4)
1618 ring->flush = gen2_render_ring_flush;
1619 else
1620 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02001621 ring->get_seqno = ring_get_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001622 if (IS_GEN2(dev)) {
1623 ring->irq_get = i8xx_ring_get_irq;
1624 ring->irq_put = i8xx_ring_put_irq;
1625 } else {
1626 ring->irq_get = i9xx_ring_get_irq;
1627 ring->irq_put = i9xx_ring_put_irq;
1628 }
Daniel Vettere3670312012-04-11 22:12:53 +02001629 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001630 }
Daniel Vetter59465b52012-04-11 22:12:48 +02001631 ring->write_tail = ring_write_tail;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001632 if (IS_HASWELL(dev))
1633 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
1634 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001635 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1636 else if (INTEL_INFO(dev)->gen >= 4)
1637 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1638 else if (IS_I830(dev) || IS_845G(dev))
1639 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1640 else
1641 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001642 ring->init = init_render_ring;
1643 ring->cleanup = render_ring_cleanup;
1644
Daniel Vetterb45305f2012-12-17 16:21:27 +01001645 /* Workaround batchbuffer to combat CS tlb bug. */
1646 if (HAS_BROKEN_CS_TLB(dev)) {
1647 struct drm_i915_gem_object *obj;
1648 int ret;
1649
1650 obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
1651 if (obj == NULL) {
1652 DRM_ERROR("Failed to allocate batch bo\n");
1653 return -ENOMEM;
1654 }
1655
1656 ret = i915_gem_object_pin(obj, 0, true, false);
1657 if (ret != 0) {
1658 drm_gem_object_unreference(&obj->base);
1659 DRM_ERROR("Failed to ping batch bo\n");
1660 return ret;
1661 }
1662
1663 ring->private = obj;
1664 }
1665
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001666 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001667}
1668
Chris Wilsone8616b62011-01-20 09:57:11 +00001669int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
1670{
1671 drm_i915_private_t *dev_priv = dev->dev_private;
1672 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Chris Wilson6b8294a2012-11-16 11:43:20 +00001673 int ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00001674
Daniel Vetter59465b52012-04-11 22:12:48 +02001675 ring->name = "render ring";
1676 ring->id = RCS;
1677 ring->mmio_base = RENDER_RING_BASE;
1678
Chris Wilsone8616b62011-01-20 09:57:11 +00001679 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02001680 /* non-kms not supported on gen6+ */
1681 return -ENODEV;
Chris Wilsone8616b62011-01-20 09:57:11 +00001682 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001683
1684 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
1685 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
1686 * the special gen5 functions. */
1687 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001688 if (INTEL_INFO(dev)->gen < 4)
1689 ring->flush = gen2_render_ring_flush;
1690 else
1691 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001692 ring->get_seqno = ring_get_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001693 if (IS_GEN2(dev)) {
1694 ring->irq_get = i8xx_ring_get_irq;
1695 ring->irq_put = i8xx_ring_put_irq;
1696 } else {
1697 ring->irq_get = i9xx_ring_get_irq;
1698 ring->irq_put = i9xx_ring_put_irq;
1699 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001700 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02001701 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001702 if (INTEL_INFO(dev)->gen >= 4)
1703 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1704 else if (IS_I830(dev) || IS_845G(dev))
1705 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1706 else
1707 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001708 ring->init = init_render_ring;
1709 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00001710
1711 ring->dev = dev;
1712 INIT_LIST_HEAD(&ring->active_list);
1713 INIT_LIST_HEAD(&ring->request_list);
Chris Wilsone8616b62011-01-20 09:57:11 +00001714
1715 ring->size = size;
1716 ring->effective_size = ring->size;
Mika Kuoppala17f10fd2012-10-29 16:59:26 +02001717 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilsone8616b62011-01-20 09:57:11 +00001718 ring->effective_size -= 128;
1719
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001720 ring->virtual_start = ioremap_wc(start, size);
1721 if (ring->virtual_start == NULL) {
Chris Wilsone8616b62011-01-20 09:57:11 +00001722 DRM_ERROR("can not ioremap virtual address for"
1723 " ring buffer\n");
1724 return -ENOMEM;
1725 }
1726
Chris Wilson6b8294a2012-11-16 11:43:20 +00001727 if (!I915_NEED_GFX_HWS(dev)) {
1728 ret = init_phys_hws_pga(ring);
1729 if (ret)
1730 return ret;
1731 }
1732
Chris Wilsone8616b62011-01-20 09:57:11 +00001733 return 0;
1734}
1735
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001736int intel_init_bsd_ring_buffer(struct drm_device *dev)
1737{
1738 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001739 struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001740
Daniel Vetter58fa3832012-04-11 22:12:49 +02001741 ring->name = "bsd ring";
1742 ring->id = VCS;
1743
Daniel Vetter0fd2c202012-04-11 22:12:55 +02001744 ring->write_tail = ring_write_tail;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001745 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1746 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02001747 /* gen6 bsd needs a special wa for tail updates */
1748 if (IS_GEN6(dev))
1749 ring->write_tail = gen6_bsd_ring_write_tail;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001750 ring->flush = gen6_ring_flush;
1751 ring->add_request = gen6_add_request;
1752 ring->get_seqno = gen6_ring_get_seqno;
1753 ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
1754 ring->irq_get = gen6_ring_get_irq;
1755 ring->irq_put = gen6_ring_put_irq;
1756 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001757 ring->sync_to = gen6_ring_sync;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001758 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
1759 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
1760 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
1761 ring->signal_mbox[0] = GEN6_RVSYNC;
1762 ring->signal_mbox[1] = GEN6_BVSYNC;
1763 } else {
1764 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001765 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001766 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001767 ring->get_seqno = ring_get_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001768 if (IS_GEN5(dev)) {
Daniel Vettere3670312012-04-11 22:12:53 +02001769 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02001770 ring->irq_get = gen5_ring_get_irq;
1771 ring->irq_put = gen5_ring_put_irq;
1772 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02001773 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02001774 ring->irq_get = i9xx_ring_get_irq;
1775 ring->irq_put = i9xx_ring_put_irq;
1776 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001777 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001778 }
1779 ring->init = init_ring_common;
1780
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001781 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001782}
Chris Wilson549f7362010-10-19 11:19:32 +01001783
1784int intel_init_blt_ring_buffer(struct drm_device *dev)
1785{
1786 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001787 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01001788
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001789 ring->name = "blitter ring";
1790 ring->id = BCS;
1791
1792 ring->mmio_base = BLT_RING_BASE;
1793 ring->write_tail = ring_write_tail;
1794 ring->flush = blt_ring_flush;
1795 ring->add_request = gen6_add_request;
1796 ring->get_seqno = gen6_ring_get_seqno;
1797 ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
1798 ring->irq_get = gen6_ring_get_irq;
1799 ring->irq_put = gen6_ring_put_irq;
1800 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001801 ring->sync_to = gen6_ring_sync;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001802 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
1803 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
1804 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
1805 ring->signal_mbox[0] = GEN6_RBSYNC;
1806 ring->signal_mbox[1] = GEN6_VBSYNC;
1807 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01001808
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001809 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01001810}
Chris Wilsona7b97612012-07-20 12:41:08 +01001811
1812int
1813intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
1814{
1815 int ret;
1816
1817 if (!ring->gpu_caches_dirty)
1818 return 0;
1819
1820 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
1821 if (ret)
1822 return ret;
1823
1824 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
1825
1826 ring->gpu_caches_dirty = false;
1827 return 0;
1828}
1829
1830int
1831intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
1832{
1833 uint32_t flush_domains;
1834 int ret;
1835
1836 flush_domains = 0;
1837 if (ring->gpu_caches_dirty)
1838 flush_domains = I915_GEM_GPU_DOMAINS;
1839
1840 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
1841 if (ret)
1842 return ret;
1843
1844 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
1845
1846 ring->gpu_caches_dirty = false;
1847 return 0;
1848}