blob: f4d407af4690a7bcd28584f88a55e7f79471cb71 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mm/flush.c
3 *
4 * Copyright (C) 1995-2002 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10#include <linux/module.h>
11#include <linux/mm.h>
12#include <linux/pagemap.h>
Nicolas Pitre39af22a2010-12-15 15:14:45 -050013#include <linux/highmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014
15#include <asm/cacheflush.h>
Russell King46097c72008-08-10 18:10:19 +010016#include <asm/cachetype.h>
Nicolas Pitre7e5a69e2010-03-29 21:46:02 +010017#include <asm/highmem.h>
Russell King2ef7f3d2009-11-05 13:29:36 +000018#include <asm/smp_plat.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <asm/system.h>
Russell King8d802d22005-05-10 17:31:43 +010020#include <asm/tlbflush.h>
21
Russell King1b2e2b72006-08-21 17:06:38 +010022#include "mm.h"
23
Russell King8d802d22005-05-10 17:31:43 +010024#ifdef CONFIG_CPU_CACHE_VIPT
Russell Kingd7b6b352005-09-08 15:32:23 +010025
Catalin Marinas481467d2005-09-30 16:07:04 +010026static void flush_pfn_alias(unsigned long pfn, unsigned long vaddr)
27{
Russell Kingde27c302011-07-02 14:46:27 +010028 unsigned long to = FLUSH_ALIAS_START + (CACHE_COLOUR(vaddr) << PAGE_SHIFT);
Catalin Marinas141fa402006-03-10 22:26:47 +000029 const int zero = 0;
Catalin Marinas481467d2005-09-30 16:07:04 +010030
Russell Kingad1ae2f2006-12-13 14:34:43 +000031 set_pte_ext(TOP_PTE(to), pfn_pte(pfn, PAGE_KERNEL), 0);
Catalin Marinas481467d2005-09-30 16:07:04 +010032 flush_tlb_kernel_page(to);
33
34 asm( "mcrr p15, 0, %1, %0, c14\n"
Russell Kingdf71dfd2009-10-24 22:36:36 +010035 " mcr p15, 0, %2, c7, c10, 4"
Catalin Marinas481467d2005-09-30 16:07:04 +010036 :
Catalin Marinas141fa402006-03-10 22:26:47 +000037 : "r" (to), "r" (to + PAGE_SIZE - L1_CACHE_BYTES), "r" (zero)
Catalin Marinas481467d2005-09-30 16:07:04 +010038 : "cc");
39}
40
Will Deaconc4e259c2010-09-13 16:19:41 +010041static void flush_icache_alias(unsigned long pfn, unsigned long vaddr, unsigned long len)
42{
43 unsigned long colour = CACHE_COLOUR(vaddr);
44 unsigned long offset = vaddr & (PAGE_SIZE - 1);
45 unsigned long to;
46
Russell Kingde27c302011-07-02 14:46:27 +010047 set_pte_ext(TOP_PTE(FLUSH_ALIAS_START) + colour, pfn_pte(pfn, PAGE_KERNEL), 0);
48 to = FLUSH_ALIAS_START + (colour << PAGE_SHIFT) + offset;
Will Deaconc4e259c2010-09-13 16:19:41 +010049 flush_tlb_kernel_page(to);
50 flush_icache_range(to, to + len);
51}
52
Russell Kingd7b6b352005-09-08 15:32:23 +010053void flush_cache_mm(struct mm_struct *mm)
54{
55 if (cache_is_vivt()) {
Russell King2f0b1922009-10-25 10:40:02 +000056 vivt_flush_cache_mm(mm);
Russell Kingd7b6b352005-09-08 15:32:23 +010057 return;
58 }
59
60 if (cache_is_vipt_aliasing()) {
61 asm( "mcr p15, 0, %0, c7, c14, 0\n"
Russell Kingdf71dfd2009-10-24 22:36:36 +010062 " mcr p15, 0, %0, c7, c10, 4"
Russell Kingd7b6b352005-09-08 15:32:23 +010063 :
64 : "r" (0)
65 : "cc");
66 }
67}
68
69void flush_cache_range(struct vm_area_struct *vma, unsigned long start, unsigned long end)
70{
71 if (cache_is_vivt()) {
Russell King2f0b1922009-10-25 10:40:02 +000072 vivt_flush_cache_range(vma, start, end);
Russell Kingd7b6b352005-09-08 15:32:23 +010073 return;
74 }
75
76 if (cache_is_vipt_aliasing()) {
77 asm( "mcr p15, 0, %0, c7, c14, 0\n"
Russell Kingdf71dfd2009-10-24 22:36:36 +010078 " mcr p15, 0, %0, c7, c10, 4"
Russell Kingd7b6b352005-09-08 15:32:23 +010079 :
80 : "r" (0)
81 : "cc");
82 }
Russell King9e959222009-10-25 13:35:13 +000083
Russell King6060e8d2009-10-25 14:12:27 +000084 if (vma->vm_flags & VM_EXEC)
Russell King9e959222009-10-25 13:35:13 +000085 __flush_icache_all();
Russell Kingd7b6b352005-09-08 15:32:23 +010086}
87
88void flush_cache_page(struct vm_area_struct *vma, unsigned long user_addr, unsigned long pfn)
89{
90 if (cache_is_vivt()) {
Russell King2f0b1922009-10-25 10:40:02 +000091 vivt_flush_cache_page(vma, user_addr, pfn);
Russell Kingd7b6b352005-09-08 15:32:23 +010092 return;
93 }
94
Russell King2df341e2009-10-24 22:58:40 +010095 if (cache_is_vipt_aliasing()) {
Russell Kingd7b6b352005-09-08 15:32:23 +010096 flush_pfn_alias(pfn, user_addr);
Russell King2df341e2009-10-24 22:58:40 +010097 __flush_icache_all();
98 }
Russell King9e959222009-10-25 13:35:13 +000099
100 if (vma->vm_flags & VM_EXEC && icache_is_vivt_asid_tagged())
101 __flush_icache_all();
Russell Kingd7b6b352005-09-08 15:32:23 +0100102}
Will Deaconc4e259c2010-09-13 16:19:41 +0100103
Russell King2ef7f3d2009-11-05 13:29:36 +0000104#else
Will Deaconc4e259c2010-09-13 16:19:41 +0100105#define flush_pfn_alias(pfn,vaddr) do { } while (0)
106#define flush_icache_alias(pfn,vaddr,len) do { } while (0)
Russell King2ef7f3d2009-11-05 13:29:36 +0000107#endif
George G. Davisa188ad22006-09-02 18:43:20 +0100108
Russell King2ef7f3d2009-11-05 13:29:36 +0000109static void flush_ptrace_access_other(void *args)
110{
111 __flush_icache_all();
112}
Russell King2ef7f3d2009-11-05 13:29:36 +0000113
114static
George G. Davisa188ad22006-09-02 18:43:20 +0100115void flush_ptrace_access(struct vm_area_struct *vma, struct page *page,
Russell King2ef7f3d2009-11-05 13:29:36 +0000116 unsigned long uaddr, void *kaddr, unsigned long len)
George G. Davisa188ad22006-09-02 18:43:20 +0100117{
118 if (cache_is_vivt()) {
Russell King2ef7f3d2009-11-05 13:29:36 +0000119 if (cpumask_test_cpu(smp_processor_id(), mm_cpumask(vma->vm_mm))) {
120 unsigned long addr = (unsigned long)kaddr;
121 __cpuc_coherent_kern_range(addr, addr + len);
122 }
George G. Davisa188ad22006-09-02 18:43:20 +0100123 return;
124 }
125
126 if (cache_is_vipt_aliasing()) {
127 flush_pfn_alias(page_to_pfn(page), uaddr);
Russell King2df341e2009-10-24 22:58:40 +0100128 __flush_icache_all();
George G. Davisa188ad22006-09-02 18:43:20 +0100129 return;
130 }
131
Will Deaconc4e259c2010-09-13 16:19:41 +0100132 /* VIPT non-aliasing D-cache */
Russell King2ef7f3d2009-11-05 13:29:36 +0000133 if (vma->vm_flags & VM_EXEC) {
George G. Davisa188ad22006-09-02 18:43:20 +0100134 unsigned long addr = (unsigned long)kaddr;
Will Deaconc4e259c2010-09-13 16:19:41 +0100135 if (icache_is_vipt_aliasing())
136 flush_icache_alias(page_to_pfn(page), uaddr, len);
137 else
138 __cpuc_coherent_kern_range(addr, addr + len);
Russell King2ef7f3d2009-11-05 13:29:36 +0000139 if (cache_ops_need_broadcast())
140 smp_call_function(flush_ptrace_access_other,
141 NULL, 1);
George G. Davisa188ad22006-09-02 18:43:20 +0100142 }
143}
Russell King2ef7f3d2009-11-05 13:29:36 +0000144
145/*
146 * Copy user data from/to a page which is mapped into a different
147 * processes address space. Really, we want to allow our "user
148 * space" model to handle this.
149 *
150 * Note that this code needs to run on the current CPU.
151 */
152void copy_to_user_page(struct vm_area_struct *vma, struct page *page,
153 unsigned long uaddr, void *dst, const void *src,
154 unsigned long len)
155{
156#ifdef CONFIG_SMP
157 preempt_disable();
Russell King8d802d22005-05-10 17:31:43 +0100158#endif
Russell King2ef7f3d2009-11-05 13:29:36 +0000159 memcpy(dst, src, len);
160 flush_ptrace_access(vma, page, uaddr, dst, len);
161#ifdef CONFIG_SMP
162 preempt_enable();
163#endif
164}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165
Russell King8830f042005-06-20 09:51:03 +0100166void __flush_dcache_page(struct address_space *mapping, struct page *page)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168 /*
169 * Writeback any data associated with the kernel mapping of this
170 * page. This ensures that data in the physical page is mutually
171 * coherent with the kernels mapping.
172 */
Nicolas Pitre7e5a69e2010-03-29 21:46:02 +0100173 if (!PageHighMem(page)) {
174 __cpuc_flush_dcache_area(page_address(page), PAGE_SIZE);
175 } else {
176 void *addr = kmap_high_get(page);
177 if (addr) {
178 __cpuc_flush_dcache_area(addr, PAGE_SIZE);
179 kunmap_high(page);
180 } else if (cache_is_vipt()) {
Nicolas Pitre39af22a2010-12-15 15:14:45 -0500181 /* unmapped pages might still be cached */
182 addr = kmap_atomic(page);
Nicolas Pitre7e5a69e2010-03-29 21:46:02 +0100183 __cpuc_flush_dcache_area(addr, PAGE_SIZE);
Nicolas Pitre39af22a2010-12-15 15:14:45 -0500184 kunmap_atomic(addr);
Nicolas Pitre7e5a69e2010-03-29 21:46:02 +0100185 }
186 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187
188 /*
Russell King8830f042005-06-20 09:51:03 +0100189 * If this is a page cache page, and we have an aliasing VIPT cache,
190 * we only need to do one flush - which would be at the relevant
Russell King8d802d22005-05-10 17:31:43 +0100191 * userspace colour, which is congruent with page->index.
192 */
Russell Kingf91fb052009-10-24 23:05:34 +0100193 if (mapping && cache_is_vipt_aliasing())
Russell King8830f042005-06-20 09:51:03 +0100194 flush_pfn_alias(page_to_pfn(page),
195 page->index << PAGE_CACHE_SHIFT);
196}
197
198static void __flush_dcache_aliases(struct address_space *mapping, struct page *page)
199{
200 struct mm_struct *mm = current->active_mm;
201 struct vm_area_struct *mpnt;
202 struct prio_tree_iter iter;
203 pgoff_t pgoff;
Russell King8d802d22005-05-10 17:31:43 +0100204
205 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206 * There are possible user space mappings of this page:
207 * - VIVT cache: we need to also write back and invalidate all user
208 * data in the current VM view associated with this page.
209 * - aliasing VIPT: we only need to find one mapping of this page.
210 */
211 pgoff = page->index << (PAGE_CACHE_SHIFT - PAGE_SHIFT);
212
213 flush_dcache_mmap_lock(mapping);
214 vma_prio_tree_foreach(mpnt, &iter, &mapping->i_mmap, pgoff, pgoff) {
215 unsigned long offset;
216
217 /*
218 * If this VMA is not in our MM, we can ignore it.
219 */
220 if (mpnt->vm_mm != mm)
221 continue;
222 if (!(mpnt->vm_flags & VM_MAYSHARE))
223 continue;
224 offset = (pgoff - mpnt->vm_pgoff) << PAGE_SHIFT;
225 flush_cache_page(mpnt, mpnt->vm_start + offset, page_to_pfn(page));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226 }
227 flush_dcache_mmap_unlock(mapping);
228}
229
Catalin Marinas60121912010-09-13 15:58:06 +0100230#if __LINUX_ARM_ARCH__ >= 6
231void __sync_icache_dcache(pte_t pteval)
232{
233 unsigned long pfn;
234 struct page *page;
235 struct address_space *mapping;
236
237 if (!pte_present_user(pteval))
238 return;
239 if (cache_is_vipt_nonaliasing() && !pte_exec(pteval))
240 /* only flush non-aliasing VIPT caches for exec mappings */
241 return;
242 pfn = pte_pfn(pteval);
243 if (!pfn_valid(pfn))
244 return;
245
246 page = pfn_to_page(pfn);
247 if (cache_is_vipt_aliasing())
248 mapping = page_mapping(page);
249 else
250 mapping = NULL;
251
252 if (!test_and_set_bit(PG_dcache_clean, &page->flags))
253 __flush_dcache_page(mapping, page);
saeed bishara8373dc32011-05-16 15:41:15 +0100254
255 if (pte_exec(pteval))
Catalin Marinas60121912010-09-13 15:58:06 +0100256 __flush_icache_all();
257}
258#endif
259
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260/*
261 * Ensure cache coherency between kernel mapping and userspace mapping
262 * of this page.
263 *
264 * We have three cases to consider:
265 * - VIPT non-aliasing cache: fully coherent so nothing required.
266 * - VIVT: fully aliasing, so we need to handle every alias in our
267 * current VM view.
268 * - VIPT aliasing: need to handle one alias in our current VM view.
269 *
270 * If we need to handle aliasing:
271 * If the page only exists in the page cache and there are no user
272 * space mappings, we can be lazy and remember that we may have dirty
273 * kernel cache lines for later. Otherwise, we assume we have
274 * aliasing mappings.
Russell Kingdf2f5e72005-11-30 16:02:54 +0000275 *
saeed bishara31bee4c2011-05-16 11:25:21 +0100276 * Note that we disable the lazy flush for SMP configurations where
277 * the cache maintenance operations are not automatically broadcasted.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 */
279void flush_dcache_page(struct page *page)
280{
Russell King421fe932009-10-25 10:23:04 +0000281 struct address_space *mapping;
282
283 /*
284 * The zero page is never written to, so never has any dirty
285 * cache lines, and therefore never needs to be flushed.
286 */
287 if (page == ZERO_PAGE(0))
288 return;
289
290 mapping = page_mapping(page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291
Catalin Marinas85848dd2010-09-13 15:58:37 +0100292 if (!cache_ops_need_broadcast() &&
293 mapping && !mapping_mapped(mapping))
Catalin Marinasc0177802010-09-13 15:57:36 +0100294 clear_bit(PG_dcache_clean, &page->flags);
Catalin Marinas85848dd2010-09-13 15:58:37 +0100295 else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 __flush_dcache_page(mapping, page);
Russell King8830f042005-06-20 09:51:03 +0100297 if (mapping && cache_is_vivt())
298 __flush_dcache_aliases(mapping, page);
Catalin Marinas826cbda2008-06-13 10:28:36 +0100299 else if (mapping)
300 __flush_icache_all();
Catalin Marinasc0177802010-09-13 15:57:36 +0100301 set_bit(PG_dcache_clean, &page->flags);
Russell King8830f042005-06-20 09:51:03 +0100302 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303}
304EXPORT_SYMBOL(flush_dcache_page);
Russell King6020dff2006-12-30 23:17:40 +0000305
306/*
307 * Flush an anonymous page so that users of get_user_pages()
308 * can safely access the data. The expected sequence is:
309 *
310 * get_user_pages()
311 * -> flush_anon_page
312 * memcpy() to/from page
313 * if written to page, flush_dcache_page()
314 */
315void __flush_anon_page(struct vm_area_struct *vma, struct page *page, unsigned long vmaddr)
316{
317 unsigned long pfn;
318
319 /* VIPT non-aliasing caches need do nothing */
320 if (cache_is_vipt_nonaliasing())
321 return;
322
323 /*
324 * Write back and invalidate userspace mapping.
325 */
326 pfn = page_to_pfn(page);
327 if (cache_is_vivt()) {
328 flush_cache_page(vma, vmaddr, pfn);
329 } else {
330 /*
331 * For aliasing VIPT, we can flush an alias of the
332 * userspace address only.
333 */
334 flush_pfn_alias(pfn, vmaddr);
Russell King2df341e2009-10-24 22:58:40 +0100335 __flush_icache_all();
Russell King6020dff2006-12-30 23:17:40 +0000336 }
337
338 /*
339 * Invalidate kernel mapping. No data should be contained
340 * in this mapping of the page. FIXME: this is overkill
341 * since we actually ask for a write-back and invalidate.
342 */
Russell King2c9b9c82009-11-26 12:56:21 +0000343 __cpuc_flush_dcache_area(page_address(page), PAGE_SIZE);
Russell King6020dff2006-12-30 23:17:40 +0000344}