blob: 3fec31dbf9721e0216091e96e2049b620dcaf14f [file] [log] [blame]
Stephen Streete0c99052006-03-07 23:53:24 -08001/*
2 * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs
Mika Westerberga0d26422013-01-22 12:26:32 +02003 * Copyright (C) 2013, Intel Corporation
Stephen Streete0c99052006-03-07 23:53:24 -08004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Stephen Streete0c99052006-03-07 23:53:24 -080014 */
15
16#include <linux/init.h>
17#include <linux/module.h>
18#include <linux/device.h>
19#include <linux/ioport.h>
20#include <linux/errno.h>
Sachin Kamatcbfd6a22013-04-08 15:49:33 +053021#include <linux/err.h>
Stephen Streete0c99052006-03-07 23:53:24 -080022#include <linux/interrupt.h>
Andy Shevchenko9df461e2015-03-25 15:06:16 +020023#include <linux/kernel.h>
Stephen Streete0c99052006-03-07 23:53:24 -080024#include <linux/platform_device.h>
Sebastian Andrzej Siewior8348c252010-11-22 17:12:15 -080025#include <linux/spi/pxa2xx_spi.h>
Stephen Streete0c99052006-03-07 23:53:24 -080026#include <linux/spi/spi.h>
Stephen Streete0c99052006-03-07 23:53:24 -080027#include <linux/delay.h>
Eric Miaoa7bb3902009-04-06 19:00:54 -070028#include <linux/gpio.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Mika Westerberg3343b7a2013-01-22 12:26:27 +020030#include <linux/clk.h>
Mika Westerberg7d94a502013-01-22 12:26:30 +020031#include <linux/pm_runtime.h>
Mika Westerberga3496852013-01-22 12:26:33 +020032#include <linux/acpi.h>
Stephen Streete0c99052006-03-07 23:53:24 -080033
Mika Westerbergcd7bed02013-01-22 12:26:28 +020034#include "spi-pxa2xx.h"
Stephen Streete0c99052006-03-07 23:53:24 -080035
36MODULE_AUTHOR("Stephen Street");
Will Newton037cdaf2007-12-10 15:49:25 -080037MODULE_DESCRIPTION("PXA2xx SSP SPI Controller");
Stephen Streete0c99052006-03-07 23:53:24 -080038MODULE_LICENSE("GPL");
Kay Sievers7e38c3c2008-04-10 21:29:20 -070039MODULE_ALIAS("platform:pxa2xx-spi");
Stephen Streete0c99052006-03-07 23:53:24 -080040
Vernon Sauderf1f640a2008-10-15 22:02:43 -070041#define TIMOUT_DFLT 1000
42
Ned Forresterb97c74b2008-02-23 15:23:40 -080043/*
44 * for testing SSCR1 changes that require SSP restart, basically
45 * everything except the service and interrupt enables, the pxa270 developer
46 * manual says only SSCR1_SCFR, SSCR1_SPH, SSCR1_SPO need to be in this
47 * list, but the PXA255 dev man says all bits without really meaning the
48 * service and interrupt enables
49 */
50#define SSCR1_CHANGE_MASK (SSCR1_TTELP | SSCR1_TTE | SSCR1_SCFR \
Stephen Street8d94cc52006-12-10 02:18:54 -080051 | SSCR1_ECRA | SSCR1_ECRB | SSCR1_SCLKDIR \
Ned Forresterb97c74b2008-02-23 15:23:40 -080052 | SSCR1_SFRMDIR | SSCR1_RWOT | SSCR1_TRAIL \
53 | SSCR1_IFS | SSCR1_STRF | SSCR1_EFWR \
54 | SSCR1_RFT | SSCR1_TFT | SSCR1_MWDS \
55 | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
Stephen Street8d94cc52006-12-10 02:18:54 -080056
Weike Chene5262d02014-11-26 02:35:10 -080057#define QUARK_X1000_SSCR1_CHANGE_MASK (QUARK_X1000_SSCR1_STRF \
58 | QUARK_X1000_SSCR1_EFWR \
59 | QUARK_X1000_SSCR1_RFT \
60 | QUARK_X1000_SSCR1_TFT \
61 | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
62
Mika Westerberg1de70612013-07-03 13:25:06 +030063#define GENERAL_REG_RXTO_HOLDOFF_DISABLE BIT(24)
Mika Westerberga0d26422013-01-22 12:26:32 +020064#define SPI_CS_CONTROL_SW_MODE BIT(0)
65#define SPI_CS_CONTROL_CS_HIGH BIT(1)
66
Jarkko Nikuladccf7362015-06-04 16:55:11 +030067struct lpss_config {
68 /* LPSS offset from drv_data->ioaddr */
69 unsigned offset;
70 /* Register offsets from drv_data->lpss_base or -1 */
71 int reg_general;
72 int reg_ssp;
73 int reg_cs_ctrl;
74 /* FIFO thresholds */
75 u32 rx_threshold;
76 u32 tx_threshold_lo;
77 u32 tx_threshold_hi;
78};
79
80/* Keep these sorted with enum pxa_ssp_type */
81static const struct lpss_config lpss_platforms[] = {
82 { /* LPSS_LPT_SSP */
83 .offset = 0x800,
84 .reg_general = 0x08,
85 .reg_ssp = 0x0c,
86 .reg_cs_ctrl = 0x18,
87 .rx_threshold = 64,
88 .tx_threshold_lo = 160,
89 .tx_threshold_hi = 224,
90 },
91 { /* LPSS_BYT_SSP */
92 .offset = 0x400,
93 .reg_general = 0x08,
94 .reg_ssp = 0x0c,
95 .reg_cs_ctrl = 0x18,
96 .rx_threshold = 64,
97 .tx_threshold_lo = 160,
98 .tx_threshold_hi = 224,
99 },
100};
101
102static inline const struct lpss_config
103*lpss_get_config(const struct driver_data *drv_data)
104{
105 return &lpss_platforms[drv_data->ssp_type - LPSS_LPT_SSP];
106}
107
Mika Westerberga0d26422013-01-22 12:26:32 +0200108static bool is_lpss_ssp(const struct driver_data *drv_data)
109{
Jarkko Nikula03fbf482015-06-04 16:55:10 +0300110 switch (drv_data->ssp_type) {
111 case LPSS_LPT_SSP:
112 case LPSS_BYT_SSP:
113 return true;
114 default:
115 return false;
116 }
Mika Westerberga0d26422013-01-22 12:26:32 +0200117}
118
Weike Chene5262d02014-11-26 02:35:10 -0800119static bool is_quark_x1000_ssp(const struct driver_data *drv_data)
120{
121 return drv_data->ssp_type == QUARK_X1000_SSP;
122}
123
Weike Chen4fdb2422014-10-08 08:50:22 -0700124static u32 pxa2xx_spi_get_ssrc1_change_mask(const struct driver_data *drv_data)
125{
126 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800127 case QUARK_X1000_SSP:
128 return QUARK_X1000_SSCR1_CHANGE_MASK;
Weike Chen4fdb2422014-10-08 08:50:22 -0700129 default:
130 return SSCR1_CHANGE_MASK;
131 }
132}
133
134static u32
135pxa2xx_spi_get_rx_default_thre(const struct driver_data *drv_data)
136{
137 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800138 case QUARK_X1000_SSP:
139 return RX_THRESH_QUARK_X1000_DFLT;
Weike Chen4fdb2422014-10-08 08:50:22 -0700140 default:
141 return RX_THRESH_DFLT;
142 }
143}
144
145static bool pxa2xx_spi_txfifo_full(const struct driver_data *drv_data)
146{
Weike Chen4fdb2422014-10-08 08:50:22 -0700147 u32 mask;
148
149 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800150 case QUARK_X1000_SSP:
151 mask = QUARK_X1000_SSSR_TFL_MASK;
152 break;
Weike Chen4fdb2422014-10-08 08:50:22 -0700153 default:
154 mask = SSSR_TFL_MASK;
155 break;
156 }
157
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200158 return (pxa2xx_spi_read(drv_data, SSSR) & mask) == mask;
Weike Chen4fdb2422014-10-08 08:50:22 -0700159}
160
161static void pxa2xx_spi_clear_rx_thre(const struct driver_data *drv_data,
162 u32 *sccr1_reg)
163{
164 u32 mask;
165
166 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800167 case QUARK_X1000_SSP:
168 mask = QUARK_X1000_SSCR1_RFT;
169 break;
Weike Chen4fdb2422014-10-08 08:50:22 -0700170 default:
171 mask = SSCR1_RFT;
172 break;
173 }
174 *sccr1_reg &= ~mask;
175}
176
177static void pxa2xx_spi_set_rx_thre(const struct driver_data *drv_data,
178 u32 *sccr1_reg, u32 threshold)
179{
180 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800181 case QUARK_X1000_SSP:
182 *sccr1_reg |= QUARK_X1000_SSCR1_RxTresh(threshold);
183 break;
Weike Chen4fdb2422014-10-08 08:50:22 -0700184 default:
185 *sccr1_reg |= SSCR1_RxTresh(threshold);
186 break;
187 }
188}
189
190static u32 pxa2xx_configure_sscr0(const struct driver_data *drv_data,
191 u32 clk_div, u8 bits)
192{
193 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800194 case QUARK_X1000_SSP:
195 return clk_div
196 | QUARK_X1000_SSCR0_Motorola
197 | QUARK_X1000_SSCR0_DataSize(bits > 32 ? 8 : bits)
198 | SSCR0_SSE;
Weike Chen4fdb2422014-10-08 08:50:22 -0700199 default:
200 return clk_div
201 | SSCR0_Motorola
202 | SSCR0_DataSize(bits > 16 ? bits - 16 : bits)
203 | SSCR0_SSE
204 | (bits > 16 ? SSCR0_EDSS : 0);
205 }
206}
207
Mika Westerberga0d26422013-01-22 12:26:32 +0200208/*
209 * Read and write LPSS SSP private registers. Caller must first check that
210 * is_lpss_ssp() returns true before these can be called.
211 */
212static u32 __lpss_ssp_read_priv(struct driver_data *drv_data, unsigned offset)
213{
214 WARN_ON(!drv_data->lpss_base);
215 return readl(drv_data->lpss_base + offset);
216}
217
218static void __lpss_ssp_write_priv(struct driver_data *drv_data,
219 unsigned offset, u32 value)
220{
221 WARN_ON(!drv_data->lpss_base);
222 writel(value, drv_data->lpss_base + offset);
223}
224
225/*
226 * lpss_ssp_setup - perform LPSS SSP specific setup
227 * @drv_data: pointer to the driver private data
228 *
229 * Perform LPSS SSP specific setup. This function must be called first if
230 * one is going to use LPSS SSP private registers.
231 */
232static void lpss_ssp_setup(struct driver_data *drv_data)
233{
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300234 const struct lpss_config *config;
235 u32 value;
Mika Westerberga0d26422013-01-22 12:26:32 +0200236
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300237 config = lpss_get_config(drv_data);
238 drv_data->lpss_base = drv_data->ioaddr + config->offset;
Mika Westerberga0d26422013-01-22 12:26:32 +0200239
240 /* Enable software chip select control */
241 value = SPI_CS_CONTROL_SW_MODE | SPI_CS_CONTROL_CS_HIGH;
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300242 __lpss_ssp_write_priv(drv_data, config->reg_cs_ctrl, value);
Mika Westerberg0054e282013-03-05 12:05:17 +0200243
244 /* Enable multiblock DMA transfers */
Mika Westerberg1de70612013-07-03 13:25:06 +0300245 if (drv_data->master_info->enable_dma) {
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300246 __lpss_ssp_write_priv(drv_data, config->reg_ssp, 1);
Mika Westerberg1de70612013-07-03 13:25:06 +0300247
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300248 value = __lpss_ssp_read_priv(drv_data, config->reg_general);
Mika Westerberg1de70612013-07-03 13:25:06 +0300249 value |= GENERAL_REG_RXTO_HOLDOFF_DISABLE;
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300250 __lpss_ssp_write_priv(drv_data, config->reg_general, value);
Mika Westerberg1de70612013-07-03 13:25:06 +0300251 }
Mika Westerberga0d26422013-01-22 12:26:32 +0200252}
253
254static void lpss_ssp_cs_control(struct driver_data *drv_data, bool enable)
255{
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300256 const struct lpss_config *config;
Mika Westerberga0d26422013-01-22 12:26:32 +0200257 u32 value;
258
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300259 config = lpss_get_config(drv_data);
260
261 value = __lpss_ssp_read_priv(drv_data, config->reg_cs_ctrl);
Mika Westerberga0d26422013-01-22 12:26:32 +0200262 if (enable)
263 value &= ~SPI_CS_CONTROL_CS_HIGH;
264 else
265 value |= SPI_CS_CONTROL_CS_HIGH;
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300266 __lpss_ssp_write_priv(drv_data, config->reg_cs_ctrl, value);
Mika Westerberga0d26422013-01-22 12:26:32 +0200267}
268
Eric Miaoa7bb3902009-04-06 19:00:54 -0700269static void cs_assert(struct driver_data *drv_data)
270{
271 struct chip_data *chip = drv_data->cur_chip;
272
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800273 if (drv_data->ssp_type == CE4100_SSP) {
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200274 pxa2xx_spi_write(drv_data, SSSR, drv_data->cur_chip->frm);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800275 return;
276 }
277
Eric Miaoa7bb3902009-04-06 19:00:54 -0700278 if (chip->cs_control) {
279 chip->cs_control(PXA2XX_CS_ASSERT);
280 return;
281 }
282
Mika Westerberga0d26422013-01-22 12:26:32 +0200283 if (gpio_is_valid(chip->gpio_cs)) {
Eric Miaoa7bb3902009-04-06 19:00:54 -0700284 gpio_set_value(chip->gpio_cs, chip->gpio_cs_inverted);
Mika Westerberga0d26422013-01-22 12:26:32 +0200285 return;
286 }
287
Jarkko Nikula7566bcc2014-12-18 15:04:20 +0200288 if (is_lpss_ssp(drv_data))
289 lpss_ssp_cs_control(drv_data, true);
Eric Miaoa7bb3902009-04-06 19:00:54 -0700290}
291
292static void cs_deassert(struct driver_data *drv_data)
293{
294 struct chip_data *chip = drv_data->cur_chip;
295
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800296 if (drv_data->ssp_type == CE4100_SSP)
297 return;
298
Eric Miaoa7bb3902009-04-06 19:00:54 -0700299 if (chip->cs_control) {
Daniel Ribeiro2b2562d2009-04-08 22:48:03 -0300300 chip->cs_control(PXA2XX_CS_DEASSERT);
Eric Miaoa7bb3902009-04-06 19:00:54 -0700301 return;
302 }
303
Mika Westerberga0d26422013-01-22 12:26:32 +0200304 if (gpio_is_valid(chip->gpio_cs)) {
Eric Miaoa7bb3902009-04-06 19:00:54 -0700305 gpio_set_value(chip->gpio_cs, !chip->gpio_cs_inverted);
Mika Westerberga0d26422013-01-22 12:26:32 +0200306 return;
307 }
308
Jarkko Nikula7566bcc2014-12-18 15:04:20 +0200309 if (is_lpss_ssp(drv_data))
310 lpss_ssp_cs_control(drv_data, false);
Eric Miaoa7bb3902009-04-06 19:00:54 -0700311}
312
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200313int pxa2xx_spi_flush(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800314{
315 unsigned long limit = loops_per_jiffy << 1;
316
Stephen Streete0c99052006-03-07 23:53:24 -0800317 do {
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200318 while (pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
319 pxa2xx_spi_read(drv_data, SSDR);
320 } while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_BSY) && --limit);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800321 write_SSSR_CS(drv_data, SSSR_ROR);
Stephen Streete0c99052006-03-07 23:53:24 -0800322
323 return limit;
324}
325
Stephen Street8d94cc52006-12-10 02:18:54 -0800326static int null_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800327{
Stephen Street9708c122006-03-28 14:05:23 -0800328 u8 n_bytes = drv_data->n_bytes;
Stephen Streete0c99052006-03-07 23:53:24 -0800329
Weike Chen4fdb2422014-10-08 08:50:22 -0700330 if (pxa2xx_spi_txfifo_full(drv_data)
Stephen Street8d94cc52006-12-10 02:18:54 -0800331 || (drv_data->tx == drv_data->tx_end))
332 return 0;
333
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200334 pxa2xx_spi_write(drv_data, SSDR, 0);
Stephen Street8d94cc52006-12-10 02:18:54 -0800335 drv_data->tx += n_bytes;
336
337 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800338}
339
Stephen Street8d94cc52006-12-10 02:18:54 -0800340static int null_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800341{
Stephen Street9708c122006-03-28 14:05:23 -0800342 u8 n_bytes = drv_data->n_bytes;
Stephen Streete0c99052006-03-07 23:53:24 -0800343
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200344 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
345 && (drv_data->rx < drv_data->rx_end)) {
346 pxa2xx_spi_read(drv_data, SSDR);
Stephen Streete0c99052006-03-07 23:53:24 -0800347 drv_data->rx += n_bytes;
348 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800349
350 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800351}
352
Stephen Street8d94cc52006-12-10 02:18:54 -0800353static int u8_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800354{
Weike Chen4fdb2422014-10-08 08:50:22 -0700355 if (pxa2xx_spi_txfifo_full(drv_data)
Stephen Street8d94cc52006-12-10 02:18:54 -0800356 || (drv_data->tx == drv_data->tx_end))
357 return 0;
358
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200359 pxa2xx_spi_write(drv_data, SSDR, *(u8 *)(drv_data->tx));
Stephen Street8d94cc52006-12-10 02:18:54 -0800360 ++drv_data->tx;
361
362 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800363}
364
Stephen Street8d94cc52006-12-10 02:18:54 -0800365static int u8_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800366{
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200367 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
368 && (drv_data->rx < drv_data->rx_end)) {
369 *(u8 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
Stephen Streete0c99052006-03-07 23:53:24 -0800370 ++drv_data->rx;
371 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800372
373 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800374}
375
Stephen Street8d94cc52006-12-10 02:18:54 -0800376static int u16_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800377{
Weike Chen4fdb2422014-10-08 08:50:22 -0700378 if (pxa2xx_spi_txfifo_full(drv_data)
Stephen Street8d94cc52006-12-10 02:18:54 -0800379 || (drv_data->tx == drv_data->tx_end))
380 return 0;
381
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200382 pxa2xx_spi_write(drv_data, SSDR, *(u16 *)(drv_data->tx));
Stephen Street8d94cc52006-12-10 02:18:54 -0800383 drv_data->tx += 2;
384
385 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800386}
387
Stephen Street8d94cc52006-12-10 02:18:54 -0800388static int u16_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800389{
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200390 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
391 && (drv_data->rx < drv_data->rx_end)) {
392 *(u16 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
Stephen Streete0c99052006-03-07 23:53:24 -0800393 drv_data->rx += 2;
394 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800395
396 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800397}
Stephen Street8d94cc52006-12-10 02:18:54 -0800398
399static int u32_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800400{
Weike Chen4fdb2422014-10-08 08:50:22 -0700401 if (pxa2xx_spi_txfifo_full(drv_data)
Stephen Street8d94cc52006-12-10 02:18:54 -0800402 || (drv_data->tx == drv_data->tx_end))
403 return 0;
404
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200405 pxa2xx_spi_write(drv_data, SSDR, *(u32 *)(drv_data->tx));
Stephen Street8d94cc52006-12-10 02:18:54 -0800406 drv_data->tx += 4;
407
408 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800409}
410
Stephen Street8d94cc52006-12-10 02:18:54 -0800411static int u32_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800412{
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200413 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
414 && (drv_data->rx < drv_data->rx_end)) {
415 *(u32 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
Stephen Streete0c99052006-03-07 23:53:24 -0800416 drv_data->rx += 4;
417 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800418
419 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800420}
421
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200422void *pxa2xx_spi_next_transfer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800423{
424 struct spi_message *msg = drv_data->cur_msg;
425 struct spi_transfer *trans = drv_data->cur_transfer;
426
427 /* Move to next transfer */
428 if (trans->transfer_list.next != &msg->transfers) {
429 drv_data->cur_transfer =
430 list_entry(trans->transfer_list.next,
431 struct spi_transfer,
432 transfer_list);
433 return RUNNING_STATE;
434 } else
435 return DONE_STATE;
436}
437
Stephen Streete0c99052006-03-07 23:53:24 -0800438/* caller already set message->status; dma and pio irqs are blocked */
Stephen Street5daa3ba2006-05-20 15:00:19 -0700439static void giveback(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800440{
441 struct spi_transfer* last_transfer;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700442 struct spi_message *msg;
Stephen Streete0c99052006-03-07 23:53:24 -0800443
Stephen Street5daa3ba2006-05-20 15:00:19 -0700444 msg = drv_data->cur_msg;
445 drv_data->cur_msg = NULL;
446 drv_data->cur_transfer = NULL;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700447
Axel Lin23e2c2a2014-02-12 22:13:27 +0800448 last_transfer = list_last_entry(&msg->transfers, struct spi_transfer,
Stephen Streete0c99052006-03-07 23:53:24 -0800449 transfer_list);
450
Ned Forrester84235972008-09-13 02:33:17 -0700451 /* Delay if requested before any change in chip select */
452 if (last_transfer->delay_usecs)
453 udelay(last_transfer->delay_usecs);
454
455 /* Drop chip select UNLESS cs_change is true or we are returning
456 * a message with an error, or next message is for another chip
457 */
Stephen Streete0c99052006-03-07 23:53:24 -0800458 if (!last_transfer->cs_change)
Eric Miaoa7bb3902009-04-06 19:00:54 -0700459 cs_deassert(drv_data);
Ned Forrester84235972008-09-13 02:33:17 -0700460 else {
461 struct spi_message *next_msg;
462
463 /* Holding of cs was hinted, but we need to make sure
464 * the next message is for the same chip. Don't waste
465 * time with the following tests unless this was hinted.
466 *
467 * We cannot postpone this until pump_messages, because
468 * after calling msg->complete (below) the driver that
469 * sent the current message could be unloaded, which
470 * could invalidate the cs_control() callback...
471 */
472
473 /* get a pointer to the next message, if any */
Mika Westerberg7f86bde2013-01-22 12:26:26 +0200474 next_msg = spi_get_next_queued_message(drv_data->master);
Ned Forrester84235972008-09-13 02:33:17 -0700475
476 /* see if the next and current messages point
477 * to the same chip
478 */
479 if (next_msg && next_msg->spi != msg->spi)
480 next_msg = NULL;
481 if (!next_msg || msg->state == ERROR_STATE)
Eric Miaoa7bb3902009-04-06 19:00:54 -0700482 cs_deassert(drv_data);
Ned Forrester84235972008-09-13 02:33:17 -0700483 }
Stephen Streete0c99052006-03-07 23:53:24 -0800484
Eric Miaoa7bb3902009-04-06 19:00:54 -0700485 drv_data->cur_chip = NULL;
Mika Westerbergc957e8f2014-12-29 10:33:36 +0200486 spi_finalize_current_message(drv_data->master);
Stephen Streete0c99052006-03-07 23:53:24 -0800487}
488
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800489static void reset_sccr1(struct driver_data *drv_data)
490{
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800491 struct chip_data *chip = drv_data->cur_chip;
492 u32 sccr1_reg;
493
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200494 sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1) & ~drv_data->int_cr1;
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800495 sccr1_reg &= ~SSCR1_RFT;
496 sccr1_reg |= chip->threshold;
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200497 pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800498}
499
Stephen Street8d94cc52006-12-10 02:18:54 -0800500static void int_error_stop(struct driver_data *drv_data, const char* msg)
501{
Stephen Street8d94cc52006-12-10 02:18:54 -0800502 /* Stop and reset SSP */
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800503 write_SSSR_CS(drv_data, drv_data->clear_sr);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800504 reset_sccr1(drv_data);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800505 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200506 pxa2xx_spi_write(drv_data, SSTO, 0);
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200507 pxa2xx_spi_flush(drv_data);
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200508 pxa2xx_spi_write(drv_data, SSCR0,
509 pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE);
Stephen Street8d94cc52006-12-10 02:18:54 -0800510
511 dev_err(&drv_data->pdev->dev, "%s\n", msg);
512
513 drv_data->cur_msg->state = ERROR_STATE;
514 tasklet_schedule(&drv_data->pump_transfers);
515}
516
517static void int_transfer_complete(struct driver_data *drv_data)
518{
Stephen Street8d94cc52006-12-10 02:18:54 -0800519 /* Stop SSP */
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800520 write_SSSR_CS(drv_data, drv_data->clear_sr);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800521 reset_sccr1(drv_data);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800522 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200523 pxa2xx_spi_write(drv_data, SSTO, 0);
Stephen Street8d94cc52006-12-10 02:18:54 -0800524
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300525 /* Update total byte transferred return count actual bytes read */
Stephen Street8d94cc52006-12-10 02:18:54 -0800526 drv_data->cur_msg->actual_length += drv_data->len -
527 (drv_data->rx_end - drv_data->rx);
528
Ned Forrester84235972008-09-13 02:33:17 -0700529 /* Transfer delays and chip select release are
530 * handled in pump_transfers or giveback
531 */
Stephen Street8d94cc52006-12-10 02:18:54 -0800532
533 /* Move to next transfer */
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200534 drv_data->cur_msg->state = pxa2xx_spi_next_transfer(drv_data);
Stephen Street8d94cc52006-12-10 02:18:54 -0800535
536 /* Schedule transfer tasklet */
537 tasklet_schedule(&drv_data->pump_transfers);
538}
539
Stephen Streete0c99052006-03-07 23:53:24 -0800540static irqreturn_t interrupt_transfer(struct driver_data *drv_data)
541{
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200542 u32 irq_mask = (pxa2xx_spi_read(drv_data, SSCR1) & SSCR1_TIE) ?
543 drv_data->mask_sr : drv_data->mask_sr & ~SSSR_TFS;
Stephen Street8d94cc52006-12-10 02:18:54 -0800544
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200545 u32 irq_status = pxa2xx_spi_read(drv_data, SSSR) & irq_mask;
Stephen Streete0c99052006-03-07 23:53:24 -0800546
Stephen Street8d94cc52006-12-10 02:18:54 -0800547 if (irq_status & SSSR_ROR) {
548 int_error_stop(drv_data, "interrupt_transfer: fifo overrun");
549 return IRQ_HANDLED;
550 }
Stephen Streete0c99052006-03-07 23:53:24 -0800551
Stephen Street8d94cc52006-12-10 02:18:54 -0800552 if (irq_status & SSSR_TINT) {
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200553 pxa2xx_spi_write(drv_data, SSSR, SSSR_TINT);
Stephen Street8d94cc52006-12-10 02:18:54 -0800554 if (drv_data->read(drv_data)) {
555 int_transfer_complete(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800556 return IRQ_HANDLED;
557 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800558 }
Stephen Streete0c99052006-03-07 23:53:24 -0800559
Stephen Street8d94cc52006-12-10 02:18:54 -0800560 /* Drain rx fifo, Fill tx fifo and prevent overruns */
561 do {
562 if (drv_data->read(drv_data)) {
563 int_transfer_complete(drv_data);
564 return IRQ_HANDLED;
Stephen Streete0c99052006-03-07 23:53:24 -0800565 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800566 } while (drv_data->write(drv_data));
Stephen Streete0c99052006-03-07 23:53:24 -0800567
Stephen Street8d94cc52006-12-10 02:18:54 -0800568 if (drv_data->read(drv_data)) {
569 int_transfer_complete(drv_data);
570 return IRQ_HANDLED;
571 }
Stephen Streete0c99052006-03-07 23:53:24 -0800572
Stephen Street8d94cc52006-12-10 02:18:54 -0800573 if (drv_data->tx == drv_data->tx_end) {
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800574 u32 bytes_left;
575 u32 sccr1_reg;
576
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200577 sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800578 sccr1_reg &= ~SSCR1_TIE;
579
580 /*
581 * PXA25x_SSP has no timeout, set up rx threshould for the
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300582 * remaining RX bytes.
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800583 */
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800584 if (pxa25x_ssp_comp(drv_data)) {
Weike Chen4fdb2422014-10-08 08:50:22 -0700585 u32 rx_thre;
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800586
Weike Chen4fdb2422014-10-08 08:50:22 -0700587 pxa2xx_spi_clear_rx_thre(drv_data, &sccr1_reg);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800588
589 bytes_left = drv_data->rx_end - drv_data->rx;
590 switch (drv_data->n_bytes) {
591 case 4:
592 bytes_left >>= 1;
593 case 2:
594 bytes_left >>= 1;
Stephen Street8d94cc52006-12-10 02:18:54 -0800595 }
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800596
Weike Chen4fdb2422014-10-08 08:50:22 -0700597 rx_thre = pxa2xx_spi_get_rx_default_thre(drv_data);
598 if (rx_thre > bytes_left)
599 rx_thre = bytes_left;
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800600
Weike Chen4fdb2422014-10-08 08:50:22 -0700601 pxa2xx_spi_set_rx_thre(drv_data, &sccr1_reg, rx_thre);
Stephen Streete0c99052006-03-07 23:53:24 -0800602 }
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200603 pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg);
Stephen Streete0c99052006-03-07 23:53:24 -0800604 }
605
Stephen Street5daa3ba2006-05-20 15:00:19 -0700606 /* We did something */
607 return IRQ_HANDLED;
Stephen Streete0c99052006-03-07 23:53:24 -0800608}
609
David Howells7d12e782006-10-05 14:55:46 +0100610static irqreturn_t ssp_int(int irq, void *dev_id)
Stephen Streete0c99052006-03-07 23:53:24 -0800611{
Jeff Garzikc7bec5a2006-10-06 15:00:58 -0400612 struct driver_data *drv_data = dev_id;
Mika Westerberg7d94a502013-01-22 12:26:30 +0200613 u32 sccr1_reg;
Sebastian Andrzej Siewior49cbb1e2010-11-22 17:12:14 -0800614 u32 mask = drv_data->mask_sr;
615 u32 status;
616
Mika Westerberg7d94a502013-01-22 12:26:30 +0200617 /*
618 * The IRQ might be shared with other peripherals so we must first
619 * check that are we RPM suspended or not. If we are we assume that
620 * the IRQ was not for us (we shouldn't be RPM suspended when the
621 * interrupt is enabled).
622 */
623 if (pm_runtime_suspended(&drv_data->pdev->dev))
624 return IRQ_NONE;
625
Mika Westerberg269e4a42013-09-04 13:37:43 +0300626 /*
627 * If the device is not yet in RPM suspended state and we get an
628 * interrupt that is meant for another device, check if status bits
629 * are all set to one. That means that the device is already
630 * powered off.
631 */
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200632 status = pxa2xx_spi_read(drv_data, SSSR);
Mika Westerberg269e4a42013-09-04 13:37:43 +0300633 if (status == ~0)
634 return IRQ_NONE;
635
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200636 sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1);
Sebastian Andrzej Siewior49cbb1e2010-11-22 17:12:14 -0800637
638 /* Ignore possible writes if we don't need to write */
639 if (!(sccr1_reg & SSCR1_TIE))
640 mask &= ~SSSR_TFS;
641
642 if (!(status & mask))
643 return IRQ_NONE;
Stephen Streete0c99052006-03-07 23:53:24 -0800644
645 if (!drv_data->cur_msg) {
Stephen Street5daa3ba2006-05-20 15:00:19 -0700646
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200647 pxa2xx_spi_write(drv_data, SSCR0,
648 pxa2xx_spi_read(drv_data, SSCR0)
649 & ~SSCR0_SSE);
650 pxa2xx_spi_write(drv_data, SSCR1,
651 pxa2xx_spi_read(drv_data, SSCR1)
652 & ~drv_data->int_cr1);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800653 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200654 pxa2xx_spi_write(drv_data, SSTO, 0);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800655 write_SSSR_CS(drv_data, drv_data->clear_sr);
Stephen Street5daa3ba2006-05-20 15:00:19 -0700656
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +0300657 dev_err(&drv_data->pdev->dev,
658 "bad message state in interrupt handler\n");
Stephen Street5daa3ba2006-05-20 15:00:19 -0700659
Stephen Streete0c99052006-03-07 23:53:24 -0800660 /* Never fail */
661 return IRQ_HANDLED;
662 }
663
664 return drv_data->transfer_handler(drv_data);
665}
666
Weike Chene5262d02014-11-26 02:35:10 -0800667/*
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200668 * The Quark SPI has an additional 24 bit register (DDS_CLK_RATE) to multiply
669 * input frequency by fractions of 2^24. It also has a divider by 5.
670 *
671 * There are formulas to get baud rate value for given input frequency and
672 * divider parameters, such as DDS_CLK_RATE and SCR:
673 *
674 * Fsys = 200MHz
675 *
676 * Fssp = Fsys * DDS_CLK_RATE / 2^24 (1)
677 * Baud rate = Fsclk = Fssp / (2 * (SCR + 1)) (2)
678 *
679 * DDS_CLK_RATE either 2^n or 2^n / 5.
680 * SCR is in range 0 .. 255
681 *
682 * Divisor = 5^i * 2^j * 2 * k
683 * i = [0, 1] i = 1 iff j = 0 or j > 3
684 * j = [0, 23] j = 0 iff i = 1
685 * k = [1, 256]
686 * Special case: j = 0, i = 1: Divisor = 2 / 5
687 *
688 * Accordingly to the specification the recommended values for DDS_CLK_RATE
689 * are:
690 * Case 1: 2^n, n = [0, 23]
691 * Case 2: 2^24 * 2 / 5 (0x666666)
692 * Case 3: less than or equal to 2^24 / 5 / 16 (0x33333)
693 *
694 * In all cases the lowest possible value is better.
695 *
696 * The function calculates parameters for all cases and chooses the one closest
697 * to the asked baud rate.
Weike Chene5262d02014-11-26 02:35:10 -0800698 */
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200699static unsigned int quark_x1000_get_clk_div(int rate, u32 *dds)
Weike Chene5262d02014-11-26 02:35:10 -0800700{
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200701 unsigned long xtal = 200000000;
702 unsigned long fref = xtal / 2; /* mandatory division by 2,
703 see (2) */
704 /* case 3 */
705 unsigned long fref1 = fref / 2; /* case 1 */
706 unsigned long fref2 = fref * 2 / 5; /* case 2 */
707 unsigned long scale;
708 unsigned long q, q1, q2;
709 long r, r1, r2;
710 u32 mul;
Weike Chene5262d02014-11-26 02:35:10 -0800711
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200712 /* Case 1 */
713
714 /* Set initial value for DDS_CLK_RATE */
715 mul = (1 << 24) >> 1;
716
717 /* Calculate initial quot */
718 q1 = DIV_ROUND_CLOSEST(fref1, rate);
719
720 /* Scale q1 if it's too big */
721 if (q1 > 256) {
722 /* Scale q1 to range [1, 512] */
723 scale = fls_long(q1 - 1);
724 if (scale > 9) {
725 q1 >>= scale - 9;
726 mul >>= scale - 9;
727 }
728
729 /* Round the result if we have a remainder */
730 q1 += q1 & 1;
731 }
732
733 /* Decrease DDS_CLK_RATE as much as we can without loss in precision */
734 scale = __ffs(q1);
735 q1 >>= scale;
736 mul >>= scale;
737
738 /* Get the remainder */
739 r1 = abs(fref1 / (1 << (24 - fls_long(mul))) / q1 - rate);
740
741 /* Case 2 */
742
743 q2 = DIV_ROUND_CLOSEST(fref2, rate);
744 r2 = abs(fref2 / q2 - rate);
745
746 /*
747 * Choose the best between two: less remainder we have the better. We
748 * can't go case 2 if q2 is greater than 256 since SCR register can
749 * hold only values 0 .. 255.
750 */
751 if (r2 >= r1 || q2 > 256) {
752 /* case 1 is better */
753 r = r1;
754 q = q1;
755 } else {
756 /* case 2 is better */
757 r = r2;
758 q = q2;
759 mul = (1 << 24) * 2 / 5;
760 }
761
762 /* Check case 3 only If the divisor is big enough */
763 if (fref / rate >= 80) {
764 u64 fssp;
765 u32 m;
766
767 /* Calculate initial quot */
768 q1 = DIV_ROUND_CLOSEST(fref, rate);
769 m = (1 << 24) / q1;
770
771 /* Get the remainder */
772 fssp = (u64)fref * m;
773 do_div(fssp, 1 << 24);
774 r1 = abs(fssp - rate);
775
776 /* Choose this one if it suits better */
777 if (r1 < r) {
778 /* case 3 is better */
779 q = 1;
780 mul = m;
Weike Chene5262d02014-11-26 02:35:10 -0800781 }
782 }
783
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200784 *dds = mul;
785 return q - 1;
Weike Chene5262d02014-11-26 02:35:10 -0800786}
787
Mika Westerberg3343b7a2013-01-22 12:26:27 +0200788static unsigned int ssp_get_clk_div(struct driver_data *drv_data, int rate)
eric miao2f1a74e2007-11-21 18:50:53 +0800789{
Mika Westerberg3343b7a2013-01-22 12:26:27 +0200790 unsigned long ssp_clk = drv_data->max_clk_rate;
791 const struct ssp_device *ssp = drv_data->ssp;
792
793 rate = min_t(int, ssp_clk, rate);
eric miao2f1a74e2007-11-21 18:50:53 +0800794
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800795 if (ssp->type == PXA25x_SSP || ssp->type == CE4100_SSP)
Andy Shevchenko025ffe82015-03-24 17:43:21 +0200796 return (ssp_clk / (2 * rate) - 1) & 0xff;
eric miao2f1a74e2007-11-21 18:50:53 +0800797 else
Andy Shevchenko025ffe82015-03-24 17:43:21 +0200798 return (ssp_clk / rate - 1) & 0xfff;
eric miao2f1a74e2007-11-21 18:50:53 +0800799}
800
Weike Chene5262d02014-11-26 02:35:10 -0800801static unsigned int pxa2xx_ssp_get_clk_div(struct driver_data *drv_data,
802 struct chip_data *chip, int rate)
803{
Andy Shevchenko025ffe82015-03-24 17:43:21 +0200804 unsigned int clk_div;
Weike Chene5262d02014-11-26 02:35:10 -0800805
806 switch (drv_data->ssp_type) {
807 case QUARK_X1000_SSP:
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200808 clk_div = quark_x1000_get_clk_div(rate, &chip->dds_rate);
Dan Carpentereecacf72015-03-31 16:49:38 +0300809 break;
Weike Chene5262d02014-11-26 02:35:10 -0800810 default:
Andy Shevchenko025ffe82015-03-24 17:43:21 +0200811 clk_div = ssp_get_clk_div(drv_data, rate);
Dan Carpentereecacf72015-03-31 16:49:38 +0300812 break;
Weike Chene5262d02014-11-26 02:35:10 -0800813 }
Andy Shevchenko025ffe82015-03-24 17:43:21 +0200814 return clk_div << 8;
Weike Chene5262d02014-11-26 02:35:10 -0800815}
816
Stephen Streete0c99052006-03-07 23:53:24 -0800817static void pump_transfers(unsigned long data)
818{
819 struct driver_data *drv_data = (struct driver_data *)data;
820 struct spi_message *message = NULL;
821 struct spi_transfer *transfer = NULL;
822 struct spi_transfer *previous = NULL;
823 struct chip_data *chip = NULL;
Stephen Street9708c122006-03-28 14:05:23 -0800824 u32 clk_div = 0;
825 u8 bits = 0;
826 u32 speed = 0;
827 u32 cr0;
Stephen Street8d94cc52006-12-10 02:18:54 -0800828 u32 cr1;
829 u32 dma_thresh = drv_data->cur_chip->dma_threshold;
830 u32 dma_burst = drv_data->cur_chip->dma_burst_size;
Weike Chen4fdb2422014-10-08 08:50:22 -0700831 u32 change_mask = pxa2xx_spi_get_ssrc1_change_mask(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800832
833 /* Get current state information */
834 message = drv_data->cur_msg;
835 transfer = drv_data->cur_transfer;
836 chip = drv_data->cur_chip;
837
838 /* Handle for abort */
839 if (message->state == ERROR_STATE) {
840 message->status = -EIO;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700841 giveback(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800842 return;
843 }
844
845 /* Handle end of message */
846 if (message->state == DONE_STATE) {
847 message->status = 0;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700848 giveback(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800849 return;
850 }
851
Ned Forrester84235972008-09-13 02:33:17 -0700852 /* Delay if requested at end of transfer before CS change */
Stephen Streete0c99052006-03-07 23:53:24 -0800853 if (message->state == RUNNING_STATE) {
854 previous = list_entry(transfer->transfer_list.prev,
855 struct spi_transfer,
856 transfer_list);
857 if (previous->delay_usecs)
858 udelay(previous->delay_usecs);
Ned Forrester84235972008-09-13 02:33:17 -0700859
860 /* Drop chip select only if cs_change is requested */
861 if (previous->cs_change)
Eric Miaoa7bb3902009-04-06 19:00:54 -0700862 cs_deassert(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800863 }
864
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200865 /* Check if we can DMA this transfer */
866 if (!pxa2xx_spi_dma_is_possible(transfer->len) && chip->enable_dma) {
Ned Forrester7e964452008-09-13 02:33:18 -0700867
868 /* reject already-mapped transfers; PIO won't always work */
869 if (message->is_dma_mapped
870 || transfer->rx_dma || transfer->tx_dma) {
871 dev_err(&drv_data->pdev->dev,
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +0300872 "pump_transfers: mapped transfer length of "
873 "%u is greater than %d\n",
Ned Forrester7e964452008-09-13 02:33:18 -0700874 transfer->len, MAX_DMA_LEN);
875 message->status = -EINVAL;
876 giveback(drv_data);
877 return;
878 }
879
880 /* warn ... we force this to PIO mode */
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +0300881 dev_warn_ratelimited(&message->spi->dev,
882 "pump_transfers: DMA disabled for transfer length %ld "
883 "greater than %d\n",
884 (long)drv_data->len, MAX_DMA_LEN);
Stephen Street8d94cc52006-12-10 02:18:54 -0800885 }
886
Stephen Streete0c99052006-03-07 23:53:24 -0800887 /* Setup the transfer state based on the type of transfer */
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200888 if (pxa2xx_spi_flush(drv_data) == 0) {
Stephen Streete0c99052006-03-07 23:53:24 -0800889 dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
890 message->status = -EIO;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700891 giveback(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800892 return;
893 }
Stephen Street9708c122006-03-28 14:05:23 -0800894 drv_data->n_bytes = chip->n_bytes;
Stephen Streete0c99052006-03-07 23:53:24 -0800895 drv_data->tx = (void *)transfer->tx_buf;
896 drv_data->tx_end = drv_data->tx + transfer->len;
897 drv_data->rx = transfer->rx_buf;
898 drv_data->rx_end = drv_data->rx + transfer->len;
899 drv_data->rx_dma = transfer->rx_dma;
900 drv_data->tx_dma = transfer->tx_dma;
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200901 drv_data->len = transfer->len;
Stephen Streete0c99052006-03-07 23:53:24 -0800902 drv_data->write = drv_data->tx ? chip->write : null_writer;
903 drv_data->read = drv_data->rx ? chip->read : null_reader;
Stephen Street9708c122006-03-28 14:05:23 -0800904
905 /* Change speed and bit per word on a per transfer */
Stephen Street8d94cc52006-12-10 02:18:54 -0800906 cr0 = chip->cr0;
Stephen Street9708c122006-03-28 14:05:23 -0800907 if (transfer->speed_hz || transfer->bits_per_word) {
908
Stephen Street9708c122006-03-28 14:05:23 -0800909 bits = chip->bits_per_word;
910 speed = chip->speed_hz;
911
912 if (transfer->speed_hz)
913 speed = transfer->speed_hz;
914
915 if (transfer->bits_per_word)
916 bits = transfer->bits_per_word;
917
Weike Chene5262d02014-11-26 02:35:10 -0800918 clk_div = pxa2xx_ssp_get_clk_div(drv_data, chip, speed);
Stephen Street9708c122006-03-28 14:05:23 -0800919
920 if (bits <= 8) {
921 drv_data->n_bytes = 1;
Stephen Street9708c122006-03-28 14:05:23 -0800922 drv_data->read = drv_data->read != null_reader ?
923 u8_reader : null_reader;
924 drv_data->write = drv_data->write != null_writer ?
925 u8_writer : null_writer;
926 } else if (bits <= 16) {
927 drv_data->n_bytes = 2;
Stephen Street9708c122006-03-28 14:05:23 -0800928 drv_data->read = drv_data->read != null_reader ?
929 u16_reader : null_reader;
930 drv_data->write = drv_data->write != null_writer ?
931 u16_writer : null_writer;
932 } else if (bits <= 32) {
933 drv_data->n_bytes = 4;
Stephen Street9708c122006-03-28 14:05:23 -0800934 drv_data->read = drv_data->read != null_reader ?
935 u32_reader : null_reader;
936 drv_data->write = drv_data->write != null_writer ?
937 u32_writer : null_writer;
938 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800939 /* if bits/word is changed in dma mode, then must check the
940 * thresholds and burst also */
941 if (chip->enable_dma) {
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200942 if (pxa2xx_spi_set_dma_burst_and_threshold(chip,
943 message->spi,
Stephen Street8d94cc52006-12-10 02:18:54 -0800944 bits, &dma_burst,
945 &dma_thresh))
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +0300946 dev_warn_ratelimited(&message->spi->dev,
947 "pump_transfers: DMA burst size reduced to match bits_per_word\n");
Stephen Street8d94cc52006-12-10 02:18:54 -0800948 }
Stephen Street9708c122006-03-28 14:05:23 -0800949
Weike Chen4fdb2422014-10-08 08:50:22 -0700950 cr0 = pxa2xx_configure_sscr0(drv_data, clk_div, bits);
Stephen Street9708c122006-03-28 14:05:23 -0800951 }
952
Stephen Streete0c99052006-03-07 23:53:24 -0800953 message->state = RUNNING_STATE;
954
Ned Forrester7e964452008-09-13 02:33:18 -0700955 drv_data->dma_mapped = 0;
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200956 if (pxa2xx_spi_dma_is_possible(drv_data->len))
957 drv_data->dma_mapped = pxa2xx_spi_map_dma_buffers(drv_data);
Ned Forrester7e964452008-09-13 02:33:18 -0700958 if (drv_data->dma_mapped) {
Stephen Streete0c99052006-03-07 23:53:24 -0800959
960 /* Ensure we have the correct interrupt handler */
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200961 drv_data->transfer_handler = pxa2xx_spi_dma_transfer;
Stephen Streete0c99052006-03-07 23:53:24 -0800962
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200963 pxa2xx_spi_dma_prepare(drv_data, dma_burst);
Stephen Streete0c99052006-03-07 23:53:24 -0800964
Stephen Street8d94cc52006-12-10 02:18:54 -0800965 /* Clear status and start DMA engine */
966 cr1 = chip->cr1 | dma_thresh | drv_data->dma_cr1;
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200967 pxa2xx_spi_write(drv_data, SSSR, drv_data->clear_sr);
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200968
969 pxa2xx_spi_dma_start(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800970 } else {
971 /* Ensure we have the correct interrupt handler */
972 drv_data->transfer_handler = interrupt_transfer;
973
Stephen Street8d94cc52006-12-10 02:18:54 -0800974 /* Clear status */
975 cr1 = chip->cr1 | chip->threshold | drv_data->int_cr1;
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800976 write_SSSR_CS(drv_data, drv_data->clear_sr);
Stephen Street8d94cc52006-12-10 02:18:54 -0800977 }
978
Mika Westerberga0d26422013-01-22 12:26:32 +0200979 if (is_lpss_ssp(drv_data)) {
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200980 if ((pxa2xx_spi_read(drv_data, SSIRF) & 0xff)
981 != chip->lpss_rx_threshold)
982 pxa2xx_spi_write(drv_data, SSIRF,
983 chip->lpss_rx_threshold);
984 if ((pxa2xx_spi_read(drv_data, SSITF) & 0xffff)
985 != chip->lpss_tx_threshold)
986 pxa2xx_spi_write(drv_data, SSITF,
987 chip->lpss_tx_threshold);
Mika Westerberga0d26422013-01-22 12:26:32 +0200988 }
989
Weike Chene5262d02014-11-26 02:35:10 -0800990 if (is_quark_x1000_ssp(drv_data) &&
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200991 (pxa2xx_spi_read(drv_data, DDS_RATE) != chip->dds_rate))
992 pxa2xx_spi_write(drv_data, DDS_RATE, chip->dds_rate);
Weike Chene5262d02014-11-26 02:35:10 -0800993
Stephen Street8d94cc52006-12-10 02:18:54 -0800994 /* see if we need to reload the config registers */
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200995 if ((pxa2xx_spi_read(drv_data, SSCR0) != cr0)
996 || (pxa2xx_spi_read(drv_data, SSCR1) & change_mask)
997 != (cr1 & change_mask)) {
Ned Forresterb97c74b2008-02-23 15:23:40 -0800998 /* stop the SSP, and update the other bits */
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200999 pxa2xx_spi_write(drv_data, SSCR0, cr0 & ~SSCR0_SSE);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001000 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001001 pxa2xx_spi_write(drv_data, SSTO, chip->timeout);
Ned Forresterb97c74b2008-02-23 15:23:40 -08001002 /* first set CR1 without interrupt and service enables */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001003 pxa2xx_spi_write(drv_data, SSCR1, cr1 & change_mask);
Ned Forresterb97c74b2008-02-23 15:23:40 -08001004 /* restart the SSP */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001005 pxa2xx_spi_write(drv_data, SSCR0, cr0);
Ned Forresterb97c74b2008-02-23 15:23:40 -08001006
Stephen Street8d94cc52006-12-10 02:18:54 -08001007 } else {
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001008 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001009 pxa2xx_spi_write(drv_data, SSTO, chip->timeout);
Stephen Streete0c99052006-03-07 23:53:24 -08001010 }
Ned Forresterb97c74b2008-02-23 15:23:40 -08001011
Eric Miaoa7bb3902009-04-06 19:00:54 -07001012 cs_assert(drv_data);
Ned Forresterb97c74b2008-02-23 15:23:40 -08001013
1014 /* after chip select, release the data by enabling service
1015 * requests and interrupts, without changing any mode bits */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001016 pxa2xx_spi_write(drv_data, SSCR1, cr1);
Stephen Streete0c99052006-03-07 23:53:24 -08001017}
1018
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001019static int pxa2xx_spi_transfer_one_message(struct spi_master *master,
1020 struct spi_message *msg)
Stephen Streete0c99052006-03-07 23:53:24 -08001021{
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001022 struct driver_data *drv_data = spi_master_get_devdata(master);
Stephen Streete0c99052006-03-07 23:53:24 -08001023
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001024 drv_data->cur_msg = msg;
Stephen Streete0c99052006-03-07 23:53:24 -08001025 /* Initial message state*/
1026 drv_data->cur_msg->state = START_STATE;
1027 drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
1028 struct spi_transfer,
1029 transfer_list);
1030
Stephen Street8d94cc52006-12-10 02:18:54 -08001031 /* prepare to setup the SSP, in pump_transfers, using the per
1032 * chip configuration */
Stephen Streete0c99052006-03-07 23:53:24 -08001033 drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
Stephen Streete0c99052006-03-07 23:53:24 -08001034
1035 /* Mark as busy and launch transfers */
1036 tasklet_schedule(&drv_data->pump_transfers);
Stephen Streete0c99052006-03-07 23:53:24 -08001037 return 0;
1038}
1039
Mika Westerberg7d94a502013-01-22 12:26:30 +02001040static int pxa2xx_spi_unprepare_transfer(struct spi_master *master)
1041{
1042 struct driver_data *drv_data = spi_master_get_devdata(master);
1043
1044 /* Disable the SSP now */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001045 pxa2xx_spi_write(drv_data, SSCR0,
1046 pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE);
Mika Westerberg7d94a502013-01-22 12:26:30 +02001047
Mika Westerberg7d94a502013-01-22 12:26:30 +02001048 return 0;
1049}
1050
Eric Miaoa7bb3902009-04-06 19:00:54 -07001051static int setup_cs(struct spi_device *spi, struct chip_data *chip,
1052 struct pxa2xx_spi_chip *chip_info)
1053{
1054 int err = 0;
1055
1056 if (chip == NULL || chip_info == NULL)
1057 return 0;
1058
1059 /* NOTE: setup() can be called multiple times, possibly with
1060 * different chip_info, release previously requested GPIO
1061 */
1062 if (gpio_is_valid(chip->gpio_cs))
1063 gpio_free(chip->gpio_cs);
1064
1065 /* If (*cs_control) is provided, ignore GPIO chip select */
1066 if (chip_info->cs_control) {
1067 chip->cs_control = chip_info->cs_control;
1068 return 0;
1069 }
1070
1071 if (gpio_is_valid(chip_info->gpio_cs)) {
1072 err = gpio_request(chip_info->gpio_cs, "SPI_CS");
1073 if (err) {
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +03001074 dev_err(&spi->dev, "failed to request chip select GPIO%d\n",
1075 chip_info->gpio_cs);
Eric Miaoa7bb3902009-04-06 19:00:54 -07001076 return err;
1077 }
1078
1079 chip->gpio_cs = chip_info->gpio_cs;
1080 chip->gpio_cs_inverted = spi->mode & SPI_CS_HIGH;
1081
1082 err = gpio_direction_output(chip->gpio_cs,
1083 !chip->gpio_cs_inverted);
1084 }
1085
1086 return err;
1087}
1088
Stephen Streete0c99052006-03-07 23:53:24 -08001089static int setup(struct spi_device *spi)
1090{
1091 struct pxa2xx_spi_chip *chip_info = NULL;
1092 struct chip_data *chip;
Jarkko Nikuladccf7362015-06-04 16:55:11 +03001093 const struct lpss_config *config;
Stephen Streete0c99052006-03-07 23:53:24 -08001094 struct driver_data *drv_data = spi_master_get_devdata(spi->master);
1095 unsigned int clk_div;
Mika Westerberga0d26422013-01-22 12:26:32 +02001096 uint tx_thres, tx_hi_thres, rx_thres;
1097
Weike Chene5262d02014-11-26 02:35:10 -08001098 switch (drv_data->ssp_type) {
1099 case QUARK_X1000_SSP:
1100 tx_thres = TX_THRESH_QUARK_X1000_DFLT;
1101 tx_hi_thres = 0;
1102 rx_thres = RX_THRESH_QUARK_X1000_DFLT;
1103 break;
Jarkko Nikula03fbf482015-06-04 16:55:10 +03001104 case LPSS_LPT_SSP:
1105 case LPSS_BYT_SSP:
Jarkko Nikuladccf7362015-06-04 16:55:11 +03001106 config = lpss_get_config(drv_data);
1107 tx_thres = config->tx_threshold_lo;
1108 tx_hi_thres = config->tx_threshold_hi;
1109 rx_thres = config->rx_threshold;
Weike Chene5262d02014-11-26 02:35:10 -08001110 break;
1111 default:
Mika Westerberga0d26422013-01-22 12:26:32 +02001112 tx_thres = TX_THRESH_DFLT;
1113 tx_hi_thres = 0;
1114 rx_thres = RX_THRESH_DFLT;
Weike Chene5262d02014-11-26 02:35:10 -08001115 break;
Mika Westerberga0d26422013-01-22 12:26:32 +02001116 }
Stephen Streete0c99052006-03-07 23:53:24 -08001117
Stephen Street8d94cc52006-12-10 02:18:54 -08001118 /* Only alloc on first setup */
Stephen Streete0c99052006-03-07 23:53:24 -08001119 chip = spi_get_ctldata(spi);
Stephen Street8d94cc52006-12-10 02:18:54 -08001120 if (!chip) {
Stephen Streete0c99052006-03-07 23:53:24 -08001121 chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
Jingoo Han9deae452014-04-29 17:19:38 +09001122 if (!chip)
Stephen Streete0c99052006-03-07 23:53:24 -08001123 return -ENOMEM;
1124
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001125 if (drv_data->ssp_type == CE4100_SSP) {
1126 if (spi->chip_select > 4) {
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +03001127 dev_err(&spi->dev,
1128 "failed setup: cs number must not be > 4.\n");
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001129 kfree(chip);
1130 return -EINVAL;
1131 }
1132
1133 chip->frm = spi->chip_select;
1134 } else
1135 chip->gpio_cs = -1;
Stephen Streete0c99052006-03-07 23:53:24 -08001136 chip->enable_dma = 0;
Vernon Sauderf1f640a2008-10-15 22:02:43 -07001137 chip->timeout = TIMOUT_DFLT;
Stephen Streete0c99052006-03-07 23:53:24 -08001138 }
1139
Stephen Street8d94cc52006-12-10 02:18:54 -08001140 /* protocol drivers may change the chip settings, so...
1141 * if chip_info exists, use it */
1142 chip_info = spi->controller_data;
1143
Stephen Streete0c99052006-03-07 23:53:24 -08001144 /* chip_info isn't always needed */
Stephen Street8d94cc52006-12-10 02:18:54 -08001145 chip->cr1 = 0;
Stephen Streete0c99052006-03-07 23:53:24 -08001146 if (chip_info) {
Vernon Sauderf1f640a2008-10-15 22:02:43 -07001147 if (chip_info->timeout)
1148 chip->timeout = chip_info->timeout;
1149 if (chip_info->tx_threshold)
1150 tx_thres = chip_info->tx_threshold;
Mika Westerberga0d26422013-01-22 12:26:32 +02001151 if (chip_info->tx_hi_threshold)
1152 tx_hi_thres = chip_info->tx_hi_threshold;
Vernon Sauderf1f640a2008-10-15 22:02:43 -07001153 if (chip_info->rx_threshold)
1154 rx_thres = chip_info->rx_threshold;
1155 chip->enable_dma = drv_data->master_info->enable_dma;
Stephen Streete0c99052006-03-07 23:53:24 -08001156 chip->dma_threshold = 0;
Stephen Streete0c99052006-03-07 23:53:24 -08001157 if (chip_info->enable_loopback)
1158 chip->cr1 = SSCR1_LBM;
Mika Westerberga3496852013-01-22 12:26:33 +02001159 } else if (ACPI_HANDLE(&spi->dev)) {
1160 /*
1161 * Slave devices enumerated from ACPI namespace don't
1162 * usually have chip_info but we still might want to use
1163 * DMA with them.
1164 */
1165 chip->enable_dma = drv_data->master_info->enable_dma;
Stephen Streete0c99052006-03-07 23:53:24 -08001166 }
1167
Mika Westerberga0d26422013-01-22 12:26:32 +02001168 chip->lpss_rx_threshold = SSIRF_RxThresh(rx_thres);
1169 chip->lpss_tx_threshold = SSITF_TxLoThresh(tx_thres)
1170 | SSITF_TxHiThresh(tx_hi_thres);
1171
Stephen Street8d94cc52006-12-10 02:18:54 -08001172 /* set dma burst and threshold outside of chip_info path so that if
1173 * chip_info goes away after setting chip->enable_dma, the
1174 * burst and threshold can still respond to changes in bits_per_word */
1175 if (chip->enable_dma) {
1176 /* set up legal burst and threshold for dma */
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001177 if (pxa2xx_spi_set_dma_burst_and_threshold(chip, spi,
1178 spi->bits_per_word,
Stephen Street8d94cc52006-12-10 02:18:54 -08001179 &chip->dma_burst_size,
1180 &chip->dma_threshold)) {
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +03001181 dev_warn(&spi->dev,
1182 "in setup: DMA burst size reduced to match bits_per_word\n");
Stephen Street8d94cc52006-12-10 02:18:54 -08001183 }
1184 }
1185
Weike Chene5262d02014-11-26 02:35:10 -08001186 clk_div = pxa2xx_ssp_get_clk_div(drv_data, chip, spi->max_speed_hz);
Stephen Street9708c122006-03-28 14:05:23 -08001187 chip->speed_hz = spi->max_speed_hz;
Stephen Streete0c99052006-03-07 23:53:24 -08001188
Weike Chen4fdb2422014-10-08 08:50:22 -07001189 chip->cr0 = pxa2xx_configure_sscr0(drv_data, clk_div,
1190 spi->bits_per_word);
Weike Chene5262d02014-11-26 02:35:10 -08001191 switch (drv_data->ssp_type) {
1192 case QUARK_X1000_SSP:
1193 chip->threshold = (QUARK_X1000_SSCR1_RxTresh(rx_thres)
1194 & QUARK_X1000_SSCR1_RFT)
1195 | (QUARK_X1000_SSCR1_TxTresh(tx_thres)
1196 & QUARK_X1000_SSCR1_TFT);
1197 break;
1198 default:
1199 chip->threshold = (SSCR1_RxTresh(rx_thres) & SSCR1_RFT) |
1200 (SSCR1_TxTresh(tx_thres) & SSCR1_TFT);
1201 break;
1202 }
1203
Justin Clacherty7f6ee1a2007-01-26 00:56:44 -08001204 chip->cr1 &= ~(SSCR1_SPO | SSCR1_SPH);
1205 chip->cr1 |= (((spi->mode & SPI_CPHA) != 0) ? SSCR1_SPH : 0)
1206 | (((spi->mode & SPI_CPOL) != 0) ? SSCR1_SPO : 0);
Stephen Streete0c99052006-03-07 23:53:24 -08001207
Mika Westerbergb8331722013-01-22 12:26:31 +02001208 if (spi->mode & SPI_LOOP)
1209 chip->cr1 |= SSCR1_LBM;
1210
Stephen Streete0c99052006-03-07 23:53:24 -08001211 /* NOTE: PXA25x_SSP _could_ use external clocking ... */
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001212 if (!pxa25x_ssp_comp(drv_data))
David Brownell7d077192009-06-17 16:26:03 -07001213 dev_dbg(&spi->dev, "%ld Hz actual, %s\n",
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001214 drv_data->max_clk_rate
Eric Miaoc9840da2010-03-16 16:48:01 +08001215 / (1 + ((chip->cr0 & SSCR0_SCR(0xfff)) >> 8)),
1216 chip->enable_dma ? "DMA" : "PIO");
Stephen Streete0c99052006-03-07 23:53:24 -08001217 else
David Brownell7d077192009-06-17 16:26:03 -07001218 dev_dbg(&spi->dev, "%ld Hz actual, %s\n",
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001219 drv_data->max_clk_rate / 2
Eric Miaoc9840da2010-03-16 16:48:01 +08001220 / (1 + ((chip->cr0 & SSCR0_SCR(0x0ff)) >> 8)),
1221 chip->enable_dma ? "DMA" : "PIO");
Stephen Streete0c99052006-03-07 23:53:24 -08001222
1223 if (spi->bits_per_word <= 8) {
1224 chip->n_bytes = 1;
Stephen Streete0c99052006-03-07 23:53:24 -08001225 chip->read = u8_reader;
1226 chip->write = u8_writer;
1227 } else if (spi->bits_per_word <= 16) {
1228 chip->n_bytes = 2;
Stephen Streete0c99052006-03-07 23:53:24 -08001229 chip->read = u16_reader;
1230 chip->write = u16_writer;
1231 } else if (spi->bits_per_word <= 32) {
Weike Chene5262d02014-11-26 02:35:10 -08001232 if (!is_quark_x1000_ssp(drv_data))
1233 chip->cr0 |= SSCR0_EDSS;
Stephen Streete0c99052006-03-07 23:53:24 -08001234 chip->n_bytes = 4;
Stephen Streete0c99052006-03-07 23:53:24 -08001235 chip->read = u32_reader;
1236 chip->write = u32_writer;
Stephen Streete0c99052006-03-07 23:53:24 -08001237 }
Stephen Street9708c122006-03-28 14:05:23 -08001238 chip->bits_per_word = spi->bits_per_word;
Stephen Streete0c99052006-03-07 23:53:24 -08001239
1240 spi_set_ctldata(spi, chip);
1241
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001242 if (drv_data->ssp_type == CE4100_SSP)
1243 return 0;
1244
Eric Miaoa7bb3902009-04-06 19:00:54 -07001245 return setup_cs(spi, chip, chip_info);
Stephen Streete0c99052006-03-07 23:53:24 -08001246}
1247
Hans-Peter Nilsson0ffa0282007-02-12 00:52:45 -08001248static void cleanup(struct spi_device *spi)
Stephen Streete0c99052006-03-07 23:53:24 -08001249{
Hans-Peter Nilsson0ffa0282007-02-12 00:52:45 -08001250 struct chip_data *chip = spi_get_ctldata(spi);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001251 struct driver_data *drv_data = spi_master_get_devdata(spi->master);
Stephen Streete0c99052006-03-07 23:53:24 -08001252
Daniel Ribeiro7348d822009-05-12 13:19:36 -07001253 if (!chip)
1254 return;
1255
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001256 if (drv_data->ssp_type != CE4100_SSP && gpio_is_valid(chip->gpio_cs))
Eric Miaoa7bb3902009-04-06 19:00:54 -07001257 gpio_free(chip->gpio_cs);
1258
Stephen Streete0c99052006-03-07 23:53:24 -08001259 kfree(chip);
1260}
1261
Mika Westerberga3496852013-01-22 12:26:33 +02001262#ifdef CONFIG_ACPI
Jarkko Nikula03fbf482015-06-04 16:55:10 +03001263
1264static struct acpi_device_id pxa2xx_spi_acpi_match[] = {
1265 { "INT33C0", LPSS_LPT_SSP },
1266 { "INT33C1", LPSS_LPT_SSP },
1267 { "INT3430", LPSS_LPT_SSP },
1268 { "INT3431", LPSS_LPT_SSP },
1269 { "80860F0E", LPSS_BYT_SSP },
1270 { "8086228E", LPSS_BYT_SSP },
1271 { },
1272};
1273MODULE_DEVICE_TABLE(acpi, pxa2xx_spi_acpi_match);
1274
Mika Westerberga3496852013-01-22 12:26:33 +02001275static struct pxa2xx_spi_master *
1276pxa2xx_spi_acpi_get_pdata(struct platform_device *pdev)
1277{
1278 struct pxa2xx_spi_master *pdata;
Mika Westerberga3496852013-01-22 12:26:33 +02001279 struct acpi_device *adev;
1280 struct ssp_device *ssp;
1281 struct resource *res;
Jarkko Nikula03fbf482015-06-04 16:55:10 +03001282 const struct acpi_device_id *id;
1283 int devid, type;
Mika Westerberga3496852013-01-22 12:26:33 +02001284
1285 if (!ACPI_HANDLE(&pdev->dev) ||
1286 acpi_bus_get_device(ACPI_HANDLE(&pdev->dev), &adev))
1287 return NULL;
1288
Jarkko Nikula03fbf482015-06-04 16:55:10 +03001289 id = acpi_match_device(pdev->dev.driver->acpi_match_table, &pdev->dev);
1290 if (id)
1291 type = (int)id->driver_data;
1292 else
1293 return NULL;
1294
Mika Westerbergcc0ee982013-06-20 17:44:22 +03001295 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
Jingoo Han9deae452014-04-29 17:19:38 +09001296 if (!pdata)
Mika Westerberga3496852013-01-22 12:26:33 +02001297 return NULL;
Mika Westerberga3496852013-01-22 12:26:33 +02001298
1299 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1300 if (!res)
1301 return NULL;
1302
1303 ssp = &pdata->ssp;
1304
1305 ssp->phys_base = res->start;
Sachin Kamatcbfd6a22013-04-08 15:49:33 +05301306 ssp->mmio_base = devm_ioremap_resource(&pdev->dev, res);
1307 if (IS_ERR(ssp->mmio_base))
Mika Westerberg6dc81f62013-05-13 13:45:09 +03001308 return NULL;
Mika Westerberga3496852013-01-22 12:26:33 +02001309
1310 ssp->clk = devm_clk_get(&pdev->dev, NULL);
1311 ssp->irq = platform_get_irq(pdev, 0);
Jarkko Nikula03fbf482015-06-04 16:55:10 +03001312 ssp->type = type;
Mika Westerberga3496852013-01-22 12:26:33 +02001313 ssp->pdev = pdev;
1314
1315 ssp->port_id = -1;
1316 if (adev->pnp.unique_id && !kstrtoint(adev->pnp.unique_id, 0, &devid))
1317 ssp->port_id = devid;
1318
1319 pdata->num_chipselect = 1;
Mika Westerbergcddb3392013-05-13 13:45:10 +03001320 pdata->enable_dma = true;
Mika Westerberga3496852013-01-22 12:26:33 +02001321
1322 return pdata;
1323}
1324
Mika Westerberga3496852013-01-22 12:26:33 +02001325#else
1326static inline struct pxa2xx_spi_master *
1327pxa2xx_spi_acpi_get_pdata(struct platform_device *pdev)
1328{
1329 return NULL;
1330}
1331#endif
1332
Grant Likelyfd4a3192012-12-07 16:57:14 +00001333static int pxa2xx_spi_probe(struct platform_device *pdev)
Stephen Streete0c99052006-03-07 23:53:24 -08001334{
1335 struct device *dev = &pdev->dev;
1336 struct pxa2xx_spi_master *platform_info;
1337 struct spi_master *master;
Guennadi Liakhovetski65a00a22008-10-15 22:02:42 -07001338 struct driver_data *drv_data;
eric miao2f1a74e2007-11-21 18:50:53 +08001339 struct ssp_device *ssp;
Guennadi Liakhovetski65a00a22008-10-15 22:02:42 -07001340 int status;
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001341 u32 tmp;
Stephen Streete0c99052006-03-07 23:53:24 -08001342
Mika Westerberg851bacf2013-01-07 12:44:33 +02001343 platform_info = dev_get_platdata(dev);
1344 if (!platform_info) {
Mika Westerberga3496852013-01-22 12:26:33 +02001345 platform_info = pxa2xx_spi_acpi_get_pdata(pdev);
1346 if (!platform_info) {
1347 dev_err(&pdev->dev, "missing platform data\n");
1348 return -ENODEV;
1349 }
Mika Westerberg851bacf2013-01-07 12:44:33 +02001350 }
Stephen Streete0c99052006-03-07 23:53:24 -08001351
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001352 ssp = pxa_ssp_request(pdev->id, pdev->name);
Mika Westerberg851bacf2013-01-07 12:44:33 +02001353 if (!ssp)
1354 ssp = &platform_info->ssp;
1355
1356 if (!ssp->mmio_base) {
1357 dev_err(&pdev->dev, "failed to get ssp\n");
Stephen Streete0c99052006-03-07 23:53:24 -08001358 return -ENODEV;
1359 }
1360
1361 /* Allocate master with space for drv_data and null dma buffer */
1362 master = spi_alloc_master(dev, sizeof(struct driver_data) + 16);
1363 if (!master) {
Guennadi Liakhovetski65a00a22008-10-15 22:02:42 -07001364 dev_err(&pdev->dev, "cannot alloc spi_master\n");
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001365 pxa_ssp_free(ssp);
Stephen Streete0c99052006-03-07 23:53:24 -08001366 return -ENOMEM;
1367 }
1368 drv_data = spi_master_get_devdata(master);
1369 drv_data->master = master;
1370 drv_data->master_info = platform_info;
1371 drv_data->pdev = pdev;
eric miao2f1a74e2007-11-21 18:50:53 +08001372 drv_data->ssp = ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001373
Sebastian Andrzej Siewior21486af2010-10-08 18:11:19 +02001374 master->dev.parent = &pdev->dev;
Sebastian Andrzej Siewior21486af2010-10-08 18:11:19 +02001375 master->dev.of_node = pdev->dev.of_node;
David Brownelle7db06b2009-06-17 16:26:04 -07001376 /* the spi->mode bits understood by this driver: */
Mika Westerbergb8331722013-01-22 12:26:31 +02001377 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LOOP;
David Brownelle7db06b2009-06-17 16:26:04 -07001378
Mika Westerberg851bacf2013-01-07 12:44:33 +02001379 master->bus_num = ssp->port_id;
Stephen Streete0c99052006-03-07 23:53:24 -08001380 master->num_chipselect = platform_info->num_chipselect;
Mike Rapoport7ad0ba92009-04-06 19:00:57 -07001381 master->dma_alignment = DMA_ALIGNMENT;
Stephen Streete0c99052006-03-07 23:53:24 -08001382 master->cleanup = cleanup;
1383 master->setup = setup;
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001384 master->transfer_one_message = pxa2xx_spi_transfer_one_message;
Mika Westerberg7d94a502013-01-22 12:26:30 +02001385 master->unprepare_transfer_hardware = pxa2xx_spi_unprepare_transfer;
Mark Brown7dd62782013-07-28 15:35:21 +01001386 master->auto_runtime_pm = true;
Stephen Streete0c99052006-03-07 23:53:24 -08001387
eric miao2f1a74e2007-11-21 18:50:53 +08001388 drv_data->ssp_type = ssp->type;
Mika Westerberg2b9b84f2013-01-22 12:26:25 +02001389 drv_data->null_dma_buf = (u32 *)PTR_ALIGN(&drv_data[1], DMA_ALIGNMENT);
Stephen Streete0c99052006-03-07 23:53:24 -08001390
eric miao2f1a74e2007-11-21 18:50:53 +08001391 drv_data->ioaddr = ssp->mmio_base;
1392 drv_data->ssdr_physical = ssp->phys_base + SSDR;
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001393 if (pxa25x_ssp_comp(drv_data)) {
Weike Chene5262d02014-11-26 02:35:10 -08001394 switch (drv_data->ssp_type) {
1395 case QUARK_X1000_SSP:
1396 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
1397 break;
1398 default:
1399 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16);
1400 break;
1401 }
1402
Stephen Streete0c99052006-03-07 23:53:24 -08001403 drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE;
1404 drv_data->dma_cr1 = 0;
1405 drv_data->clear_sr = SSSR_ROR;
1406 drv_data->mask_sr = SSSR_RFS | SSSR_TFS | SSSR_ROR;
1407 } else {
Stephen Warren24778be2013-05-21 20:36:35 -06001408 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
Stephen Streete0c99052006-03-07 23:53:24 -08001409 drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE | SSCR1_TINTE;
Mika Westerberg59288082013-01-22 12:26:29 +02001410 drv_data->dma_cr1 = DEFAULT_DMA_CR1;
Stephen Streete0c99052006-03-07 23:53:24 -08001411 drv_data->clear_sr = SSSR_ROR | SSSR_TINT;
1412 drv_data->mask_sr = SSSR_TINT | SSSR_RFS | SSSR_TFS | SSSR_ROR;
1413 }
1414
Sebastian Andrzej Siewior49cbb1e2010-11-22 17:12:14 -08001415 status = request_irq(ssp->irq, ssp_int, IRQF_SHARED, dev_name(dev),
1416 drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001417 if (status < 0) {
Guennadi Liakhovetski65a00a22008-10-15 22:02:42 -07001418 dev_err(&pdev->dev, "cannot get IRQ %d\n", ssp->irq);
Stephen Streete0c99052006-03-07 23:53:24 -08001419 goto out_error_master_alloc;
1420 }
1421
1422 /* Setup DMA if requested */
1423 drv_data->tx_channel = -1;
1424 drv_data->rx_channel = -1;
1425 if (platform_info->enable_dma) {
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001426 status = pxa2xx_spi_dma_setup(drv_data);
1427 if (status) {
Mika Westerbergcddb3392013-05-13 13:45:10 +03001428 dev_dbg(dev, "no DMA channels available, using PIO\n");
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001429 platform_info->enable_dma = false;
Stephen Streete0c99052006-03-07 23:53:24 -08001430 }
Stephen Streete0c99052006-03-07 23:53:24 -08001431 }
1432
1433 /* Enable SOC clock */
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001434 clk_prepare_enable(ssp->clk);
1435
1436 drv_data->max_clk_rate = clk_get_rate(ssp->clk);
Stephen Streete0c99052006-03-07 23:53:24 -08001437
1438 /* Load default SSP configuration */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001439 pxa2xx_spi_write(drv_data, SSCR0, 0);
Weike Chene5262d02014-11-26 02:35:10 -08001440 switch (drv_data->ssp_type) {
1441 case QUARK_X1000_SSP:
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001442 tmp = QUARK_X1000_SSCR1_RxTresh(RX_THRESH_QUARK_X1000_DFLT)
1443 | QUARK_X1000_SSCR1_TxTresh(TX_THRESH_QUARK_X1000_DFLT);
1444 pxa2xx_spi_write(drv_data, SSCR1, tmp);
Weike Chene5262d02014-11-26 02:35:10 -08001445
1446 /* using the Motorola SPI protocol and use 8 bit frame */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001447 pxa2xx_spi_write(drv_data, SSCR0,
1448 QUARK_X1000_SSCR0_Motorola
1449 | QUARK_X1000_SSCR0_DataSize(8));
Weike Chene5262d02014-11-26 02:35:10 -08001450 break;
1451 default:
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001452 tmp = SSCR1_RxTresh(RX_THRESH_DFLT) |
1453 SSCR1_TxTresh(TX_THRESH_DFLT);
1454 pxa2xx_spi_write(drv_data, SSCR1, tmp);
1455 tmp = SSCR0_SCR(2) | SSCR0_Motorola | SSCR0_DataSize(8);
1456 pxa2xx_spi_write(drv_data, SSCR0, tmp);
Weike Chene5262d02014-11-26 02:35:10 -08001457 break;
1458 }
1459
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001460 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001461 pxa2xx_spi_write(drv_data, SSTO, 0);
Weike Chene5262d02014-11-26 02:35:10 -08001462
1463 if (!is_quark_x1000_ssp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001464 pxa2xx_spi_write(drv_data, SSPSP, 0);
Stephen Streete0c99052006-03-07 23:53:24 -08001465
Jarkko Nikula7566bcc2014-12-18 15:04:20 +02001466 if (is_lpss_ssp(drv_data))
1467 lpss_ssp_setup(drv_data);
Mika Westerberga0d26422013-01-22 12:26:32 +02001468
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001469 tasklet_init(&drv_data->pump_transfers, pump_transfers,
1470 (unsigned long)drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001471
Antonio Ospite836d1a22014-05-30 18:18:09 +02001472 pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
1473 pm_runtime_use_autosuspend(&pdev->dev);
1474 pm_runtime_set_active(&pdev->dev);
1475 pm_runtime_enable(&pdev->dev);
1476
Stephen Streete0c99052006-03-07 23:53:24 -08001477 /* Register with the SPI framework */
1478 platform_set_drvdata(pdev, drv_data);
Jingoo Hana807fcd2013-09-24 13:46:55 +09001479 status = devm_spi_register_master(&pdev->dev, master);
Stephen Streete0c99052006-03-07 23:53:24 -08001480 if (status != 0) {
1481 dev_err(&pdev->dev, "problem registering spi master\n");
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001482 goto out_error_clock_enabled;
Stephen Streete0c99052006-03-07 23:53:24 -08001483 }
1484
1485 return status;
1486
Stephen Streete0c99052006-03-07 23:53:24 -08001487out_error_clock_enabled:
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001488 clk_disable_unprepare(ssp->clk);
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001489 pxa2xx_spi_dma_release(drv_data);
eric miao2f1a74e2007-11-21 18:50:53 +08001490 free_irq(ssp->irq, drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001491
1492out_error_master_alloc:
1493 spi_master_put(master);
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001494 pxa_ssp_free(ssp);
Stephen Streete0c99052006-03-07 23:53:24 -08001495 return status;
1496}
1497
1498static int pxa2xx_spi_remove(struct platform_device *pdev)
1499{
1500 struct driver_data *drv_data = platform_get_drvdata(pdev);
Julia Lawall51e911e2009-01-06 14:41:45 -08001501 struct ssp_device *ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001502
1503 if (!drv_data)
1504 return 0;
Julia Lawall51e911e2009-01-06 14:41:45 -08001505 ssp = drv_data->ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001506
Mika Westerberg7d94a502013-01-22 12:26:30 +02001507 pm_runtime_get_sync(&pdev->dev);
1508
Stephen Streete0c99052006-03-07 23:53:24 -08001509 /* Disable the SSP at the peripheral and SOC level */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001510 pxa2xx_spi_write(drv_data, SSCR0, 0);
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001511 clk_disable_unprepare(ssp->clk);
Stephen Streete0c99052006-03-07 23:53:24 -08001512
1513 /* Release DMA */
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001514 if (drv_data->master_info->enable_dma)
1515 pxa2xx_spi_dma_release(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001516
Mika Westerberg7d94a502013-01-22 12:26:30 +02001517 pm_runtime_put_noidle(&pdev->dev);
1518 pm_runtime_disable(&pdev->dev);
1519
Stephen Streete0c99052006-03-07 23:53:24 -08001520 /* Release IRQ */
eric miao2f1a74e2007-11-21 18:50:53 +08001521 free_irq(ssp->irq, drv_data);
1522
1523 /* Release SSP */
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001524 pxa_ssp_free(ssp);
Stephen Streete0c99052006-03-07 23:53:24 -08001525
Stephen Streete0c99052006-03-07 23:53:24 -08001526 return 0;
1527}
1528
1529static void pxa2xx_spi_shutdown(struct platform_device *pdev)
1530{
1531 int status = 0;
1532
1533 if ((status = pxa2xx_spi_remove(pdev)) != 0)
1534 dev_err(&pdev->dev, "shutdown failed with %d\n", status);
1535}
1536
Mika Westerberg382cebb2014-01-16 14:50:55 +02001537#ifdef CONFIG_PM_SLEEP
Mike Rapoport86d25932009-07-21 17:50:16 +03001538static int pxa2xx_spi_suspend(struct device *dev)
Stephen Streete0c99052006-03-07 23:53:24 -08001539{
Mike Rapoport86d25932009-07-21 17:50:16 +03001540 struct driver_data *drv_data = dev_get_drvdata(dev);
eric miao2f1a74e2007-11-21 18:50:53 +08001541 struct ssp_device *ssp = drv_data->ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001542 int status = 0;
1543
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001544 status = spi_master_suspend(drv_data->master);
Stephen Streete0c99052006-03-07 23:53:24 -08001545 if (status != 0)
1546 return status;
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001547 pxa2xx_spi_write(drv_data, SSCR0, 0);
Dmitry Eremin-Solenikov2b9375b2014-11-06 14:08:29 +03001548
1549 if (!pm_runtime_suspended(dev))
1550 clk_disable_unprepare(ssp->clk);
Stephen Streete0c99052006-03-07 23:53:24 -08001551
1552 return 0;
1553}
1554
Mike Rapoport86d25932009-07-21 17:50:16 +03001555static int pxa2xx_spi_resume(struct device *dev)
Stephen Streete0c99052006-03-07 23:53:24 -08001556{
Mike Rapoport86d25932009-07-21 17:50:16 +03001557 struct driver_data *drv_data = dev_get_drvdata(dev);
eric miao2f1a74e2007-11-21 18:50:53 +08001558 struct ssp_device *ssp = drv_data->ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001559 int status = 0;
1560
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001561 pxa2xx_spi_dma_resume(drv_data);
Daniel Ribeiro148da332009-04-21 12:24:43 -07001562
Stephen Streete0c99052006-03-07 23:53:24 -08001563 /* Enable the SSP clock */
Dmitry Eremin-Solenikov2b9375b2014-11-06 14:08:29 +03001564 if (!pm_runtime_suspended(dev))
1565 clk_prepare_enable(ssp->clk);
Stephen Streete0c99052006-03-07 23:53:24 -08001566
Chew, Chiau Eec50325f2013-11-29 02:13:11 +08001567 /* Restore LPSS private register bits */
Jarkko Nikula48421ad2015-01-28 10:09:42 +02001568 if (is_lpss_ssp(drv_data))
1569 lpss_ssp_setup(drv_data);
Chew, Chiau Eec50325f2013-11-29 02:13:11 +08001570
Stephen Streete0c99052006-03-07 23:53:24 -08001571 /* Start the queue running */
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001572 status = spi_master_resume(drv_data->master);
Stephen Streete0c99052006-03-07 23:53:24 -08001573 if (status != 0) {
Mike Rapoport86d25932009-07-21 17:50:16 +03001574 dev_err(dev, "problem starting queue (%d)\n", status);
Stephen Streete0c99052006-03-07 23:53:24 -08001575 return status;
1576 }
1577
1578 return 0;
1579}
Mika Westerberg7d94a502013-01-22 12:26:30 +02001580#endif
1581
Rafael J. Wysockiec833052014-12-13 00:41:15 +01001582#ifdef CONFIG_PM
Mika Westerberg7d94a502013-01-22 12:26:30 +02001583static int pxa2xx_spi_runtime_suspend(struct device *dev)
1584{
1585 struct driver_data *drv_data = dev_get_drvdata(dev);
1586
1587 clk_disable_unprepare(drv_data->ssp->clk);
1588 return 0;
1589}
1590
1591static int pxa2xx_spi_runtime_resume(struct device *dev)
1592{
1593 struct driver_data *drv_data = dev_get_drvdata(dev);
1594
1595 clk_prepare_enable(drv_data->ssp->clk);
1596 return 0;
1597}
1598#endif
Mike Rapoport86d25932009-07-21 17:50:16 +03001599
Alexey Dobriyan47145212009-12-14 18:00:08 -08001600static const struct dev_pm_ops pxa2xx_spi_pm_ops = {
Mika Westerberg7d94a502013-01-22 12:26:30 +02001601 SET_SYSTEM_SLEEP_PM_OPS(pxa2xx_spi_suspend, pxa2xx_spi_resume)
1602 SET_RUNTIME_PM_OPS(pxa2xx_spi_runtime_suspend,
1603 pxa2xx_spi_runtime_resume, NULL)
Mike Rapoport86d25932009-07-21 17:50:16 +03001604};
Stephen Streete0c99052006-03-07 23:53:24 -08001605
1606static struct platform_driver driver = {
1607 .driver = {
Mike Rapoport86d25932009-07-21 17:50:16 +03001608 .name = "pxa2xx-spi",
Mike Rapoport86d25932009-07-21 17:50:16 +03001609 .pm = &pxa2xx_spi_pm_ops,
Mika Westerberga3496852013-01-22 12:26:33 +02001610 .acpi_match_table = ACPI_PTR(pxa2xx_spi_acpi_match),
Stephen Streete0c99052006-03-07 23:53:24 -08001611 },
Sebastian Andrzej Siewiorfbd29a12010-11-19 09:00:11 -08001612 .probe = pxa2xx_spi_probe,
David Brownelld1e44d92007-10-16 01:27:46 -07001613 .remove = pxa2xx_spi_remove,
Stephen Streete0c99052006-03-07 23:53:24 -08001614 .shutdown = pxa2xx_spi_shutdown,
Stephen Streete0c99052006-03-07 23:53:24 -08001615};
1616
1617static int __init pxa2xx_spi_init(void)
1618{
Sebastian Andrzej Siewiorfbd29a12010-11-19 09:00:11 -08001619 return platform_driver_register(&driver);
Stephen Streete0c99052006-03-07 23:53:24 -08001620}
Antonio Ospite5b61a742009-09-22 16:46:10 -07001621subsys_initcall(pxa2xx_spi_init);
Stephen Streete0c99052006-03-07 23:53:24 -08001622
1623static void __exit pxa2xx_spi_exit(void)
1624{
1625 platform_driver_unregister(&driver);
1626}
1627module_exit(pxa2xx_spi_exit);