blob: bbf3c93f12bd358c42ec696ae0f3d35cbe9ad2c9 [file] [log] [blame]
Stephen Streete0c99052006-03-07 23:53:24 -08001/*
2 * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs
Mika Westerberga0d26422013-01-22 12:26:32 +02003 * Copyright (C) 2013, Intel Corporation
Stephen Streete0c99052006-03-07 23:53:24 -08004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
18 */
19
20#include <linux/init.h>
21#include <linux/module.h>
22#include <linux/device.h>
23#include <linux/ioport.h>
24#include <linux/errno.h>
Sachin Kamatcbfd6a22013-04-08 15:49:33 +053025#include <linux/err.h>
Stephen Streete0c99052006-03-07 23:53:24 -080026#include <linux/interrupt.h>
27#include <linux/platform_device.h>
Sebastian Andrzej Siewior8348c252010-11-22 17:12:15 -080028#include <linux/spi/pxa2xx_spi.h>
Stephen Streete0c99052006-03-07 23:53:24 -080029#include <linux/spi/spi.h>
Stephen Streete0c99052006-03-07 23:53:24 -080030#include <linux/delay.h>
Eric Miaoa7bb3902009-04-06 19:00:54 -070031#include <linux/gpio.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Mika Westerberg3343b7a2013-01-22 12:26:27 +020033#include <linux/clk.h>
Mika Westerberg7d94a502013-01-22 12:26:30 +020034#include <linux/pm_runtime.h>
Mika Westerberga3496852013-01-22 12:26:33 +020035#include <linux/acpi.h>
Stephen Streete0c99052006-03-07 23:53:24 -080036
37#include <asm/io.h>
38#include <asm/irq.h>
Stephen Streete0c99052006-03-07 23:53:24 -080039#include <asm/delay.h>
Stephen Streete0c99052006-03-07 23:53:24 -080040
Mika Westerbergcd7bed02013-01-22 12:26:28 +020041#include "spi-pxa2xx.h"
Stephen Streete0c99052006-03-07 23:53:24 -080042
43MODULE_AUTHOR("Stephen Street");
Will Newton037cdaf2007-12-10 15:49:25 -080044MODULE_DESCRIPTION("PXA2xx SSP SPI Controller");
Stephen Streete0c99052006-03-07 23:53:24 -080045MODULE_LICENSE("GPL");
Kay Sievers7e38c3c2008-04-10 21:29:20 -070046MODULE_ALIAS("platform:pxa2xx-spi");
Stephen Streete0c99052006-03-07 23:53:24 -080047
Vernon Sauderf1f640a2008-10-15 22:02:43 -070048#define TIMOUT_DFLT 1000
49
Ned Forresterb97c74b2008-02-23 15:23:40 -080050/*
51 * for testing SSCR1 changes that require SSP restart, basically
52 * everything except the service and interrupt enables, the pxa270 developer
53 * manual says only SSCR1_SCFR, SSCR1_SPH, SSCR1_SPO need to be in this
54 * list, but the PXA255 dev man says all bits without really meaning the
55 * service and interrupt enables
56 */
57#define SSCR1_CHANGE_MASK (SSCR1_TTELP | SSCR1_TTE | SSCR1_SCFR \
Stephen Street8d94cc52006-12-10 02:18:54 -080058 | SSCR1_ECRA | SSCR1_ECRB | SSCR1_SCLKDIR \
Ned Forresterb97c74b2008-02-23 15:23:40 -080059 | SSCR1_SFRMDIR | SSCR1_RWOT | SSCR1_TRAIL \
60 | SSCR1_IFS | SSCR1_STRF | SSCR1_EFWR \
61 | SSCR1_RFT | SSCR1_TFT | SSCR1_MWDS \
62 | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
Stephen Street8d94cc52006-12-10 02:18:54 -080063
Weike Chene5262d02014-11-26 02:35:10 -080064#define QUARK_X1000_SSCR1_CHANGE_MASK (QUARK_X1000_SSCR1_STRF \
65 | QUARK_X1000_SSCR1_EFWR \
66 | QUARK_X1000_SSCR1_RFT \
67 | QUARK_X1000_SSCR1_TFT \
68 | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
69
Mika Westerberga0d26422013-01-22 12:26:32 +020070#define LPSS_RX_THRESH_DFLT 64
71#define LPSS_TX_LOTHRESH_DFLT 160
72#define LPSS_TX_HITHRESH_DFLT 224
73
Weike Chene5262d02014-11-26 02:35:10 -080074struct quark_spi_rate {
75 u32 bitrate;
76 u32 dds_clk_rate;
77 u32 clk_div;
78};
79
80/*
81 * 'rate', 'dds', 'clk_div' lookup table, which is defined in
82 * the Quark SPI datasheet.
83 */
84static const struct quark_spi_rate quark_spi_rate_table[] = {
85/* bitrate, dds_clk_rate, clk_div */
86 {50000000, 0x800000, 0},
87 {40000000, 0x666666, 0},
88 {25000000, 0x400000, 0},
89 {20000000, 0x666666, 1},
90 {16667000, 0x800000, 2},
91 {13333000, 0x666666, 2},
92 {12500000, 0x200000, 0},
93 {10000000, 0x800000, 4},
94 {8000000, 0x666666, 4},
95 {6250000, 0x400000, 3},
96 {5000000, 0x400000, 4},
97 {4000000, 0x666666, 9},
98 {3125000, 0x80000, 0},
99 {2500000, 0x400000, 9},
100 {2000000, 0x666666, 19},
101 {1563000, 0x40000, 0},
102 {1250000, 0x200000, 9},
103 {1000000, 0x400000, 24},
104 {800000, 0x666666, 49},
105 {781250, 0x20000, 0},
106 {625000, 0x200000, 19},
107 {500000, 0x400000, 49},
108 {400000, 0x666666, 99},
109 {390625, 0x10000, 0},
110 {250000, 0x400000, 99},
111 {200000, 0x666666, 199},
112 {195313, 0x8000, 0},
113 {125000, 0x100000, 49},
114 {100000, 0x200000, 124},
115 {50000, 0x100000, 124},
116 {25000, 0x80000, 124},
117 {10016, 0x20000, 77},
118 {5040, 0x20000, 154},
119 {1002, 0x8000, 194},
120};
121
Mika Westerberga0d26422013-01-22 12:26:32 +0200122/* Offset from drv_data->lpss_base */
Mika Westerberg1de70612013-07-03 13:25:06 +0300123#define GENERAL_REG 0x08
124#define GENERAL_REG_RXTO_HOLDOFF_DISABLE BIT(24)
Mika Westerberg0054e282013-03-05 12:05:17 +0200125#define SSP_REG 0x0c
Mika Westerberga0d26422013-01-22 12:26:32 +0200126#define SPI_CS_CONTROL 0x18
127#define SPI_CS_CONTROL_SW_MODE BIT(0)
128#define SPI_CS_CONTROL_CS_HIGH BIT(1)
129
130static bool is_lpss_ssp(const struct driver_data *drv_data)
131{
132 return drv_data->ssp_type == LPSS_SSP;
133}
134
Weike Chene5262d02014-11-26 02:35:10 -0800135static bool is_quark_x1000_ssp(const struct driver_data *drv_data)
136{
137 return drv_data->ssp_type == QUARK_X1000_SSP;
138}
139
Weike Chen4fdb2422014-10-08 08:50:22 -0700140static u32 pxa2xx_spi_get_ssrc1_change_mask(const struct driver_data *drv_data)
141{
142 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800143 case QUARK_X1000_SSP:
144 return QUARK_X1000_SSCR1_CHANGE_MASK;
Weike Chen4fdb2422014-10-08 08:50:22 -0700145 default:
146 return SSCR1_CHANGE_MASK;
147 }
148}
149
150static u32
151pxa2xx_spi_get_rx_default_thre(const struct driver_data *drv_data)
152{
153 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800154 case QUARK_X1000_SSP:
155 return RX_THRESH_QUARK_X1000_DFLT;
Weike Chen4fdb2422014-10-08 08:50:22 -0700156 default:
157 return RX_THRESH_DFLT;
158 }
159}
160
161static bool pxa2xx_spi_txfifo_full(const struct driver_data *drv_data)
162{
Weike Chen4fdb2422014-10-08 08:50:22 -0700163 u32 mask;
164
165 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800166 case QUARK_X1000_SSP:
167 mask = QUARK_X1000_SSSR_TFL_MASK;
168 break;
Weike Chen4fdb2422014-10-08 08:50:22 -0700169 default:
170 mask = SSSR_TFL_MASK;
171 break;
172 }
173
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200174 return (pxa2xx_spi_read(drv_data, SSSR) & mask) == mask;
Weike Chen4fdb2422014-10-08 08:50:22 -0700175}
176
177static void pxa2xx_spi_clear_rx_thre(const struct driver_data *drv_data,
178 u32 *sccr1_reg)
179{
180 u32 mask;
181
182 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800183 case QUARK_X1000_SSP:
184 mask = QUARK_X1000_SSCR1_RFT;
185 break;
Weike Chen4fdb2422014-10-08 08:50:22 -0700186 default:
187 mask = SSCR1_RFT;
188 break;
189 }
190 *sccr1_reg &= ~mask;
191}
192
193static void pxa2xx_spi_set_rx_thre(const struct driver_data *drv_data,
194 u32 *sccr1_reg, u32 threshold)
195{
196 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800197 case QUARK_X1000_SSP:
198 *sccr1_reg |= QUARK_X1000_SSCR1_RxTresh(threshold);
199 break;
Weike Chen4fdb2422014-10-08 08:50:22 -0700200 default:
201 *sccr1_reg |= SSCR1_RxTresh(threshold);
202 break;
203 }
204}
205
206static u32 pxa2xx_configure_sscr0(const struct driver_data *drv_data,
207 u32 clk_div, u8 bits)
208{
209 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800210 case QUARK_X1000_SSP:
211 return clk_div
212 | QUARK_X1000_SSCR0_Motorola
213 | QUARK_X1000_SSCR0_DataSize(bits > 32 ? 8 : bits)
214 | SSCR0_SSE;
Weike Chen4fdb2422014-10-08 08:50:22 -0700215 default:
216 return clk_div
217 | SSCR0_Motorola
218 | SSCR0_DataSize(bits > 16 ? bits - 16 : bits)
219 | SSCR0_SSE
220 | (bits > 16 ? SSCR0_EDSS : 0);
221 }
222}
223
Mika Westerberga0d26422013-01-22 12:26:32 +0200224/*
225 * Read and write LPSS SSP private registers. Caller must first check that
226 * is_lpss_ssp() returns true before these can be called.
227 */
228static u32 __lpss_ssp_read_priv(struct driver_data *drv_data, unsigned offset)
229{
230 WARN_ON(!drv_data->lpss_base);
231 return readl(drv_data->lpss_base + offset);
232}
233
234static void __lpss_ssp_write_priv(struct driver_data *drv_data,
235 unsigned offset, u32 value)
236{
237 WARN_ON(!drv_data->lpss_base);
238 writel(value, drv_data->lpss_base + offset);
239}
240
241/*
242 * lpss_ssp_setup - perform LPSS SSP specific setup
243 * @drv_data: pointer to the driver private data
244 *
245 * Perform LPSS SSP specific setup. This function must be called first if
246 * one is going to use LPSS SSP private registers.
247 */
248static void lpss_ssp_setup(struct driver_data *drv_data)
249{
250 unsigned offset = 0x400;
251 u32 value, orig;
252
Mika Westerberga0d26422013-01-22 12:26:32 +0200253 /*
254 * Perform auto-detection of the LPSS SSP private registers. They
255 * can be either at 1k or 2k offset from the base address.
256 */
257 orig = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
258
Chew, Chiau Eee61f4872014-06-13 23:57:25 +0800259 /* Test SPI_CS_CONTROL_SW_MODE bit enabling */
Mika Westerberga0d26422013-01-22 12:26:32 +0200260 value = orig | SPI_CS_CONTROL_SW_MODE;
261 writel(value, drv_data->ioaddr + offset + SPI_CS_CONTROL);
262 value = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
263 if (value != (orig | SPI_CS_CONTROL_SW_MODE)) {
264 offset = 0x800;
265 goto detection_done;
266 }
267
Chew, Chiau Eee61f4872014-06-13 23:57:25 +0800268 orig = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
269
270 /* Test SPI_CS_CONTROL_SW_MODE bit disabling */
271 value = orig & ~SPI_CS_CONTROL_SW_MODE;
Mika Westerberga0d26422013-01-22 12:26:32 +0200272 writel(value, drv_data->ioaddr + offset + SPI_CS_CONTROL);
273 value = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
Chew, Chiau Eee61f4872014-06-13 23:57:25 +0800274 if (value != (orig & ~SPI_CS_CONTROL_SW_MODE)) {
Mika Westerberga0d26422013-01-22 12:26:32 +0200275 offset = 0x800;
276 goto detection_done;
277 }
278
279detection_done:
280 /* Now set the LPSS base */
281 drv_data->lpss_base = drv_data->ioaddr + offset;
282
283 /* Enable software chip select control */
284 value = SPI_CS_CONTROL_SW_MODE | SPI_CS_CONTROL_CS_HIGH;
285 __lpss_ssp_write_priv(drv_data, SPI_CS_CONTROL, value);
Mika Westerberg0054e282013-03-05 12:05:17 +0200286
287 /* Enable multiblock DMA transfers */
Mika Westerberg1de70612013-07-03 13:25:06 +0300288 if (drv_data->master_info->enable_dma) {
Mika Westerberg0054e282013-03-05 12:05:17 +0200289 __lpss_ssp_write_priv(drv_data, SSP_REG, 1);
Mika Westerberg1de70612013-07-03 13:25:06 +0300290
291 value = __lpss_ssp_read_priv(drv_data, GENERAL_REG);
292 value |= GENERAL_REG_RXTO_HOLDOFF_DISABLE;
293 __lpss_ssp_write_priv(drv_data, GENERAL_REG, value);
294 }
Mika Westerberga0d26422013-01-22 12:26:32 +0200295}
296
297static void lpss_ssp_cs_control(struct driver_data *drv_data, bool enable)
298{
299 u32 value;
300
Mika Westerberga0d26422013-01-22 12:26:32 +0200301 value = __lpss_ssp_read_priv(drv_data, SPI_CS_CONTROL);
302 if (enable)
303 value &= ~SPI_CS_CONTROL_CS_HIGH;
304 else
305 value |= SPI_CS_CONTROL_CS_HIGH;
306 __lpss_ssp_write_priv(drv_data, SPI_CS_CONTROL, value);
307}
308
Eric Miaoa7bb3902009-04-06 19:00:54 -0700309static void cs_assert(struct driver_data *drv_data)
310{
311 struct chip_data *chip = drv_data->cur_chip;
312
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800313 if (drv_data->ssp_type == CE4100_SSP) {
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200314 pxa2xx_spi_write(drv_data, SSSR, drv_data->cur_chip->frm);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800315 return;
316 }
317
Eric Miaoa7bb3902009-04-06 19:00:54 -0700318 if (chip->cs_control) {
319 chip->cs_control(PXA2XX_CS_ASSERT);
320 return;
321 }
322
Mika Westerberga0d26422013-01-22 12:26:32 +0200323 if (gpio_is_valid(chip->gpio_cs)) {
Eric Miaoa7bb3902009-04-06 19:00:54 -0700324 gpio_set_value(chip->gpio_cs, chip->gpio_cs_inverted);
Mika Westerberga0d26422013-01-22 12:26:32 +0200325 return;
326 }
327
Jarkko Nikula7566bcc2014-12-18 15:04:20 +0200328 if (is_lpss_ssp(drv_data))
329 lpss_ssp_cs_control(drv_data, true);
Eric Miaoa7bb3902009-04-06 19:00:54 -0700330}
331
332static void cs_deassert(struct driver_data *drv_data)
333{
334 struct chip_data *chip = drv_data->cur_chip;
335
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800336 if (drv_data->ssp_type == CE4100_SSP)
337 return;
338
Eric Miaoa7bb3902009-04-06 19:00:54 -0700339 if (chip->cs_control) {
Daniel Ribeiro2b2562d2009-04-08 22:48:03 -0300340 chip->cs_control(PXA2XX_CS_DEASSERT);
Eric Miaoa7bb3902009-04-06 19:00:54 -0700341 return;
342 }
343
Mika Westerberga0d26422013-01-22 12:26:32 +0200344 if (gpio_is_valid(chip->gpio_cs)) {
Eric Miaoa7bb3902009-04-06 19:00:54 -0700345 gpio_set_value(chip->gpio_cs, !chip->gpio_cs_inverted);
Mika Westerberga0d26422013-01-22 12:26:32 +0200346 return;
347 }
348
Jarkko Nikula7566bcc2014-12-18 15:04:20 +0200349 if (is_lpss_ssp(drv_data))
350 lpss_ssp_cs_control(drv_data, false);
Eric Miaoa7bb3902009-04-06 19:00:54 -0700351}
352
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200353int pxa2xx_spi_flush(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800354{
355 unsigned long limit = loops_per_jiffy << 1;
356
Stephen Streete0c99052006-03-07 23:53:24 -0800357 do {
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200358 while (pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
359 pxa2xx_spi_read(drv_data, SSDR);
360 } while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_BSY) && --limit);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800361 write_SSSR_CS(drv_data, SSSR_ROR);
Stephen Streete0c99052006-03-07 23:53:24 -0800362
363 return limit;
364}
365
Stephen Street8d94cc52006-12-10 02:18:54 -0800366static int null_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800367{
Stephen Street9708c122006-03-28 14:05:23 -0800368 u8 n_bytes = drv_data->n_bytes;
Stephen Streete0c99052006-03-07 23:53:24 -0800369
Weike Chen4fdb2422014-10-08 08:50:22 -0700370 if (pxa2xx_spi_txfifo_full(drv_data)
Stephen Street8d94cc52006-12-10 02:18:54 -0800371 || (drv_data->tx == drv_data->tx_end))
372 return 0;
373
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200374 pxa2xx_spi_write(drv_data, SSDR, 0);
Stephen Street8d94cc52006-12-10 02:18:54 -0800375 drv_data->tx += n_bytes;
376
377 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800378}
379
Stephen Street8d94cc52006-12-10 02:18:54 -0800380static int null_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800381{
Stephen Street9708c122006-03-28 14:05:23 -0800382 u8 n_bytes = drv_data->n_bytes;
Stephen Streete0c99052006-03-07 23:53:24 -0800383
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200384 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
385 && (drv_data->rx < drv_data->rx_end)) {
386 pxa2xx_spi_read(drv_data, SSDR);
Stephen Streete0c99052006-03-07 23:53:24 -0800387 drv_data->rx += n_bytes;
388 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800389
390 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800391}
392
Stephen Street8d94cc52006-12-10 02:18:54 -0800393static int u8_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800394{
Weike Chen4fdb2422014-10-08 08:50:22 -0700395 if (pxa2xx_spi_txfifo_full(drv_data)
Stephen Street8d94cc52006-12-10 02:18:54 -0800396 || (drv_data->tx == drv_data->tx_end))
397 return 0;
398
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200399 pxa2xx_spi_write(drv_data, SSDR, *(u8 *)(drv_data->tx));
Stephen Street8d94cc52006-12-10 02:18:54 -0800400 ++drv_data->tx;
401
402 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800403}
404
Stephen Street8d94cc52006-12-10 02:18:54 -0800405static int u8_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800406{
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200407 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
408 && (drv_data->rx < drv_data->rx_end)) {
409 *(u8 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
Stephen Streete0c99052006-03-07 23:53:24 -0800410 ++drv_data->rx;
411 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800412
413 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800414}
415
Stephen Street8d94cc52006-12-10 02:18:54 -0800416static int u16_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800417{
Weike Chen4fdb2422014-10-08 08:50:22 -0700418 if (pxa2xx_spi_txfifo_full(drv_data)
Stephen Street8d94cc52006-12-10 02:18:54 -0800419 || (drv_data->tx == drv_data->tx_end))
420 return 0;
421
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200422 pxa2xx_spi_write(drv_data, SSDR, *(u16 *)(drv_data->tx));
Stephen Street8d94cc52006-12-10 02:18:54 -0800423 drv_data->tx += 2;
424
425 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800426}
427
Stephen Street8d94cc52006-12-10 02:18:54 -0800428static int u16_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800429{
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200430 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
431 && (drv_data->rx < drv_data->rx_end)) {
432 *(u16 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
Stephen Streete0c99052006-03-07 23:53:24 -0800433 drv_data->rx += 2;
434 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800435
436 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800437}
Stephen Street8d94cc52006-12-10 02:18:54 -0800438
439static int u32_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800440{
Weike Chen4fdb2422014-10-08 08:50:22 -0700441 if (pxa2xx_spi_txfifo_full(drv_data)
Stephen Street8d94cc52006-12-10 02:18:54 -0800442 || (drv_data->tx == drv_data->tx_end))
443 return 0;
444
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200445 pxa2xx_spi_write(drv_data, SSDR, *(u32 *)(drv_data->tx));
Stephen Street8d94cc52006-12-10 02:18:54 -0800446 drv_data->tx += 4;
447
448 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800449}
450
Stephen Street8d94cc52006-12-10 02:18:54 -0800451static int u32_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800452{
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200453 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
454 && (drv_data->rx < drv_data->rx_end)) {
455 *(u32 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
Stephen Streete0c99052006-03-07 23:53:24 -0800456 drv_data->rx += 4;
457 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800458
459 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800460}
461
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200462void *pxa2xx_spi_next_transfer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800463{
464 struct spi_message *msg = drv_data->cur_msg;
465 struct spi_transfer *trans = drv_data->cur_transfer;
466
467 /* Move to next transfer */
468 if (trans->transfer_list.next != &msg->transfers) {
469 drv_data->cur_transfer =
470 list_entry(trans->transfer_list.next,
471 struct spi_transfer,
472 transfer_list);
473 return RUNNING_STATE;
474 } else
475 return DONE_STATE;
476}
477
Stephen Streete0c99052006-03-07 23:53:24 -0800478/* caller already set message->status; dma and pio irqs are blocked */
Stephen Street5daa3ba2006-05-20 15:00:19 -0700479static void giveback(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800480{
481 struct spi_transfer* last_transfer;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700482 struct spi_message *msg;
Stephen Streete0c99052006-03-07 23:53:24 -0800483
Stephen Street5daa3ba2006-05-20 15:00:19 -0700484 msg = drv_data->cur_msg;
485 drv_data->cur_msg = NULL;
486 drv_data->cur_transfer = NULL;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700487
Axel Lin23e2c2a2014-02-12 22:13:27 +0800488 last_transfer = list_last_entry(&msg->transfers, struct spi_transfer,
Stephen Streete0c99052006-03-07 23:53:24 -0800489 transfer_list);
490
Ned Forrester84235972008-09-13 02:33:17 -0700491 /* Delay if requested before any change in chip select */
492 if (last_transfer->delay_usecs)
493 udelay(last_transfer->delay_usecs);
494
495 /* Drop chip select UNLESS cs_change is true or we are returning
496 * a message with an error, or next message is for another chip
497 */
Stephen Streete0c99052006-03-07 23:53:24 -0800498 if (!last_transfer->cs_change)
Eric Miaoa7bb3902009-04-06 19:00:54 -0700499 cs_deassert(drv_data);
Ned Forrester84235972008-09-13 02:33:17 -0700500 else {
501 struct spi_message *next_msg;
502
503 /* Holding of cs was hinted, but we need to make sure
504 * the next message is for the same chip. Don't waste
505 * time with the following tests unless this was hinted.
506 *
507 * We cannot postpone this until pump_messages, because
508 * after calling msg->complete (below) the driver that
509 * sent the current message could be unloaded, which
510 * could invalidate the cs_control() callback...
511 */
512
513 /* get a pointer to the next message, if any */
Mika Westerberg7f86bde2013-01-22 12:26:26 +0200514 next_msg = spi_get_next_queued_message(drv_data->master);
Ned Forrester84235972008-09-13 02:33:17 -0700515
516 /* see if the next and current messages point
517 * to the same chip
518 */
519 if (next_msg && next_msg->spi != msg->spi)
520 next_msg = NULL;
521 if (!next_msg || msg->state == ERROR_STATE)
Eric Miaoa7bb3902009-04-06 19:00:54 -0700522 cs_deassert(drv_data);
Ned Forrester84235972008-09-13 02:33:17 -0700523 }
Stephen Streete0c99052006-03-07 23:53:24 -0800524
Mika Westerberg7f86bde2013-01-22 12:26:26 +0200525 spi_finalize_current_message(drv_data->master);
Eric Miaoa7bb3902009-04-06 19:00:54 -0700526 drv_data->cur_chip = NULL;
Stephen Streete0c99052006-03-07 23:53:24 -0800527}
528
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800529static void reset_sccr1(struct driver_data *drv_data)
530{
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800531 struct chip_data *chip = drv_data->cur_chip;
532 u32 sccr1_reg;
533
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200534 sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1) & ~drv_data->int_cr1;
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800535 sccr1_reg &= ~SSCR1_RFT;
536 sccr1_reg |= chip->threshold;
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200537 pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800538}
539
Stephen Street8d94cc52006-12-10 02:18:54 -0800540static void int_error_stop(struct driver_data *drv_data, const char* msg)
541{
Stephen Street8d94cc52006-12-10 02:18:54 -0800542 /* Stop and reset SSP */
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800543 write_SSSR_CS(drv_data, drv_data->clear_sr);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800544 reset_sccr1(drv_data);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800545 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200546 pxa2xx_spi_write(drv_data, SSTO, 0);
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200547 pxa2xx_spi_flush(drv_data);
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200548 pxa2xx_spi_write(drv_data, SSCR0,
549 pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE);
Stephen Street8d94cc52006-12-10 02:18:54 -0800550
551 dev_err(&drv_data->pdev->dev, "%s\n", msg);
552
553 drv_data->cur_msg->state = ERROR_STATE;
554 tasklet_schedule(&drv_data->pump_transfers);
555}
556
557static void int_transfer_complete(struct driver_data *drv_data)
558{
Stephen Street8d94cc52006-12-10 02:18:54 -0800559 /* Stop SSP */
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800560 write_SSSR_CS(drv_data, drv_data->clear_sr);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800561 reset_sccr1(drv_data);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800562 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200563 pxa2xx_spi_write(drv_data, SSTO, 0);
Stephen Street8d94cc52006-12-10 02:18:54 -0800564
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300565 /* Update total byte transferred return count actual bytes read */
Stephen Street8d94cc52006-12-10 02:18:54 -0800566 drv_data->cur_msg->actual_length += drv_data->len -
567 (drv_data->rx_end - drv_data->rx);
568
Ned Forrester84235972008-09-13 02:33:17 -0700569 /* Transfer delays and chip select release are
570 * handled in pump_transfers or giveback
571 */
Stephen Street8d94cc52006-12-10 02:18:54 -0800572
573 /* Move to next transfer */
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200574 drv_data->cur_msg->state = pxa2xx_spi_next_transfer(drv_data);
Stephen Street8d94cc52006-12-10 02:18:54 -0800575
576 /* Schedule transfer tasklet */
577 tasklet_schedule(&drv_data->pump_transfers);
578}
579
Stephen Streete0c99052006-03-07 23:53:24 -0800580static irqreturn_t interrupt_transfer(struct driver_data *drv_data)
581{
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200582 u32 irq_mask = (pxa2xx_spi_read(drv_data, SSCR1) & SSCR1_TIE) ?
583 drv_data->mask_sr : drv_data->mask_sr & ~SSSR_TFS;
Stephen Street8d94cc52006-12-10 02:18:54 -0800584
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200585 u32 irq_status = pxa2xx_spi_read(drv_data, SSSR) & irq_mask;
Stephen Streete0c99052006-03-07 23:53:24 -0800586
Stephen Street8d94cc52006-12-10 02:18:54 -0800587 if (irq_status & SSSR_ROR) {
588 int_error_stop(drv_data, "interrupt_transfer: fifo overrun");
589 return IRQ_HANDLED;
590 }
Stephen Streete0c99052006-03-07 23:53:24 -0800591
Stephen Street8d94cc52006-12-10 02:18:54 -0800592 if (irq_status & SSSR_TINT) {
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200593 pxa2xx_spi_write(drv_data, SSSR, SSSR_TINT);
Stephen Street8d94cc52006-12-10 02:18:54 -0800594 if (drv_data->read(drv_data)) {
595 int_transfer_complete(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800596 return IRQ_HANDLED;
597 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800598 }
Stephen Streete0c99052006-03-07 23:53:24 -0800599
Stephen Street8d94cc52006-12-10 02:18:54 -0800600 /* Drain rx fifo, Fill tx fifo and prevent overruns */
601 do {
602 if (drv_data->read(drv_data)) {
603 int_transfer_complete(drv_data);
604 return IRQ_HANDLED;
Stephen Streete0c99052006-03-07 23:53:24 -0800605 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800606 } while (drv_data->write(drv_data));
Stephen Streete0c99052006-03-07 23:53:24 -0800607
Stephen Street8d94cc52006-12-10 02:18:54 -0800608 if (drv_data->read(drv_data)) {
609 int_transfer_complete(drv_data);
610 return IRQ_HANDLED;
611 }
Stephen Streete0c99052006-03-07 23:53:24 -0800612
Stephen Street8d94cc52006-12-10 02:18:54 -0800613 if (drv_data->tx == drv_data->tx_end) {
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800614 u32 bytes_left;
615 u32 sccr1_reg;
616
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200617 sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800618 sccr1_reg &= ~SSCR1_TIE;
619
620 /*
621 * PXA25x_SSP has no timeout, set up rx threshould for the
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300622 * remaining RX bytes.
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800623 */
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800624 if (pxa25x_ssp_comp(drv_data)) {
Weike Chen4fdb2422014-10-08 08:50:22 -0700625 u32 rx_thre;
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800626
Weike Chen4fdb2422014-10-08 08:50:22 -0700627 pxa2xx_spi_clear_rx_thre(drv_data, &sccr1_reg);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800628
629 bytes_left = drv_data->rx_end - drv_data->rx;
630 switch (drv_data->n_bytes) {
631 case 4:
632 bytes_left >>= 1;
633 case 2:
634 bytes_left >>= 1;
Stephen Street8d94cc52006-12-10 02:18:54 -0800635 }
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800636
Weike Chen4fdb2422014-10-08 08:50:22 -0700637 rx_thre = pxa2xx_spi_get_rx_default_thre(drv_data);
638 if (rx_thre > bytes_left)
639 rx_thre = bytes_left;
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800640
Weike Chen4fdb2422014-10-08 08:50:22 -0700641 pxa2xx_spi_set_rx_thre(drv_data, &sccr1_reg, rx_thre);
Stephen Streete0c99052006-03-07 23:53:24 -0800642 }
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200643 pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg);
Stephen Streete0c99052006-03-07 23:53:24 -0800644 }
645
Stephen Street5daa3ba2006-05-20 15:00:19 -0700646 /* We did something */
647 return IRQ_HANDLED;
Stephen Streete0c99052006-03-07 23:53:24 -0800648}
649
David Howells7d12e782006-10-05 14:55:46 +0100650static irqreturn_t ssp_int(int irq, void *dev_id)
Stephen Streete0c99052006-03-07 23:53:24 -0800651{
Jeff Garzikc7bec5a2006-10-06 15:00:58 -0400652 struct driver_data *drv_data = dev_id;
Mika Westerberg7d94a502013-01-22 12:26:30 +0200653 u32 sccr1_reg;
Sebastian Andrzej Siewior49cbb1e2010-11-22 17:12:14 -0800654 u32 mask = drv_data->mask_sr;
655 u32 status;
656
Mika Westerberg7d94a502013-01-22 12:26:30 +0200657 /*
658 * The IRQ might be shared with other peripherals so we must first
659 * check that are we RPM suspended or not. If we are we assume that
660 * the IRQ was not for us (we shouldn't be RPM suspended when the
661 * interrupt is enabled).
662 */
663 if (pm_runtime_suspended(&drv_data->pdev->dev))
664 return IRQ_NONE;
665
Mika Westerberg269e4a42013-09-04 13:37:43 +0300666 /*
667 * If the device is not yet in RPM suspended state and we get an
668 * interrupt that is meant for another device, check if status bits
669 * are all set to one. That means that the device is already
670 * powered off.
671 */
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200672 status = pxa2xx_spi_read(drv_data, SSSR);
Mika Westerberg269e4a42013-09-04 13:37:43 +0300673 if (status == ~0)
674 return IRQ_NONE;
675
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200676 sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1);
Sebastian Andrzej Siewior49cbb1e2010-11-22 17:12:14 -0800677
678 /* Ignore possible writes if we don't need to write */
679 if (!(sccr1_reg & SSCR1_TIE))
680 mask &= ~SSSR_TFS;
681
682 if (!(status & mask))
683 return IRQ_NONE;
Stephen Streete0c99052006-03-07 23:53:24 -0800684
685 if (!drv_data->cur_msg) {
Stephen Street5daa3ba2006-05-20 15:00:19 -0700686
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200687 pxa2xx_spi_write(drv_data, SSCR0,
688 pxa2xx_spi_read(drv_data, SSCR0)
689 & ~SSCR0_SSE);
690 pxa2xx_spi_write(drv_data, SSCR1,
691 pxa2xx_spi_read(drv_data, SSCR1)
692 & ~drv_data->int_cr1);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800693 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200694 pxa2xx_spi_write(drv_data, SSTO, 0);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800695 write_SSSR_CS(drv_data, drv_data->clear_sr);
Stephen Street5daa3ba2006-05-20 15:00:19 -0700696
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +0300697 dev_err(&drv_data->pdev->dev,
698 "bad message state in interrupt handler\n");
Stephen Street5daa3ba2006-05-20 15:00:19 -0700699
Stephen Streete0c99052006-03-07 23:53:24 -0800700 /* Never fail */
701 return IRQ_HANDLED;
702 }
703
704 return drv_data->transfer_handler(drv_data);
705}
706
Weike Chene5262d02014-11-26 02:35:10 -0800707/*
708 * The Quark SPI data sheet gives a table, and for the given 'rate',
709 * the 'dds' and 'clk_div' can be found in the table.
710 */
711static u32 quark_x1000_set_clk_regvals(u32 rate, u32 *dds, u32 *clk_div)
712{
713 unsigned int i;
714
715 for (i = 0; i < ARRAY_SIZE(quark_spi_rate_table); i++) {
716 if (rate >= quark_spi_rate_table[i].bitrate) {
717 *dds = quark_spi_rate_table[i].dds_clk_rate;
718 *clk_div = quark_spi_rate_table[i].clk_div;
719 return quark_spi_rate_table[i].bitrate;
720 }
721 }
722
723 *dds = quark_spi_rate_table[i-1].dds_clk_rate;
724 *clk_div = quark_spi_rate_table[i-1].clk_div;
725
726 return quark_spi_rate_table[i-1].bitrate;
727}
728
Mika Westerberg3343b7a2013-01-22 12:26:27 +0200729static unsigned int ssp_get_clk_div(struct driver_data *drv_data, int rate)
eric miao2f1a74e2007-11-21 18:50:53 +0800730{
Mika Westerberg3343b7a2013-01-22 12:26:27 +0200731 unsigned long ssp_clk = drv_data->max_clk_rate;
732 const struct ssp_device *ssp = drv_data->ssp;
733
734 rate = min_t(int, ssp_clk, rate);
eric miao2f1a74e2007-11-21 18:50:53 +0800735
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800736 if (ssp->type == PXA25x_SSP || ssp->type == CE4100_SSP)
eric miao2f1a74e2007-11-21 18:50:53 +0800737 return ((ssp_clk / (2 * rate) - 1) & 0xff) << 8;
738 else
739 return ((ssp_clk / rate - 1) & 0xfff) << 8;
740}
741
Weike Chene5262d02014-11-26 02:35:10 -0800742static unsigned int pxa2xx_ssp_get_clk_div(struct driver_data *drv_data,
743 struct chip_data *chip, int rate)
744{
745 u32 clk_div;
746
747 switch (drv_data->ssp_type) {
748 case QUARK_X1000_SSP:
749 quark_x1000_set_clk_regvals(rate, &chip->dds_rate, &clk_div);
750 return clk_div << 8;
751 default:
752 return ssp_get_clk_div(drv_data, rate);
753 }
754}
755
Stephen Streete0c99052006-03-07 23:53:24 -0800756static void pump_transfers(unsigned long data)
757{
758 struct driver_data *drv_data = (struct driver_data *)data;
759 struct spi_message *message = NULL;
760 struct spi_transfer *transfer = NULL;
761 struct spi_transfer *previous = NULL;
762 struct chip_data *chip = NULL;
Stephen Street9708c122006-03-28 14:05:23 -0800763 u32 clk_div = 0;
764 u8 bits = 0;
765 u32 speed = 0;
766 u32 cr0;
Stephen Street8d94cc52006-12-10 02:18:54 -0800767 u32 cr1;
768 u32 dma_thresh = drv_data->cur_chip->dma_threshold;
769 u32 dma_burst = drv_data->cur_chip->dma_burst_size;
Weike Chen4fdb2422014-10-08 08:50:22 -0700770 u32 change_mask = pxa2xx_spi_get_ssrc1_change_mask(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800771
772 /* Get current state information */
773 message = drv_data->cur_msg;
774 transfer = drv_data->cur_transfer;
775 chip = drv_data->cur_chip;
776
777 /* Handle for abort */
778 if (message->state == ERROR_STATE) {
779 message->status = -EIO;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700780 giveback(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800781 return;
782 }
783
784 /* Handle end of message */
785 if (message->state == DONE_STATE) {
786 message->status = 0;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700787 giveback(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800788 return;
789 }
790
Ned Forrester84235972008-09-13 02:33:17 -0700791 /* Delay if requested at end of transfer before CS change */
Stephen Streete0c99052006-03-07 23:53:24 -0800792 if (message->state == RUNNING_STATE) {
793 previous = list_entry(transfer->transfer_list.prev,
794 struct spi_transfer,
795 transfer_list);
796 if (previous->delay_usecs)
797 udelay(previous->delay_usecs);
Ned Forrester84235972008-09-13 02:33:17 -0700798
799 /* Drop chip select only if cs_change is requested */
800 if (previous->cs_change)
Eric Miaoa7bb3902009-04-06 19:00:54 -0700801 cs_deassert(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800802 }
803
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200804 /* Check if we can DMA this transfer */
805 if (!pxa2xx_spi_dma_is_possible(transfer->len) && chip->enable_dma) {
Ned Forrester7e964452008-09-13 02:33:18 -0700806
807 /* reject already-mapped transfers; PIO won't always work */
808 if (message->is_dma_mapped
809 || transfer->rx_dma || transfer->tx_dma) {
810 dev_err(&drv_data->pdev->dev,
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +0300811 "pump_transfers: mapped transfer length of "
812 "%u is greater than %d\n",
Ned Forrester7e964452008-09-13 02:33:18 -0700813 transfer->len, MAX_DMA_LEN);
814 message->status = -EINVAL;
815 giveback(drv_data);
816 return;
817 }
818
819 /* warn ... we force this to PIO mode */
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +0300820 dev_warn_ratelimited(&message->spi->dev,
821 "pump_transfers: DMA disabled for transfer length %ld "
822 "greater than %d\n",
823 (long)drv_data->len, MAX_DMA_LEN);
Stephen Street8d94cc52006-12-10 02:18:54 -0800824 }
825
Stephen Streete0c99052006-03-07 23:53:24 -0800826 /* Setup the transfer state based on the type of transfer */
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200827 if (pxa2xx_spi_flush(drv_data) == 0) {
Stephen Streete0c99052006-03-07 23:53:24 -0800828 dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
829 message->status = -EIO;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700830 giveback(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800831 return;
832 }
Stephen Street9708c122006-03-28 14:05:23 -0800833 drv_data->n_bytes = chip->n_bytes;
Stephen Streete0c99052006-03-07 23:53:24 -0800834 drv_data->tx = (void *)transfer->tx_buf;
835 drv_data->tx_end = drv_data->tx + transfer->len;
836 drv_data->rx = transfer->rx_buf;
837 drv_data->rx_end = drv_data->rx + transfer->len;
838 drv_data->rx_dma = transfer->rx_dma;
839 drv_data->tx_dma = transfer->tx_dma;
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200840 drv_data->len = transfer->len;
Stephen Streete0c99052006-03-07 23:53:24 -0800841 drv_data->write = drv_data->tx ? chip->write : null_writer;
842 drv_data->read = drv_data->rx ? chip->read : null_reader;
Stephen Street9708c122006-03-28 14:05:23 -0800843
844 /* Change speed and bit per word on a per transfer */
Stephen Street8d94cc52006-12-10 02:18:54 -0800845 cr0 = chip->cr0;
Stephen Street9708c122006-03-28 14:05:23 -0800846 if (transfer->speed_hz || transfer->bits_per_word) {
847
Stephen Street9708c122006-03-28 14:05:23 -0800848 bits = chip->bits_per_word;
849 speed = chip->speed_hz;
850
851 if (transfer->speed_hz)
852 speed = transfer->speed_hz;
853
854 if (transfer->bits_per_word)
855 bits = transfer->bits_per_word;
856
Weike Chene5262d02014-11-26 02:35:10 -0800857 clk_div = pxa2xx_ssp_get_clk_div(drv_data, chip, speed);
Stephen Street9708c122006-03-28 14:05:23 -0800858
859 if (bits <= 8) {
860 drv_data->n_bytes = 1;
Stephen Street9708c122006-03-28 14:05:23 -0800861 drv_data->read = drv_data->read != null_reader ?
862 u8_reader : null_reader;
863 drv_data->write = drv_data->write != null_writer ?
864 u8_writer : null_writer;
865 } else if (bits <= 16) {
866 drv_data->n_bytes = 2;
Stephen Street9708c122006-03-28 14:05:23 -0800867 drv_data->read = drv_data->read != null_reader ?
868 u16_reader : null_reader;
869 drv_data->write = drv_data->write != null_writer ?
870 u16_writer : null_writer;
871 } else if (bits <= 32) {
872 drv_data->n_bytes = 4;
Stephen Street9708c122006-03-28 14:05:23 -0800873 drv_data->read = drv_data->read != null_reader ?
874 u32_reader : null_reader;
875 drv_data->write = drv_data->write != null_writer ?
876 u32_writer : null_writer;
877 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800878 /* if bits/word is changed in dma mode, then must check the
879 * thresholds and burst also */
880 if (chip->enable_dma) {
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200881 if (pxa2xx_spi_set_dma_burst_and_threshold(chip,
882 message->spi,
Stephen Street8d94cc52006-12-10 02:18:54 -0800883 bits, &dma_burst,
884 &dma_thresh))
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +0300885 dev_warn_ratelimited(&message->spi->dev,
886 "pump_transfers: DMA burst size reduced to match bits_per_word\n");
Stephen Street8d94cc52006-12-10 02:18:54 -0800887 }
Stephen Street9708c122006-03-28 14:05:23 -0800888
Weike Chen4fdb2422014-10-08 08:50:22 -0700889 cr0 = pxa2xx_configure_sscr0(drv_data, clk_div, bits);
Stephen Street9708c122006-03-28 14:05:23 -0800890 }
891
Stephen Streete0c99052006-03-07 23:53:24 -0800892 message->state = RUNNING_STATE;
893
Ned Forrester7e964452008-09-13 02:33:18 -0700894 drv_data->dma_mapped = 0;
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200895 if (pxa2xx_spi_dma_is_possible(drv_data->len))
896 drv_data->dma_mapped = pxa2xx_spi_map_dma_buffers(drv_data);
Ned Forrester7e964452008-09-13 02:33:18 -0700897 if (drv_data->dma_mapped) {
Stephen Streete0c99052006-03-07 23:53:24 -0800898
899 /* Ensure we have the correct interrupt handler */
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200900 drv_data->transfer_handler = pxa2xx_spi_dma_transfer;
Stephen Streete0c99052006-03-07 23:53:24 -0800901
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200902 pxa2xx_spi_dma_prepare(drv_data, dma_burst);
Stephen Streete0c99052006-03-07 23:53:24 -0800903
Stephen Street8d94cc52006-12-10 02:18:54 -0800904 /* Clear status and start DMA engine */
905 cr1 = chip->cr1 | dma_thresh | drv_data->dma_cr1;
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200906 pxa2xx_spi_write(drv_data, SSSR, drv_data->clear_sr);
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200907
908 pxa2xx_spi_dma_start(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800909 } else {
910 /* Ensure we have the correct interrupt handler */
911 drv_data->transfer_handler = interrupt_transfer;
912
Stephen Street8d94cc52006-12-10 02:18:54 -0800913 /* Clear status */
914 cr1 = chip->cr1 | chip->threshold | drv_data->int_cr1;
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800915 write_SSSR_CS(drv_data, drv_data->clear_sr);
Stephen Street8d94cc52006-12-10 02:18:54 -0800916 }
917
Mika Westerberga0d26422013-01-22 12:26:32 +0200918 if (is_lpss_ssp(drv_data)) {
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200919 if ((pxa2xx_spi_read(drv_data, SSIRF) & 0xff)
920 != chip->lpss_rx_threshold)
921 pxa2xx_spi_write(drv_data, SSIRF,
922 chip->lpss_rx_threshold);
923 if ((pxa2xx_spi_read(drv_data, SSITF) & 0xffff)
924 != chip->lpss_tx_threshold)
925 pxa2xx_spi_write(drv_data, SSITF,
926 chip->lpss_tx_threshold);
Mika Westerberga0d26422013-01-22 12:26:32 +0200927 }
928
Weike Chene5262d02014-11-26 02:35:10 -0800929 if (is_quark_x1000_ssp(drv_data) &&
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200930 (pxa2xx_spi_read(drv_data, DDS_RATE) != chip->dds_rate))
931 pxa2xx_spi_write(drv_data, DDS_RATE, chip->dds_rate);
Weike Chene5262d02014-11-26 02:35:10 -0800932
Stephen Street8d94cc52006-12-10 02:18:54 -0800933 /* see if we need to reload the config registers */
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200934 if ((pxa2xx_spi_read(drv_data, SSCR0) != cr0)
935 || (pxa2xx_spi_read(drv_data, SSCR1) & change_mask)
936 != (cr1 & change_mask)) {
Ned Forresterb97c74b2008-02-23 15:23:40 -0800937 /* stop the SSP, and update the other bits */
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200938 pxa2xx_spi_write(drv_data, SSCR0, cr0 & ~SSCR0_SSE);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800939 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200940 pxa2xx_spi_write(drv_data, SSTO, chip->timeout);
Ned Forresterb97c74b2008-02-23 15:23:40 -0800941 /* first set CR1 without interrupt and service enables */
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200942 pxa2xx_spi_write(drv_data, SSCR1, cr1 & change_mask);
Ned Forresterb97c74b2008-02-23 15:23:40 -0800943 /* restart the SSP */
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200944 pxa2xx_spi_write(drv_data, SSCR0, cr0);
Ned Forresterb97c74b2008-02-23 15:23:40 -0800945
Stephen Street8d94cc52006-12-10 02:18:54 -0800946 } else {
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800947 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200948 pxa2xx_spi_write(drv_data, SSTO, chip->timeout);
Stephen Streete0c99052006-03-07 23:53:24 -0800949 }
Ned Forresterb97c74b2008-02-23 15:23:40 -0800950
Eric Miaoa7bb3902009-04-06 19:00:54 -0700951 cs_assert(drv_data);
Ned Forresterb97c74b2008-02-23 15:23:40 -0800952
953 /* after chip select, release the data by enabling service
954 * requests and interrupts, without changing any mode bits */
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200955 pxa2xx_spi_write(drv_data, SSCR1, cr1);
Stephen Streete0c99052006-03-07 23:53:24 -0800956}
957
Mika Westerberg7f86bde2013-01-22 12:26:26 +0200958static int pxa2xx_spi_transfer_one_message(struct spi_master *master,
959 struct spi_message *msg)
Stephen Streete0c99052006-03-07 23:53:24 -0800960{
Mika Westerberg7f86bde2013-01-22 12:26:26 +0200961 struct driver_data *drv_data = spi_master_get_devdata(master);
Stephen Streete0c99052006-03-07 23:53:24 -0800962
Mika Westerberg7f86bde2013-01-22 12:26:26 +0200963 drv_data->cur_msg = msg;
Stephen Streete0c99052006-03-07 23:53:24 -0800964 /* Initial message state*/
965 drv_data->cur_msg->state = START_STATE;
966 drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
967 struct spi_transfer,
968 transfer_list);
969
Stephen Street8d94cc52006-12-10 02:18:54 -0800970 /* prepare to setup the SSP, in pump_transfers, using the per
971 * chip configuration */
Stephen Streete0c99052006-03-07 23:53:24 -0800972 drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
Stephen Streete0c99052006-03-07 23:53:24 -0800973
974 /* Mark as busy and launch transfers */
975 tasklet_schedule(&drv_data->pump_transfers);
Stephen Streete0c99052006-03-07 23:53:24 -0800976 return 0;
977}
978
Mika Westerberg7d94a502013-01-22 12:26:30 +0200979static int pxa2xx_spi_unprepare_transfer(struct spi_master *master)
980{
981 struct driver_data *drv_data = spi_master_get_devdata(master);
982
983 /* Disable the SSP now */
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200984 pxa2xx_spi_write(drv_data, SSCR0,
985 pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE);
Mika Westerberg7d94a502013-01-22 12:26:30 +0200986
Mika Westerberg7d94a502013-01-22 12:26:30 +0200987 return 0;
988}
989
Eric Miaoa7bb3902009-04-06 19:00:54 -0700990static int setup_cs(struct spi_device *spi, struct chip_data *chip,
991 struct pxa2xx_spi_chip *chip_info)
992{
993 int err = 0;
994
995 if (chip == NULL || chip_info == NULL)
996 return 0;
997
998 /* NOTE: setup() can be called multiple times, possibly with
999 * different chip_info, release previously requested GPIO
1000 */
1001 if (gpio_is_valid(chip->gpio_cs))
1002 gpio_free(chip->gpio_cs);
1003
1004 /* If (*cs_control) is provided, ignore GPIO chip select */
1005 if (chip_info->cs_control) {
1006 chip->cs_control = chip_info->cs_control;
1007 return 0;
1008 }
1009
1010 if (gpio_is_valid(chip_info->gpio_cs)) {
1011 err = gpio_request(chip_info->gpio_cs, "SPI_CS");
1012 if (err) {
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +03001013 dev_err(&spi->dev, "failed to request chip select GPIO%d\n",
1014 chip_info->gpio_cs);
Eric Miaoa7bb3902009-04-06 19:00:54 -07001015 return err;
1016 }
1017
1018 chip->gpio_cs = chip_info->gpio_cs;
1019 chip->gpio_cs_inverted = spi->mode & SPI_CS_HIGH;
1020
1021 err = gpio_direction_output(chip->gpio_cs,
1022 !chip->gpio_cs_inverted);
1023 }
1024
1025 return err;
1026}
1027
Stephen Streete0c99052006-03-07 23:53:24 -08001028static int setup(struct spi_device *spi)
1029{
1030 struct pxa2xx_spi_chip *chip_info = NULL;
1031 struct chip_data *chip;
1032 struct driver_data *drv_data = spi_master_get_devdata(spi->master);
1033 unsigned int clk_div;
Mika Westerberga0d26422013-01-22 12:26:32 +02001034 uint tx_thres, tx_hi_thres, rx_thres;
1035
Weike Chene5262d02014-11-26 02:35:10 -08001036 switch (drv_data->ssp_type) {
1037 case QUARK_X1000_SSP:
1038 tx_thres = TX_THRESH_QUARK_X1000_DFLT;
1039 tx_hi_thres = 0;
1040 rx_thres = RX_THRESH_QUARK_X1000_DFLT;
1041 break;
1042 case LPSS_SSP:
Mika Westerberga0d26422013-01-22 12:26:32 +02001043 tx_thres = LPSS_TX_LOTHRESH_DFLT;
1044 tx_hi_thres = LPSS_TX_HITHRESH_DFLT;
1045 rx_thres = LPSS_RX_THRESH_DFLT;
Weike Chene5262d02014-11-26 02:35:10 -08001046 break;
1047 default:
Mika Westerberga0d26422013-01-22 12:26:32 +02001048 tx_thres = TX_THRESH_DFLT;
1049 tx_hi_thres = 0;
1050 rx_thres = RX_THRESH_DFLT;
Weike Chene5262d02014-11-26 02:35:10 -08001051 break;
Mika Westerberga0d26422013-01-22 12:26:32 +02001052 }
Stephen Streete0c99052006-03-07 23:53:24 -08001053
Stephen Street8d94cc52006-12-10 02:18:54 -08001054 /* Only alloc on first setup */
Stephen Streete0c99052006-03-07 23:53:24 -08001055 chip = spi_get_ctldata(spi);
Stephen Street8d94cc52006-12-10 02:18:54 -08001056 if (!chip) {
Stephen Streete0c99052006-03-07 23:53:24 -08001057 chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
Jingoo Han9deae452014-04-29 17:19:38 +09001058 if (!chip)
Stephen Streete0c99052006-03-07 23:53:24 -08001059 return -ENOMEM;
1060
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001061 if (drv_data->ssp_type == CE4100_SSP) {
1062 if (spi->chip_select > 4) {
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +03001063 dev_err(&spi->dev,
1064 "failed setup: cs number must not be > 4.\n");
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001065 kfree(chip);
1066 return -EINVAL;
1067 }
1068
1069 chip->frm = spi->chip_select;
1070 } else
1071 chip->gpio_cs = -1;
Stephen Streete0c99052006-03-07 23:53:24 -08001072 chip->enable_dma = 0;
Vernon Sauderf1f640a2008-10-15 22:02:43 -07001073 chip->timeout = TIMOUT_DFLT;
Stephen Streete0c99052006-03-07 23:53:24 -08001074 }
1075
Stephen Street8d94cc52006-12-10 02:18:54 -08001076 /* protocol drivers may change the chip settings, so...
1077 * if chip_info exists, use it */
1078 chip_info = spi->controller_data;
1079
Stephen Streete0c99052006-03-07 23:53:24 -08001080 /* chip_info isn't always needed */
Stephen Street8d94cc52006-12-10 02:18:54 -08001081 chip->cr1 = 0;
Stephen Streete0c99052006-03-07 23:53:24 -08001082 if (chip_info) {
Vernon Sauderf1f640a2008-10-15 22:02:43 -07001083 if (chip_info->timeout)
1084 chip->timeout = chip_info->timeout;
1085 if (chip_info->tx_threshold)
1086 tx_thres = chip_info->tx_threshold;
Mika Westerberga0d26422013-01-22 12:26:32 +02001087 if (chip_info->tx_hi_threshold)
1088 tx_hi_thres = chip_info->tx_hi_threshold;
Vernon Sauderf1f640a2008-10-15 22:02:43 -07001089 if (chip_info->rx_threshold)
1090 rx_thres = chip_info->rx_threshold;
1091 chip->enable_dma = drv_data->master_info->enable_dma;
Stephen Streete0c99052006-03-07 23:53:24 -08001092 chip->dma_threshold = 0;
Stephen Streete0c99052006-03-07 23:53:24 -08001093 if (chip_info->enable_loopback)
1094 chip->cr1 = SSCR1_LBM;
Mika Westerberga3496852013-01-22 12:26:33 +02001095 } else if (ACPI_HANDLE(&spi->dev)) {
1096 /*
1097 * Slave devices enumerated from ACPI namespace don't
1098 * usually have chip_info but we still might want to use
1099 * DMA with them.
1100 */
1101 chip->enable_dma = drv_data->master_info->enable_dma;
Stephen Streete0c99052006-03-07 23:53:24 -08001102 }
1103
Mika Westerberga0d26422013-01-22 12:26:32 +02001104 chip->lpss_rx_threshold = SSIRF_RxThresh(rx_thres);
1105 chip->lpss_tx_threshold = SSITF_TxLoThresh(tx_thres)
1106 | SSITF_TxHiThresh(tx_hi_thres);
1107
Stephen Street8d94cc52006-12-10 02:18:54 -08001108 /* set dma burst and threshold outside of chip_info path so that if
1109 * chip_info goes away after setting chip->enable_dma, the
1110 * burst and threshold can still respond to changes in bits_per_word */
1111 if (chip->enable_dma) {
1112 /* set up legal burst and threshold for dma */
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001113 if (pxa2xx_spi_set_dma_burst_and_threshold(chip, spi,
1114 spi->bits_per_word,
Stephen Street8d94cc52006-12-10 02:18:54 -08001115 &chip->dma_burst_size,
1116 &chip->dma_threshold)) {
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +03001117 dev_warn(&spi->dev,
1118 "in setup: DMA burst size reduced to match bits_per_word\n");
Stephen Street8d94cc52006-12-10 02:18:54 -08001119 }
1120 }
1121
Weike Chene5262d02014-11-26 02:35:10 -08001122 clk_div = pxa2xx_ssp_get_clk_div(drv_data, chip, spi->max_speed_hz);
Stephen Street9708c122006-03-28 14:05:23 -08001123 chip->speed_hz = spi->max_speed_hz;
Stephen Streete0c99052006-03-07 23:53:24 -08001124
Weike Chen4fdb2422014-10-08 08:50:22 -07001125 chip->cr0 = pxa2xx_configure_sscr0(drv_data, clk_div,
1126 spi->bits_per_word);
Weike Chene5262d02014-11-26 02:35:10 -08001127 switch (drv_data->ssp_type) {
1128 case QUARK_X1000_SSP:
1129 chip->threshold = (QUARK_X1000_SSCR1_RxTresh(rx_thres)
1130 & QUARK_X1000_SSCR1_RFT)
1131 | (QUARK_X1000_SSCR1_TxTresh(tx_thres)
1132 & QUARK_X1000_SSCR1_TFT);
1133 break;
1134 default:
1135 chip->threshold = (SSCR1_RxTresh(rx_thres) & SSCR1_RFT) |
1136 (SSCR1_TxTresh(tx_thres) & SSCR1_TFT);
1137 break;
1138 }
1139
Justin Clacherty7f6ee1a2007-01-26 00:56:44 -08001140 chip->cr1 &= ~(SSCR1_SPO | SSCR1_SPH);
1141 chip->cr1 |= (((spi->mode & SPI_CPHA) != 0) ? SSCR1_SPH : 0)
1142 | (((spi->mode & SPI_CPOL) != 0) ? SSCR1_SPO : 0);
Stephen Streete0c99052006-03-07 23:53:24 -08001143
Mika Westerbergb8331722013-01-22 12:26:31 +02001144 if (spi->mode & SPI_LOOP)
1145 chip->cr1 |= SSCR1_LBM;
1146
Stephen Streete0c99052006-03-07 23:53:24 -08001147 /* NOTE: PXA25x_SSP _could_ use external clocking ... */
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001148 if (!pxa25x_ssp_comp(drv_data))
David Brownell7d077192009-06-17 16:26:03 -07001149 dev_dbg(&spi->dev, "%ld Hz actual, %s\n",
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001150 drv_data->max_clk_rate
Eric Miaoc9840da2010-03-16 16:48:01 +08001151 / (1 + ((chip->cr0 & SSCR0_SCR(0xfff)) >> 8)),
1152 chip->enable_dma ? "DMA" : "PIO");
Stephen Streete0c99052006-03-07 23:53:24 -08001153 else
David Brownell7d077192009-06-17 16:26:03 -07001154 dev_dbg(&spi->dev, "%ld Hz actual, %s\n",
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001155 drv_data->max_clk_rate / 2
Eric Miaoc9840da2010-03-16 16:48:01 +08001156 / (1 + ((chip->cr0 & SSCR0_SCR(0x0ff)) >> 8)),
1157 chip->enable_dma ? "DMA" : "PIO");
Stephen Streete0c99052006-03-07 23:53:24 -08001158
1159 if (spi->bits_per_word <= 8) {
1160 chip->n_bytes = 1;
Stephen Streete0c99052006-03-07 23:53:24 -08001161 chip->read = u8_reader;
1162 chip->write = u8_writer;
1163 } else if (spi->bits_per_word <= 16) {
1164 chip->n_bytes = 2;
Stephen Streete0c99052006-03-07 23:53:24 -08001165 chip->read = u16_reader;
1166 chip->write = u16_writer;
1167 } else if (spi->bits_per_word <= 32) {
Weike Chene5262d02014-11-26 02:35:10 -08001168 if (!is_quark_x1000_ssp(drv_data))
1169 chip->cr0 |= SSCR0_EDSS;
Stephen Streete0c99052006-03-07 23:53:24 -08001170 chip->n_bytes = 4;
Stephen Streete0c99052006-03-07 23:53:24 -08001171 chip->read = u32_reader;
1172 chip->write = u32_writer;
Stephen Streete0c99052006-03-07 23:53:24 -08001173 }
Stephen Street9708c122006-03-28 14:05:23 -08001174 chip->bits_per_word = spi->bits_per_word;
Stephen Streete0c99052006-03-07 23:53:24 -08001175
1176 spi_set_ctldata(spi, chip);
1177
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001178 if (drv_data->ssp_type == CE4100_SSP)
1179 return 0;
1180
Eric Miaoa7bb3902009-04-06 19:00:54 -07001181 return setup_cs(spi, chip, chip_info);
Stephen Streete0c99052006-03-07 23:53:24 -08001182}
1183
Hans-Peter Nilsson0ffa0282007-02-12 00:52:45 -08001184static void cleanup(struct spi_device *spi)
Stephen Streete0c99052006-03-07 23:53:24 -08001185{
Hans-Peter Nilsson0ffa0282007-02-12 00:52:45 -08001186 struct chip_data *chip = spi_get_ctldata(spi);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001187 struct driver_data *drv_data = spi_master_get_devdata(spi->master);
Stephen Streete0c99052006-03-07 23:53:24 -08001188
Daniel Ribeiro7348d822009-05-12 13:19:36 -07001189 if (!chip)
1190 return;
1191
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001192 if (drv_data->ssp_type != CE4100_SSP && gpio_is_valid(chip->gpio_cs))
Eric Miaoa7bb3902009-04-06 19:00:54 -07001193 gpio_free(chip->gpio_cs);
1194
Stephen Streete0c99052006-03-07 23:53:24 -08001195 kfree(chip);
1196}
1197
Mika Westerberga3496852013-01-22 12:26:33 +02001198#ifdef CONFIG_ACPI
Mika Westerberga3496852013-01-22 12:26:33 +02001199static struct pxa2xx_spi_master *
1200pxa2xx_spi_acpi_get_pdata(struct platform_device *pdev)
1201{
1202 struct pxa2xx_spi_master *pdata;
Mika Westerberga3496852013-01-22 12:26:33 +02001203 struct acpi_device *adev;
1204 struct ssp_device *ssp;
1205 struct resource *res;
1206 int devid;
1207
1208 if (!ACPI_HANDLE(&pdev->dev) ||
1209 acpi_bus_get_device(ACPI_HANDLE(&pdev->dev), &adev))
1210 return NULL;
1211
Mika Westerbergcc0ee982013-06-20 17:44:22 +03001212 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
Jingoo Han9deae452014-04-29 17:19:38 +09001213 if (!pdata)
Mika Westerberga3496852013-01-22 12:26:33 +02001214 return NULL;
Mika Westerberga3496852013-01-22 12:26:33 +02001215
1216 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1217 if (!res)
1218 return NULL;
1219
1220 ssp = &pdata->ssp;
1221
1222 ssp->phys_base = res->start;
Sachin Kamatcbfd6a22013-04-08 15:49:33 +05301223 ssp->mmio_base = devm_ioremap_resource(&pdev->dev, res);
1224 if (IS_ERR(ssp->mmio_base))
Mika Westerberg6dc81f62013-05-13 13:45:09 +03001225 return NULL;
Mika Westerberga3496852013-01-22 12:26:33 +02001226
1227 ssp->clk = devm_clk_get(&pdev->dev, NULL);
1228 ssp->irq = platform_get_irq(pdev, 0);
1229 ssp->type = LPSS_SSP;
1230 ssp->pdev = pdev;
1231
1232 ssp->port_id = -1;
1233 if (adev->pnp.unique_id && !kstrtoint(adev->pnp.unique_id, 0, &devid))
1234 ssp->port_id = devid;
1235
1236 pdata->num_chipselect = 1;
Mika Westerbergcddb3392013-05-13 13:45:10 +03001237 pdata->enable_dma = true;
Mika Westerberga3496852013-01-22 12:26:33 +02001238
1239 return pdata;
1240}
1241
1242static struct acpi_device_id pxa2xx_spi_acpi_match[] = {
1243 { "INT33C0", 0 },
1244 { "INT33C1", 0 },
Mika Westerberg54acbd92013-11-12 12:06:21 +02001245 { "INT3430", 0 },
1246 { "INT3431", 0 },
Mika Westerberg4b30f2a2013-05-13 13:45:11 +03001247 { "80860F0E", 0 },
Alan Coxaca26362014-08-20 13:57:26 +03001248 { "8086228E", 0 },
Mika Westerberga3496852013-01-22 12:26:33 +02001249 { },
1250};
1251MODULE_DEVICE_TABLE(acpi, pxa2xx_spi_acpi_match);
1252#else
1253static inline struct pxa2xx_spi_master *
1254pxa2xx_spi_acpi_get_pdata(struct platform_device *pdev)
1255{
1256 return NULL;
1257}
1258#endif
1259
Grant Likelyfd4a3192012-12-07 16:57:14 +00001260static int pxa2xx_spi_probe(struct platform_device *pdev)
Stephen Streete0c99052006-03-07 23:53:24 -08001261{
1262 struct device *dev = &pdev->dev;
1263 struct pxa2xx_spi_master *platform_info;
1264 struct spi_master *master;
Guennadi Liakhovetski65a00a22008-10-15 22:02:42 -07001265 struct driver_data *drv_data;
eric miao2f1a74e2007-11-21 18:50:53 +08001266 struct ssp_device *ssp;
Guennadi Liakhovetski65a00a22008-10-15 22:02:42 -07001267 int status;
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001268 u32 tmp;
Stephen Streete0c99052006-03-07 23:53:24 -08001269
Mika Westerberg851bacf2013-01-07 12:44:33 +02001270 platform_info = dev_get_platdata(dev);
1271 if (!platform_info) {
Mika Westerberga3496852013-01-22 12:26:33 +02001272 platform_info = pxa2xx_spi_acpi_get_pdata(pdev);
1273 if (!platform_info) {
1274 dev_err(&pdev->dev, "missing platform data\n");
1275 return -ENODEV;
1276 }
Mika Westerberg851bacf2013-01-07 12:44:33 +02001277 }
Stephen Streete0c99052006-03-07 23:53:24 -08001278
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001279 ssp = pxa_ssp_request(pdev->id, pdev->name);
Mika Westerberg851bacf2013-01-07 12:44:33 +02001280 if (!ssp)
1281 ssp = &platform_info->ssp;
1282
1283 if (!ssp->mmio_base) {
1284 dev_err(&pdev->dev, "failed to get ssp\n");
Stephen Streete0c99052006-03-07 23:53:24 -08001285 return -ENODEV;
1286 }
1287
1288 /* Allocate master with space for drv_data and null dma buffer */
1289 master = spi_alloc_master(dev, sizeof(struct driver_data) + 16);
1290 if (!master) {
Guennadi Liakhovetski65a00a22008-10-15 22:02:42 -07001291 dev_err(&pdev->dev, "cannot alloc spi_master\n");
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001292 pxa_ssp_free(ssp);
Stephen Streete0c99052006-03-07 23:53:24 -08001293 return -ENOMEM;
1294 }
1295 drv_data = spi_master_get_devdata(master);
1296 drv_data->master = master;
1297 drv_data->master_info = platform_info;
1298 drv_data->pdev = pdev;
eric miao2f1a74e2007-11-21 18:50:53 +08001299 drv_data->ssp = ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001300
Sebastian Andrzej Siewior21486af2010-10-08 18:11:19 +02001301 master->dev.parent = &pdev->dev;
Sebastian Andrzej Siewior21486af2010-10-08 18:11:19 +02001302 master->dev.of_node = pdev->dev.of_node;
David Brownelle7db06b2009-06-17 16:26:04 -07001303 /* the spi->mode bits understood by this driver: */
Mika Westerbergb8331722013-01-22 12:26:31 +02001304 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LOOP;
David Brownelle7db06b2009-06-17 16:26:04 -07001305
Mika Westerberg851bacf2013-01-07 12:44:33 +02001306 master->bus_num = ssp->port_id;
Stephen Streete0c99052006-03-07 23:53:24 -08001307 master->num_chipselect = platform_info->num_chipselect;
Mike Rapoport7ad0ba92009-04-06 19:00:57 -07001308 master->dma_alignment = DMA_ALIGNMENT;
Stephen Streete0c99052006-03-07 23:53:24 -08001309 master->cleanup = cleanup;
1310 master->setup = setup;
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001311 master->transfer_one_message = pxa2xx_spi_transfer_one_message;
Mika Westerberg7d94a502013-01-22 12:26:30 +02001312 master->unprepare_transfer_hardware = pxa2xx_spi_unprepare_transfer;
Mark Brown7dd62782013-07-28 15:35:21 +01001313 master->auto_runtime_pm = true;
Stephen Streete0c99052006-03-07 23:53:24 -08001314
eric miao2f1a74e2007-11-21 18:50:53 +08001315 drv_data->ssp_type = ssp->type;
Mika Westerberg2b9b84f2013-01-22 12:26:25 +02001316 drv_data->null_dma_buf = (u32 *)PTR_ALIGN(&drv_data[1], DMA_ALIGNMENT);
Stephen Streete0c99052006-03-07 23:53:24 -08001317
eric miao2f1a74e2007-11-21 18:50:53 +08001318 drv_data->ioaddr = ssp->mmio_base;
1319 drv_data->ssdr_physical = ssp->phys_base + SSDR;
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001320 if (pxa25x_ssp_comp(drv_data)) {
Weike Chene5262d02014-11-26 02:35:10 -08001321 switch (drv_data->ssp_type) {
1322 case QUARK_X1000_SSP:
1323 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
1324 break;
1325 default:
1326 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16);
1327 break;
1328 }
1329
Stephen Streete0c99052006-03-07 23:53:24 -08001330 drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE;
1331 drv_data->dma_cr1 = 0;
1332 drv_data->clear_sr = SSSR_ROR;
1333 drv_data->mask_sr = SSSR_RFS | SSSR_TFS | SSSR_ROR;
1334 } else {
Stephen Warren24778be2013-05-21 20:36:35 -06001335 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
Stephen Streete0c99052006-03-07 23:53:24 -08001336 drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE | SSCR1_TINTE;
Mika Westerberg59288082013-01-22 12:26:29 +02001337 drv_data->dma_cr1 = DEFAULT_DMA_CR1;
Stephen Streete0c99052006-03-07 23:53:24 -08001338 drv_data->clear_sr = SSSR_ROR | SSSR_TINT;
1339 drv_data->mask_sr = SSSR_TINT | SSSR_RFS | SSSR_TFS | SSSR_ROR;
1340 }
1341
Sebastian Andrzej Siewior49cbb1e2010-11-22 17:12:14 -08001342 status = request_irq(ssp->irq, ssp_int, IRQF_SHARED, dev_name(dev),
1343 drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001344 if (status < 0) {
Guennadi Liakhovetski65a00a22008-10-15 22:02:42 -07001345 dev_err(&pdev->dev, "cannot get IRQ %d\n", ssp->irq);
Stephen Streete0c99052006-03-07 23:53:24 -08001346 goto out_error_master_alloc;
1347 }
1348
1349 /* Setup DMA if requested */
1350 drv_data->tx_channel = -1;
1351 drv_data->rx_channel = -1;
1352 if (platform_info->enable_dma) {
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001353 status = pxa2xx_spi_dma_setup(drv_data);
1354 if (status) {
Mika Westerbergcddb3392013-05-13 13:45:10 +03001355 dev_dbg(dev, "no DMA channels available, using PIO\n");
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001356 platform_info->enable_dma = false;
Stephen Streete0c99052006-03-07 23:53:24 -08001357 }
Stephen Streete0c99052006-03-07 23:53:24 -08001358 }
1359
1360 /* Enable SOC clock */
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001361 clk_prepare_enable(ssp->clk);
1362
1363 drv_data->max_clk_rate = clk_get_rate(ssp->clk);
Stephen Streete0c99052006-03-07 23:53:24 -08001364
1365 /* Load default SSP configuration */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001366 pxa2xx_spi_write(drv_data, SSCR0, 0);
Weike Chene5262d02014-11-26 02:35:10 -08001367 switch (drv_data->ssp_type) {
1368 case QUARK_X1000_SSP:
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001369 tmp = QUARK_X1000_SSCR1_RxTresh(RX_THRESH_QUARK_X1000_DFLT)
1370 | QUARK_X1000_SSCR1_TxTresh(TX_THRESH_QUARK_X1000_DFLT);
1371 pxa2xx_spi_write(drv_data, SSCR1, tmp);
Weike Chene5262d02014-11-26 02:35:10 -08001372
1373 /* using the Motorola SPI protocol and use 8 bit frame */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001374 pxa2xx_spi_write(drv_data, SSCR0,
1375 QUARK_X1000_SSCR0_Motorola
1376 | QUARK_X1000_SSCR0_DataSize(8));
Weike Chene5262d02014-11-26 02:35:10 -08001377 break;
1378 default:
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001379 tmp = SSCR1_RxTresh(RX_THRESH_DFLT) |
1380 SSCR1_TxTresh(TX_THRESH_DFLT);
1381 pxa2xx_spi_write(drv_data, SSCR1, tmp);
1382 tmp = SSCR0_SCR(2) | SSCR0_Motorola | SSCR0_DataSize(8);
1383 pxa2xx_spi_write(drv_data, SSCR0, tmp);
Weike Chene5262d02014-11-26 02:35:10 -08001384 break;
1385 }
1386
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001387 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001388 pxa2xx_spi_write(drv_data, SSTO, 0);
Weike Chene5262d02014-11-26 02:35:10 -08001389
1390 if (!is_quark_x1000_ssp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001391 pxa2xx_spi_write(drv_data, SSPSP, 0);
Stephen Streete0c99052006-03-07 23:53:24 -08001392
Jarkko Nikula7566bcc2014-12-18 15:04:20 +02001393 if (is_lpss_ssp(drv_data))
1394 lpss_ssp_setup(drv_data);
Mika Westerberga0d26422013-01-22 12:26:32 +02001395
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001396 tasklet_init(&drv_data->pump_transfers, pump_transfers,
1397 (unsigned long)drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001398
Antonio Ospite836d1a22014-05-30 18:18:09 +02001399 pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
1400 pm_runtime_use_autosuspend(&pdev->dev);
1401 pm_runtime_set_active(&pdev->dev);
1402 pm_runtime_enable(&pdev->dev);
1403
Stephen Streete0c99052006-03-07 23:53:24 -08001404 /* Register with the SPI framework */
1405 platform_set_drvdata(pdev, drv_data);
Jingoo Hana807fcd2013-09-24 13:46:55 +09001406 status = devm_spi_register_master(&pdev->dev, master);
Stephen Streete0c99052006-03-07 23:53:24 -08001407 if (status != 0) {
1408 dev_err(&pdev->dev, "problem registering spi master\n");
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001409 goto out_error_clock_enabled;
Stephen Streete0c99052006-03-07 23:53:24 -08001410 }
1411
1412 return status;
1413
Stephen Streete0c99052006-03-07 23:53:24 -08001414out_error_clock_enabled:
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001415 clk_disable_unprepare(ssp->clk);
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001416 pxa2xx_spi_dma_release(drv_data);
eric miao2f1a74e2007-11-21 18:50:53 +08001417 free_irq(ssp->irq, drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001418
1419out_error_master_alloc:
1420 spi_master_put(master);
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001421 pxa_ssp_free(ssp);
Stephen Streete0c99052006-03-07 23:53:24 -08001422 return status;
1423}
1424
1425static int pxa2xx_spi_remove(struct platform_device *pdev)
1426{
1427 struct driver_data *drv_data = platform_get_drvdata(pdev);
Julia Lawall51e911e2009-01-06 14:41:45 -08001428 struct ssp_device *ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001429
1430 if (!drv_data)
1431 return 0;
Julia Lawall51e911e2009-01-06 14:41:45 -08001432 ssp = drv_data->ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001433
Mika Westerberg7d94a502013-01-22 12:26:30 +02001434 pm_runtime_get_sync(&pdev->dev);
1435
Stephen Streete0c99052006-03-07 23:53:24 -08001436 /* Disable the SSP at the peripheral and SOC level */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001437 pxa2xx_spi_write(drv_data, SSCR0, 0);
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001438 clk_disable_unprepare(ssp->clk);
Stephen Streete0c99052006-03-07 23:53:24 -08001439
1440 /* Release DMA */
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001441 if (drv_data->master_info->enable_dma)
1442 pxa2xx_spi_dma_release(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001443
Mika Westerberg7d94a502013-01-22 12:26:30 +02001444 pm_runtime_put_noidle(&pdev->dev);
1445 pm_runtime_disable(&pdev->dev);
1446
Stephen Streete0c99052006-03-07 23:53:24 -08001447 /* Release IRQ */
eric miao2f1a74e2007-11-21 18:50:53 +08001448 free_irq(ssp->irq, drv_data);
1449
1450 /* Release SSP */
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001451 pxa_ssp_free(ssp);
Stephen Streete0c99052006-03-07 23:53:24 -08001452
Stephen Streete0c99052006-03-07 23:53:24 -08001453 return 0;
1454}
1455
1456static void pxa2xx_spi_shutdown(struct platform_device *pdev)
1457{
1458 int status = 0;
1459
1460 if ((status = pxa2xx_spi_remove(pdev)) != 0)
1461 dev_err(&pdev->dev, "shutdown failed with %d\n", status);
1462}
1463
Mika Westerberg382cebb2014-01-16 14:50:55 +02001464#ifdef CONFIG_PM_SLEEP
Mike Rapoport86d25932009-07-21 17:50:16 +03001465static int pxa2xx_spi_suspend(struct device *dev)
Stephen Streete0c99052006-03-07 23:53:24 -08001466{
Mike Rapoport86d25932009-07-21 17:50:16 +03001467 struct driver_data *drv_data = dev_get_drvdata(dev);
eric miao2f1a74e2007-11-21 18:50:53 +08001468 struct ssp_device *ssp = drv_data->ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001469 int status = 0;
1470
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001471 status = spi_master_suspend(drv_data->master);
Stephen Streete0c99052006-03-07 23:53:24 -08001472 if (status != 0)
1473 return status;
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001474 pxa2xx_spi_write(drv_data, SSCR0, 0);
Dmitry Eremin-Solenikov2b9375b2014-11-06 14:08:29 +03001475
1476 if (!pm_runtime_suspended(dev))
1477 clk_disable_unprepare(ssp->clk);
Stephen Streete0c99052006-03-07 23:53:24 -08001478
1479 return 0;
1480}
1481
Mike Rapoport86d25932009-07-21 17:50:16 +03001482static int pxa2xx_spi_resume(struct device *dev)
Stephen Streete0c99052006-03-07 23:53:24 -08001483{
Mike Rapoport86d25932009-07-21 17:50:16 +03001484 struct driver_data *drv_data = dev_get_drvdata(dev);
eric miao2f1a74e2007-11-21 18:50:53 +08001485 struct ssp_device *ssp = drv_data->ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001486 int status = 0;
1487
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001488 pxa2xx_spi_dma_resume(drv_data);
Daniel Ribeiro148da332009-04-21 12:24:43 -07001489
Stephen Streete0c99052006-03-07 23:53:24 -08001490 /* Enable the SSP clock */
Dmitry Eremin-Solenikov2b9375b2014-11-06 14:08:29 +03001491 if (!pm_runtime_suspended(dev))
1492 clk_prepare_enable(ssp->clk);
Stephen Streete0c99052006-03-07 23:53:24 -08001493
Chew, Chiau Eec50325f2013-11-29 02:13:11 +08001494 /* Restore LPSS private register bits */
Jarkko Nikula48421ad2015-01-28 10:09:42 +02001495 if (is_lpss_ssp(drv_data))
1496 lpss_ssp_setup(drv_data);
Chew, Chiau Eec50325f2013-11-29 02:13:11 +08001497
Stephen Streete0c99052006-03-07 23:53:24 -08001498 /* Start the queue running */
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001499 status = spi_master_resume(drv_data->master);
Stephen Streete0c99052006-03-07 23:53:24 -08001500 if (status != 0) {
Mike Rapoport86d25932009-07-21 17:50:16 +03001501 dev_err(dev, "problem starting queue (%d)\n", status);
Stephen Streete0c99052006-03-07 23:53:24 -08001502 return status;
1503 }
1504
1505 return 0;
1506}
Mika Westerberg7d94a502013-01-22 12:26:30 +02001507#endif
1508
Rafael J. Wysockiec833052014-12-13 00:41:15 +01001509#ifdef CONFIG_PM
Mika Westerberg7d94a502013-01-22 12:26:30 +02001510static int pxa2xx_spi_runtime_suspend(struct device *dev)
1511{
1512 struct driver_data *drv_data = dev_get_drvdata(dev);
1513
1514 clk_disable_unprepare(drv_data->ssp->clk);
1515 return 0;
1516}
1517
1518static int pxa2xx_spi_runtime_resume(struct device *dev)
1519{
1520 struct driver_data *drv_data = dev_get_drvdata(dev);
1521
1522 clk_prepare_enable(drv_data->ssp->clk);
1523 return 0;
1524}
1525#endif
Mike Rapoport86d25932009-07-21 17:50:16 +03001526
Alexey Dobriyan47145212009-12-14 18:00:08 -08001527static const struct dev_pm_ops pxa2xx_spi_pm_ops = {
Mika Westerberg7d94a502013-01-22 12:26:30 +02001528 SET_SYSTEM_SLEEP_PM_OPS(pxa2xx_spi_suspend, pxa2xx_spi_resume)
1529 SET_RUNTIME_PM_OPS(pxa2xx_spi_runtime_suspend,
1530 pxa2xx_spi_runtime_resume, NULL)
Mike Rapoport86d25932009-07-21 17:50:16 +03001531};
Stephen Streete0c99052006-03-07 23:53:24 -08001532
1533static struct platform_driver driver = {
1534 .driver = {
Mike Rapoport86d25932009-07-21 17:50:16 +03001535 .name = "pxa2xx-spi",
Mike Rapoport86d25932009-07-21 17:50:16 +03001536 .pm = &pxa2xx_spi_pm_ops,
Mika Westerberga3496852013-01-22 12:26:33 +02001537 .acpi_match_table = ACPI_PTR(pxa2xx_spi_acpi_match),
Stephen Streete0c99052006-03-07 23:53:24 -08001538 },
Sebastian Andrzej Siewiorfbd29a12010-11-19 09:00:11 -08001539 .probe = pxa2xx_spi_probe,
David Brownelld1e44d92007-10-16 01:27:46 -07001540 .remove = pxa2xx_spi_remove,
Stephen Streete0c99052006-03-07 23:53:24 -08001541 .shutdown = pxa2xx_spi_shutdown,
Stephen Streete0c99052006-03-07 23:53:24 -08001542};
1543
1544static int __init pxa2xx_spi_init(void)
1545{
Sebastian Andrzej Siewiorfbd29a12010-11-19 09:00:11 -08001546 return platform_driver_register(&driver);
Stephen Streete0c99052006-03-07 23:53:24 -08001547}
Antonio Ospite5b61a742009-09-22 16:46:10 -07001548subsys_initcall(pxa2xx_spi_init);
Stephen Streete0c99052006-03-07 23:53:24 -08001549
1550static void __exit pxa2xx_spi_exit(void)
1551{
1552 platform_driver_unregister(&driver);
1553}
1554module_exit(pxa2xx_spi_exit);