blob: 954a862ec4aaa4315d0b1697489c4f949e9d4ebf [file] [log] [blame]
Alessandro Rubini28ad94e2009-07-02 19:06:47 +01001/*
Linus Walleija0719f52010-09-13 13:40:04 +01002 * linux/arch/arm/plat-nomadik/timer.c
Alessandro Rubini28ad94e2009-07-02 19:06:47 +01003 *
4 * Copyright (C) 2008 STMicroelectronics
Alessandro Rubinib102c012010-03-05 12:38:51 +01005 * Copyright (C) 2010 Alessandro Rubini
Linus Walleij8fbb97a22010-11-19 10:16:05 +01006 * Copyright (C) 2010 Linus Walleij for ST-Ericsson
Alessandro Rubini28ad94e2009-07-02 19:06:47 +01007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2, as
10 * published by the Free Software Foundation.
11 */
12#include <linux/init.h>
13#include <linux/interrupt.h>
14#include <linux/irq.h>
15#include <linux/io.h>
16#include <linux/clockchips.h>
Linus Walleijba327b12010-05-26 07:38:54 +010017#include <linux/clk.h>
Alessandro Rubini28ad94e2009-07-02 19:06:47 +010018#include <linux/jiffies.h>
Linus Walleijba327b12010-05-26 07:38:54 +010019#include <linux/err.h>
Alessandro Rubini28ad94e2009-07-02 19:06:47 +010020#include <asm/mach/time.h>
Russell Kingec05aa12010-12-15 21:53:02 +000021#include <asm/sched_clock.h>
Alessandro Rubini28ad94e2009-07-02 19:06:47 +010022
Jonas Aaberg05387a92011-09-20 11:18:27 +020023/*
24 * Guaranteed runtime conversion range in seconds for
25 * the clocksource and clockevent.
26 */
27#define MTU_MIN_RANGE 4
28
29/*
30 * The MTU device hosts four different counters, with 4 set of
31 * registers. These are register names.
32 */
33
34#define MTU_IMSC 0x00 /* Interrupt mask set/clear */
35#define MTU_RIS 0x04 /* Raw interrupt status */
36#define MTU_MIS 0x08 /* Masked interrupt status */
37#define MTU_ICR 0x0C /* Interrupt clear register */
38
39/* per-timer registers take 0..3 as argument */
40#define MTU_LR(x) (0x10 + 0x10 * (x) + 0x00) /* Load value */
41#define MTU_VAL(x) (0x10 + 0x10 * (x) + 0x04) /* Current value */
42#define MTU_CR(x) (0x10 + 0x10 * (x) + 0x08) /* Control reg */
43#define MTU_BGLR(x) (0x10 + 0x10 * (x) + 0x0c) /* At next overflow */
44
45/* bits for the control register */
46#define MTU_CRn_ENA 0x80
47#define MTU_CRn_PERIODIC 0x40 /* if 0 = free-running */
48#define MTU_CRn_PRESCALE_MASK 0x0c
49#define MTU_CRn_PRESCALE_1 0x00
50#define MTU_CRn_PRESCALE_16 0x04
51#define MTU_CRn_PRESCALE_256 0x08
52#define MTU_CRn_32BITS 0x02
53#define MTU_CRn_ONESHOT 0x01 /* if 0 = wraps reloading from BGLR*/
54
55/* Other registers are usual amba/primecell registers, currently not used */
56#define MTU_ITCR 0xff0
57#define MTU_ITOP 0xff4
58
59#define MTU_PERIPH_ID0 0xfe0
60#define MTU_PERIPH_ID1 0xfe4
61#define MTU_PERIPH_ID2 0xfe8
62#define MTU_PERIPH_ID3 0xfeC
63
64#define MTU_PCELL0 0xff0
65#define MTU_PCELL1 0xff4
66#define MTU_PCELL2 0xff8
67#define MTU_PCELL3 0xffC
Alessandro Rubini28ad94e2009-07-02 19:06:47 +010068
Linus Walleijb9576622012-01-11 09:46:59 +010069static void __iomem *mtu_base;
Jonas Aaberg2f73a062011-09-14 10:32:51 +020070static bool clkevt_periodic;
71static u32 clk_prescale;
72static u32 nmdk_cycle; /* write-once */
73
Mattias Wallincba13832011-05-27 10:29:25 +020074#ifdef CONFIG_NOMADIK_MTU_SCHED_CLOCK
Linus Walleij2a847512010-05-07 10:03:02 +010075/*
Linus Walleij2a847512010-05-07 10:03:02 +010076 * Override the global weak sched_clock symbol with this
77 * local implementation which uses the clocksource to get some
Linus Walleij8fbb97a22010-11-19 10:16:05 +010078 * better resolution when scheduling the kernel.
Linus Walleij2a847512010-05-07 10:03:02 +010079 */
Marc Zyngier2f0778af2011-12-15 12:19:23 +010080static u32 notrace nomadik_read_sched_clock(void)
Linus Walleij2a847512010-05-07 10:03:02 +010081{
Linus Walleij8fbb97a22010-11-19 10:16:05 +010082 if (unlikely(!mtu_base))
83 return 0;
84
Marc Zyngier2f0778af2011-12-15 12:19:23 +010085 return -readl(mtu_base + MTU_VAL(0));
Linus Walleij2a847512010-05-07 10:03:02 +010086}
Mattias Wallincba13832011-05-27 10:29:25 +020087#endif
Jonas Aaberg2f73a062011-09-14 10:32:51 +020088
Alessandro Rubinib102c012010-03-05 12:38:51 +010089/* Clockevent device: use one-shot mode */
Jonas Aaberg2f73a062011-09-14 10:32:51 +020090static int nmdk_clkevt_next(unsigned long evt, struct clock_event_device *ev)
91{
92 writel(1 << 1, mtu_base + MTU_IMSC);
93 writel(evt, mtu_base + MTU_LR(1));
94 /* Load highest value, enable device, enable interrupts */
95 writel(MTU_CRn_ONESHOT | clk_prescale |
96 MTU_CRn_32BITS | MTU_CRn_ENA,
97 mtu_base + MTU_CR(1));
98
99 return 0;
100}
101
Jonas Aaberg05387a92011-09-20 11:18:27 +0200102void nmdk_clkevt_reset(void)
Jonas Aaberg2f73a062011-09-14 10:32:51 +0200103{
104 if (clkevt_periodic) {
105
106 /* Timer: configure load and background-load, and fire it up */
107 writel(nmdk_cycle, mtu_base + MTU_LR(1));
108 writel(nmdk_cycle, mtu_base + MTU_BGLR(1));
109
110 writel(MTU_CRn_PERIODIC | clk_prescale |
111 MTU_CRn_32BITS | MTU_CRn_ENA,
112 mtu_base + MTU_CR(1));
113 writel(1 << 1, mtu_base + MTU_IMSC);
114 } else {
115 /* Generate an interrupt to start the clockevent again */
116 (void) nmdk_clkevt_next(nmdk_cycle, NULL);
117 }
118}
119
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100120static void nmdk_clkevt_mode(enum clock_event_mode mode,
121 struct clock_event_device *dev)
122{
Alessandro Rubinib102c012010-03-05 12:38:51 +0100123
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100124 switch (mode) {
125 case CLOCK_EVT_MODE_PERIODIC:
Jonas Aaberg2f73a062011-09-14 10:32:51 +0200126 clkevt_periodic = true;
127 nmdk_clkevt_reset();
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100128 break;
129 case CLOCK_EVT_MODE_ONESHOT:
Jonas Aaberg2f73a062011-09-14 10:32:51 +0200130 clkevt_periodic = false;
Alessandro Rubinib102c012010-03-05 12:38:51 +0100131 break;
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100132 case CLOCK_EVT_MODE_SHUTDOWN:
133 case CLOCK_EVT_MODE_UNUSED:
Alessandro Rubinib102c012010-03-05 12:38:51 +0100134 writel(0, mtu_base + MTU_IMSC);
Linus Walleij29179472010-06-01 08:26:49 +0100135 /* disable timer */
Jonas Aaberg2f73a062011-09-14 10:32:51 +0200136 writel(0, mtu_base + MTU_CR(1));
Linus Walleij29179472010-06-01 08:26:49 +0100137 /* load some high default value */
138 writel(0xffffffff, mtu_base + MTU_LR(1));
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100139 break;
140 case CLOCK_EVT_MODE_RESUME:
141 break;
142 }
143}
144
145static struct clock_event_device nmdk_clkevt = {
Alessandro Rubinib102c012010-03-05 12:38:51 +0100146 .name = "mtu_1",
Jonas Aaberg2f73a062011-09-14 10:32:51 +0200147 .features = CLOCK_EVT_FEAT_ONESHOT | CLOCK_EVT_FEAT_PERIODIC,
Alessandro Rubinib102c012010-03-05 12:38:51 +0100148 .rating = 200,
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100149 .set_mode = nmdk_clkevt_mode,
Alessandro Rubinib102c012010-03-05 12:38:51 +0100150 .set_next_event = nmdk_clkevt_next,
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100151};
152
153/*
Alessandro Rubinib102c012010-03-05 12:38:51 +0100154 * IRQ Handler for timer 1 of the MTU block.
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100155 */
156static irqreturn_t nmdk_timer_interrupt(int irq, void *dev_id)
157{
Alessandro Rubinib102c012010-03-05 12:38:51 +0100158 struct clock_event_device *evdev = dev_id;
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100159
Alessandro Rubinib102c012010-03-05 12:38:51 +0100160 writel(1 << 1, mtu_base + MTU_ICR); /* Interrupt clear reg */
161 evdev->event_handler(evdev);
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100162 return IRQ_HANDLED;
163}
164
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100165static struct irqaction nmdk_timer_irq = {
166 .name = "Nomadik Timer Tick",
167 .flags = IRQF_DISABLED | IRQF_TIMER,
168 .handler = nmdk_timer_interrupt,
Alessandro Rubinib102c012010-03-05 12:38:51 +0100169 .dev_id = &nmdk_clkevt,
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100170};
171
Jonas Aaberg05387a92011-09-20 11:18:27 +0200172void nmdk_clksrc_reset(void)
Jonas Aaberg2f73a062011-09-14 10:32:51 +0200173{
174 /* Disable */
175 writel(0, mtu_base + MTU_CR(0));
176
177 /* ClockSource: configure load and background-load, and fire it up */
178 writel(nmdk_cycle, mtu_base + MTU_LR(0));
179 writel(nmdk_cycle, mtu_base + MTU_BGLR(0));
180
181 writel(clk_prescale | MTU_CRn_32BITS | MTU_CRn_ENA,
182 mtu_base + MTU_CR(0));
183}
184
Linus Walleijb9576622012-01-11 09:46:59 +0100185void __init nmdk_timer_init(void __iomem *base)
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100186{
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100187 unsigned long rate;
Linus Walleijba327b12010-05-26 07:38:54 +0100188 struct clk *clk0;
Linus Walleijba327b12010-05-26 07:38:54 +0100189
Linus Walleijb9576622012-01-11 09:46:59 +0100190 mtu_base = base;
Linus Walleijba327b12010-05-26 07:38:54 +0100191 clk0 = clk_get_sys("mtu0", NULL);
192 BUG_ON(IS_ERR(clk0));
Linus Walleijd3e8b752012-01-11 09:51:14 +0100193 BUG_ON(clk_prepare(clk0) < 0);
194 BUG_ON(clk_enable(clk0) < 0);
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100195
Alessandro Rubinib102c012010-03-05 12:38:51 +0100196 /*
Linus Walleija0719f52010-09-13 13:40:04 +0100197 * Tick rate is 2.4MHz for Nomadik and 2.4Mhz, 100MHz or 133 MHz
198 * for ux500.
199 * Use a divide-by-16 counter if the tick rate is more than 32MHz.
200 * At 32 MHz, the timer (with 32 bit counter) can be programmed
201 * to wake-up at a max 127s a head in time. Dividing a 2.4 MHz timer
202 * with 16 gives too low timer resolution.
Alessandro Rubinib102c012010-03-05 12:38:51 +0100203 */
Linus Walleijba327b12010-05-26 07:38:54 +0100204 rate = clk_get_rate(clk0);
Linus Walleija0719f52010-09-13 13:40:04 +0100205 if (rate > 32000000) {
Alessandro Rubinib102c012010-03-05 12:38:51 +0100206 rate /= 16;
Jonas Aaberg2f73a062011-09-14 10:32:51 +0200207 clk_prescale = MTU_CRn_PRESCALE_16;
Alessandro Rubinib102c012010-03-05 12:38:51 +0100208 } else {
Jonas Aaberg2f73a062011-09-14 10:32:51 +0200209 clk_prescale = MTU_CRn_PRESCALE_1;
Alessandro Rubinib102c012010-03-05 12:38:51 +0100210 }
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100211
Jonas Aaberg2f73a062011-09-14 10:32:51 +0200212 nmdk_cycle = (rate + HZ/2) / HZ;
213
214
Alessandro Rubinib102c012010-03-05 12:38:51 +0100215 /* Timer 0 is the free running clocksource */
Jonas Aaberg2f73a062011-09-14 10:32:51 +0200216 nmdk_clksrc_reset();
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100217
Russell Kingbfe45e02011-05-08 15:33:30 +0100218 if (clocksource_mmio_init(mtu_base + MTU_VAL(0), "mtu_0",
219 rate, 200, 32, clocksource_mmio_readl_down))
Alessandro Rubinib102c012010-03-05 12:38:51 +0100220 pr_err("timer: failed to initialize clock source %s\n",
Russell Kingbfe45e02011-05-08 15:33:30 +0100221 "mtu_0");
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100222
Mattias Wallincba13832011-05-27 10:29:25 +0200223#ifdef CONFIG_NOMADIK_MTU_SCHED_CLOCK
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100224 setup_sched_clock(nomadik_read_sched_clock, 32, rate);
Mattias Wallincba13832011-05-27 10:29:25 +0200225#endif
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100226
Linus Walleij99f76892010-09-13 13:38:55 +0100227 /* Timer 1 is used for events */
228
Linus Walleij29179472010-06-01 08:26:49 +0100229 clockevents_calc_mult_shift(&nmdk_clkevt, rate, MTU_MIN_RANGE);
230
Alessandro Rubinib102c012010-03-05 12:38:51 +0100231 nmdk_clkevt.max_delta_ns =
232 clockevent_delta2ns(0xffffffff, &nmdk_clkevt);
233 nmdk_clkevt.min_delta_ns =
234 clockevent_delta2ns(0x00000002, &nmdk_clkevt);
235 nmdk_clkevt.cpumask = cpumask_of(0);
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100236
237 /* Register irq and clockevents */
238 setup_irq(IRQ_MTU0, &nmdk_timer_irq);
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100239 clockevents_register_device(&nmdk_clkevt);
240}