blob: a04b5215b6d88a540cce085c05f301fdb619e1f9 [file] [log] [blame]
Alessandro Rubini28ad94e2009-07-02 19:06:47 +01001/*
Linus Walleija0719f52010-09-13 13:40:04 +01002 * linux/arch/arm/plat-nomadik/timer.c
Alessandro Rubini28ad94e2009-07-02 19:06:47 +01003 *
4 * Copyright (C) 2008 STMicroelectronics
Alessandro Rubinib102c012010-03-05 12:38:51 +01005 * Copyright (C) 2010 Alessandro Rubini
Linus Walleij8fbb97a22010-11-19 10:16:05 +01006 * Copyright (C) 2010 Linus Walleij for ST-Ericsson
Alessandro Rubini28ad94e2009-07-02 19:06:47 +01007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2, as
10 * published by the Free Software Foundation.
11 */
12#include <linux/init.h>
13#include <linux/interrupt.h>
14#include <linux/irq.h>
15#include <linux/io.h>
16#include <linux/clockchips.h>
Linus Walleijba327b12010-05-26 07:38:54 +010017#include <linux/clk.h>
Alessandro Rubini28ad94e2009-07-02 19:06:47 +010018#include <linux/jiffies.h>
Linus Walleijba327b12010-05-26 07:38:54 +010019#include <linux/err.h>
Russell King5e06b642010-12-15 19:19:25 +000020#include <linux/sched.h>
Alessandro Rubini28ad94e2009-07-02 19:06:47 +010021#include <asm/mach/time.h>
Russell Kingec05aa12010-12-15 21:53:02 +000022#include <asm/sched_clock.h>
Alessandro Rubini28ad94e2009-07-02 19:06:47 +010023
Srinidhi Kasagar59b559d2009-11-12 06:20:54 +010024#include <plat/mtu.h>
Alessandro Rubini28ad94e2009-07-02 19:06:47 +010025
Jonas Aaberg2f73a062011-09-14 10:32:51 +020026static bool clkevt_periodic;
27static u32 clk_prescale;
28static u32 nmdk_cycle; /* write-once */
29
Linus Walleij8fbb97a22010-11-19 10:16:05 +010030void __iomem *mtu_base; /* Assigned by machine code */
Jonas Aaberg2f73a062011-09-14 10:32:51 +020031
Mattias Wallincba13832011-05-27 10:29:25 +020032#ifdef CONFIG_NOMADIK_MTU_SCHED_CLOCK
Linus Walleij2a847512010-05-07 10:03:02 +010033/*
Linus Walleij2a847512010-05-07 10:03:02 +010034 * Override the global weak sched_clock symbol with this
35 * local implementation which uses the clocksource to get some
Linus Walleij8fbb97a22010-11-19 10:16:05 +010036 * better resolution when scheduling the kernel.
Linus Walleij2a847512010-05-07 10:03:02 +010037 */
Russell Kingec05aa12010-12-15 21:53:02 +000038static DEFINE_CLOCK_DATA(cd);
Linus Walleij8fbb97a22010-11-19 10:16:05 +010039
Linus Walleij2a847512010-05-07 10:03:02 +010040unsigned long long notrace sched_clock(void)
41{
Russell Kingec05aa12010-12-15 21:53:02 +000042 u32 cyc;
Linus Walleij8fbb97a22010-11-19 10:16:05 +010043
44 if (unlikely(!mtu_base))
45 return 0;
46
Russell Kingec05aa12010-12-15 21:53:02 +000047 cyc = -readl(mtu_base + MTU_VAL(0));
48 return cyc_to_sched_clock(&cd, cyc, (u32)~0);
Linus Walleij8fbb97a22010-11-19 10:16:05 +010049}
50
Russell Kingec05aa12010-12-15 21:53:02 +000051static void notrace nomadik_update_sched_clock(void)
Linus Walleij8fbb97a22010-11-19 10:16:05 +010052{
Russell Kingec05aa12010-12-15 21:53:02 +000053 u32 cyc = -readl(mtu_base + MTU_VAL(0));
54 update_sched_clock(&cd, cyc, (u32)~0);
Linus Walleij2a847512010-05-07 10:03:02 +010055}
Mattias Wallincba13832011-05-27 10:29:25 +020056#endif
Jonas Aaberg2f73a062011-09-14 10:32:51 +020057
Alessandro Rubinib102c012010-03-05 12:38:51 +010058/* Clockevent device: use one-shot mode */
Jonas Aaberg2f73a062011-09-14 10:32:51 +020059static int nmdk_clkevt_next(unsigned long evt, struct clock_event_device *ev)
60{
61 writel(1 << 1, mtu_base + MTU_IMSC);
62 writel(evt, mtu_base + MTU_LR(1));
63 /* Load highest value, enable device, enable interrupts */
64 writel(MTU_CRn_ONESHOT | clk_prescale |
65 MTU_CRn_32BITS | MTU_CRn_ENA,
66 mtu_base + MTU_CR(1));
67
68 return 0;
69}
70
71static void nmdk_clkevt_reset(void)
72{
73 if (clkevt_periodic) {
74
75 /* Timer: configure load and background-load, and fire it up */
76 writel(nmdk_cycle, mtu_base + MTU_LR(1));
77 writel(nmdk_cycle, mtu_base + MTU_BGLR(1));
78
79 writel(MTU_CRn_PERIODIC | clk_prescale |
80 MTU_CRn_32BITS | MTU_CRn_ENA,
81 mtu_base + MTU_CR(1));
82 writel(1 << 1, mtu_base + MTU_IMSC);
83 } else {
84 /* Generate an interrupt to start the clockevent again */
85 (void) nmdk_clkevt_next(nmdk_cycle, NULL);
86 }
87}
88
Alessandro Rubini28ad94e2009-07-02 19:06:47 +010089static void nmdk_clkevt_mode(enum clock_event_mode mode,
90 struct clock_event_device *dev)
91{
Alessandro Rubinib102c012010-03-05 12:38:51 +010092
Alessandro Rubini28ad94e2009-07-02 19:06:47 +010093 switch (mode) {
94 case CLOCK_EVT_MODE_PERIODIC:
Jonas Aaberg2f73a062011-09-14 10:32:51 +020095 clkevt_periodic = true;
96 nmdk_clkevt_reset();
Alessandro Rubini28ad94e2009-07-02 19:06:47 +010097 break;
98 case CLOCK_EVT_MODE_ONESHOT:
Jonas Aaberg2f73a062011-09-14 10:32:51 +020099 clkevt_periodic = false;
Alessandro Rubinib102c012010-03-05 12:38:51 +0100100 break;
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100101 case CLOCK_EVT_MODE_SHUTDOWN:
102 case CLOCK_EVT_MODE_UNUSED:
Alessandro Rubinib102c012010-03-05 12:38:51 +0100103 writel(0, mtu_base + MTU_IMSC);
Linus Walleij29179472010-06-01 08:26:49 +0100104 /* disable timer */
Jonas Aaberg2f73a062011-09-14 10:32:51 +0200105 writel(0, mtu_base + MTU_CR(1));
Linus Walleij29179472010-06-01 08:26:49 +0100106 /* load some high default value */
107 writel(0xffffffff, mtu_base + MTU_LR(1));
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100108 break;
109 case CLOCK_EVT_MODE_RESUME:
110 break;
111 }
112}
113
114static struct clock_event_device nmdk_clkevt = {
Alessandro Rubinib102c012010-03-05 12:38:51 +0100115 .name = "mtu_1",
Jonas Aaberg2f73a062011-09-14 10:32:51 +0200116 .features = CLOCK_EVT_FEAT_ONESHOT | CLOCK_EVT_FEAT_PERIODIC,
Alessandro Rubinib102c012010-03-05 12:38:51 +0100117 .rating = 200,
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100118 .set_mode = nmdk_clkevt_mode,
Alessandro Rubinib102c012010-03-05 12:38:51 +0100119 .set_next_event = nmdk_clkevt_next,
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100120};
121
122/*
Alessandro Rubinib102c012010-03-05 12:38:51 +0100123 * IRQ Handler for timer 1 of the MTU block.
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100124 */
125static irqreturn_t nmdk_timer_interrupt(int irq, void *dev_id)
126{
Alessandro Rubinib102c012010-03-05 12:38:51 +0100127 struct clock_event_device *evdev = dev_id;
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100128
Alessandro Rubinib102c012010-03-05 12:38:51 +0100129 writel(1 << 1, mtu_base + MTU_ICR); /* Interrupt clear reg */
130 evdev->event_handler(evdev);
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100131 return IRQ_HANDLED;
132}
133
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100134static struct irqaction nmdk_timer_irq = {
135 .name = "Nomadik Timer Tick",
136 .flags = IRQF_DISABLED | IRQF_TIMER,
137 .handler = nmdk_timer_interrupt,
Alessandro Rubinib102c012010-03-05 12:38:51 +0100138 .dev_id = &nmdk_clkevt,
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100139};
140
Jonas Aaberg2f73a062011-09-14 10:32:51 +0200141static void nmdk_clksrc_reset(void)
142{
143 /* Disable */
144 writel(0, mtu_base + MTU_CR(0));
145
146 /* ClockSource: configure load and background-load, and fire it up */
147 writel(nmdk_cycle, mtu_base + MTU_LR(0));
148 writel(nmdk_cycle, mtu_base + MTU_BGLR(0));
149
150 writel(clk_prescale | MTU_CRn_32BITS | MTU_CRn_ENA,
151 mtu_base + MTU_CR(0));
152}
153
Srinidhi Kasagar59b559d2009-11-12 06:20:54 +0100154void __init nmdk_timer_init(void)
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100155{
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100156 unsigned long rate;
Linus Walleijba327b12010-05-26 07:38:54 +0100157 struct clk *clk0;
Linus Walleijba327b12010-05-26 07:38:54 +0100158
159 clk0 = clk_get_sys("mtu0", NULL);
160 BUG_ON(IS_ERR(clk0));
161
Linus Walleijba327b12010-05-26 07:38:54 +0100162 clk_enable(clk0);
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100163
Alessandro Rubinib102c012010-03-05 12:38:51 +0100164 /*
Linus Walleija0719f52010-09-13 13:40:04 +0100165 * Tick rate is 2.4MHz for Nomadik and 2.4Mhz, 100MHz or 133 MHz
166 * for ux500.
167 * Use a divide-by-16 counter if the tick rate is more than 32MHz.
168 * At 32 MHz, the timer (with 32 bit counter) can be programmed
169 * to wake-up at a max 127s a head in time. Dividing a 2.4 MHz timer
170 * with 16 gives too low timer resolution.
Alessandro Rubinib102c012010-03-05 12:38:51 +0100171 */
Linus Walleijba327b12010-05-26 07:38:54 +0100172 rate = clk_get_rate(clk0);
Linus Walleija0719f52010-09-13 13:40:04 +0100173 if (rate > 32000000) {
Alessandro Rubinib102c012010-03-05 12:38:51 +0100174 rate /= 16;
Jonas Aaberg2f73a062011-09-14 10:32:51 +0200175 clk_prescale = MTU_CRn_PRESCALE_16;
Alessandro Rubinib102c012010-03-05 12:38:51 +0100176 } else {
Jonas Aaberg2f73a062011-09-14 10:32:51 +0200177 clk_prescale = MTU_CRn_PRESCALE_1;
Alessandro Rubinib102c012010-03-05 12:38:51 +0100178 }
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100179
Jonas Aaberg2f73a062011-09-14 10:32:51 +0200180 nmdk_cycle = (rate + HZ/2) / HZ;
181
182
Alessandro Rubinib102c012010-03-05 12:38:51 +0100183 /* Timer 0 is the free running clocksource */
Jonas Aaberg2f73a062011-09-14 10:32:51 +0200184 nmdk_clksrc_reset();
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100185
Russell Kingbfe45e02011-05-08 15:33:30 +0100186 if (clocksource_mmio_init(mtu_base + MTU_VAL(0), "mtu_0",
187 rate, 200, 32, clocksource_mmio_readl_down))
Alessandro Rubinib102c012010-03-05 12:38:51 +0100188 pr_err("timer: failed to initialize clock source %s\n",
Russell Kingbfe45e02011-05-08 15:33:30 +0100189 "mtu_0");
Mattias Wallincba13832011-05-27 10:29:25 +0200190#ifdef CONFIG_NOMADIK_MTU_SCHED_CLOCK
Russell Kingec05aa12010-12-15 21:53:02 +0000191 init_sched_clock(&cd, nomadik_update_sched_clock, 32, rate);
Mattias Wallincba13832011-05-27 10:29:25 +0200192#endif
Linus Walleij99f76892010-09-13 13:38:55 +0100193 /* Timer 1 is used for events */
194
Linus Walleij29179472010-06-01 08:26:49 +0100195 clockevents_calc_mult_shift(&nmdk_clkevt, rate, MTU_MIN_RANGE);
196
Alessandro Rubinib102c012010-03-05 12:38:51 +0100197 nmdk_clkevt.max_delta_ns =
198 clockevent_delta2ns(0xffffffff, &nmdk_clkevt);
199 nmdk_clkevt.min_delta_ns =
200 clockevent_delta2ns(0x00000002, &nmdk_clkevt);
201 nmdk_clkevt.cpumask = cpumask_of(0);
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100202
203 /* Register irq and clockevents */
204 setup_irq(IRQ_MTU0, &nmdk_timer_irq);
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100205 clockevents_register_device(&nmdk_clkevt);
206}