blob: ca1f1c2bb7bee6d47d0c7886d809e67818e236b2 [file] [log] [blame]
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001/*
2 * Copyright 2002 Andi Kleen, SuSE Labs.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * Thanks to Ben LaHaise for precious feedback.
Ingo Molnar9f4c8152008-01-30 13:33:41 +01004 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005#include <linux/highmem.h>
Ingo Molnar81922062008-01-30 13:34:04 +01006#include <linux/bootmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07007#include <linux/module.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +01008#include <linux/sched.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +01009#include <linux/mm.h>
Thomas Gleixner76ebd052008-02-09 23:24:09 +010010#include <linux/interrupt.h>
Thomas Gleixneree7ae7a2008-04-17 17:40:45 +020011#include <linux/seq_file.h>
12#include <linux/debugfs.h>
Tejun Heoe59a1bb2009-06-22 11:56:24 +090013#include <linux/pfn.h>
Tejun Heo8c4bfc62009-07-04 08:10:59 +090014#include <linux/percpu.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090015#include <linux/gfp.h>
Matthieu Castet5bd5a452010-11-16 22:31:26 +010016#include <linux/pci.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010017
Thomas Gleixner950f9d92008-01-30 13:34:06 +010018#include <asm/e820.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <asm/processor.h>
20#include <asm/tlbflush.h>
Dave Jonesf8af0952006-01-06 00:12:10 -080021#include <asm/sections.h>
Jeremy Fitzhardinge93dbda72009-02-26 17:35:44 -080022#include <asm/setup.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010023#include <asm/uaccess.h>
24#include <asm/pgalloc.h>
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010025#include <asm/proto.h>
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -070026#include <asm/pat.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Ingo Molnar9df84992008-02-04 16:48:09 +010028/*
29 * The current flushing context - we pass it instead of 5 arguments:
30 */
Thomas Gleixner72e458d2008-02-04 16:48:07 +010031struct cpa_data {
Shaohua Lid75586a2008-08-21 10:46:06 +080032 unsigned long *vaddr;
Thomas Gleixner72e458d2008-02-04 16:48:07 +010033 pgprot_t mask_set;
34 pgprot_t mask_clr;
Thomas Gleixner65e074d2008-02-04 16:48:07 +010035 int numpages;
Shaohua Lid75586a2008-08-21 10:46:06 +080036 int flags;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010037 unsigned long pfn;
Andi Kleenc9caa022008-03-12 03:53:29 +010038 unsigned force_split : 1;
Shaohua Lid75586a2008-08-21 10:46:06 +080039 int curpage;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -070040 struct page **pages;
Thomas Gleixner72e458d2008-02-04 16:48:07 +010041};
42
Suresh Siddhaad5ca552008-09-23 14:00:42 -070043/*
44 * Serialize cpa() (for !DEBUG_PAGEALLOC which uses large identity mappings)
45 * using cpa_lock. So that we don't allow any other cpu, with stale large tlb
46 * entries change the page attribute in parallel to some other cpu
47 * splitting a large page entry along with changing the attribute.
48 */
49static DEFINE_SPINLOCK(cpa_lock);
50
Shaohua Lid75586a2008-08-21 10:46:06 +080051#define CPA_FLUSHTLB 1
52#define CPA_ARRAY 2
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -070053#define CPA_PAGES_ARRAY 4
Shaohua Lid75586a2008-08-21 10:46:06 +080054
Thomas Gleixner65280e62008-05-05 16:35:21 +020055#ifdef CONFIG_PROC_FS
Andi Kleence0c0e52008-05-02 11:46:49 +020056static unsigned long direct_pages_count[PG_LEVEL_NUM];
57
Thomas Gleixner65280e62008-05-05 16:35:21 +020058void update_page_count(int level, unsigned long pages)
Andi Kleence0c0e52008-05-02 11:46:49 +020059{
Andi Kleence0c0e52008-05-02 11:46:49 +020060 /* Protect against CPA */
Andrea Arcangelia79e53d2011-02-16 15:45:22 -080061 spin_lock(&pgd_lock);
Andi Kleence0c0e52008-05-02 11:46:49 +020062 direct_pages_count[level] += pages;
Andrea Arcangelia79e53d2011-02-16 15:45:22 -080063 spin_unlock(&pgd_lock);
Andi Kleence0c0e52008-05-02 11:46:49 +020064}
65
Thomas Gleixner65280e62008-05-05 16:35:21 +020066static void split_page_count(int level)
67{
68 direct_pages_count[level]--;
69 direct_pages_count[level - 1] += PTRS_PER_PTE;
70}
71
Alexey Dobriyane1759c22008-10-15 23:50:22 +040072void arch_report_meminfo(struct seq_file *m)
Thomas Gleixner65280e62008-05-05 16:35:21 +020073{
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000074 seq_printf(m, "DirectMap4k: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010075 direct_pages_count[PG_LEVEL_4K] << 2);
76#if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000077 seq_printf(m, "DirectMap2M: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010078 direct_pages_count[PG_LEVEL_2M] << 11);
79#else
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000080 seq_printf(m, "DirectMap4M: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010081 direct_pages_count[PG_LEVEL_2M] << 12);
82#endif
Thomas Gleixner65280e62008-05-05 16:35:21 +020083#ifdef CONFIG_X86_64
Hugh Dickinsa06de632008-08-15 13:58:32 +010084 if (direct_gbpages)
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000085 seq_printf(m, "DirectMap1G: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010086 direct_pages_count[PG_LEVEL_1G] << 20);
Thomas Gleixner65280e62008-05-05 16:35:21 +020087#endif
Thomas Gleixner65280e62008-05-05 16:35:21 +020088}
89#else
90static inline void split_page_count(int level) { }
91#endif
92
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010093#ifdef CONFIG_X86_64
94
95static inline unsigned long highmap_start_pfn(void)
96{
Alexander Duyckfc8d7822012-11-16 13:57:13 -080097 return __pa_symbol(_text) >> PAGE_SHIFT;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010098}
99
100static inline unsigned long highmap_end_pfn(void)
101{
Alexander Duyckfc8d7822012-11-16 13:57:13 -0800102 return __pa_symbol(roundup(_brk_end, PMD_SIZE)) >> PAGE_SHIFT;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100103}
104
105#endif
106
Ingo Molnar92cb54a2008-02-13 14:37:52 +0100107#ifdef CONFIG_DEBUG_PAGEALLOC
108# define debug_pagealloc 1
109#else
110# define debug_pagealloc 0
111#endif
112
Arjan van de Vened724be2008-01-30 13:34:04 +0100113static inline int
114within(unsigned long addr, unsigned long start, unsigned long end)
Ingo Molnar687c4822008-01-30 13:34:04 +0100115{
Arjan van de Vened724be2008-01-30 13:34:04 +0100116 return addr >= start && addr < end;
117}
118
119/*
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100120 * Flushing functions
121 */
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100122
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100123/**
124 * clflush_cache_range - flush a cache range with clflush
Wanpeng Li9efc31b2012-06-10 10:50:52 +0800125 * @vaddr: virtual start address
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100126 * @size: number of bytes to flush
127 *
128 * clflush is an unordered instruction which needs fencing with mfence
129 * to avoid ordering issues.
130 */
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100131void clflush_cache_range(void *vaddr, unsigned int size)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100132{
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100133 void *vend = vaddr + size - 1;
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100134
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100135 mb();
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100136
137 for (; vaddr < vend; vaddr += boot_cpu_data.x86_clflush_size)
138 clflush(vaddr);
139 /*
140 * Flush any possible final partial cacheline:
141 */
142 clflush(vend);
143
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100144 mb();
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100145}
Eric Anholte517a5e2009-09-10 17:48:48 -0700146EXPORT_SYMBOL_GPL(clflush_cache_range);
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100147
Thomas Gleixneraf1e6842008-01-30 13:34:08 +0100148static void __cpa_flush_all(void *arg)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100149{
Andi Kleen6bb83832008-02-04 16:48:06 +0100150 unsigned long cache = (unsigned long)arg;
151
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100152 /*
153 * Flush all to work around Errata in early athlons regarding
154 * large page flushing.
155 */
156 __flush_tlb_all();
157
venkatesh.pallipadi@intel.com0b827532009-05-22 13:23:37 -0700158 if (cache && boot_cpu_data.x86 >= 4)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100159 wbinvd();
160}
161
Andi Kleen6bb83832008-02-04 16:48:06 +0100162static void cpa_flush_all(unsigned long cache)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100163{
164 BUG_ON(irqs_disabled());
165
Jens Axboe15c8b6c2008-05-09 09:39:44 +0200166 on_each_cpu(__cpa_flush_all, (void *) cache, 1);
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100167}
168
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100169static void __cpa_flush_range(void *arg)
170{
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100171 /*
172 * We could optimize that further and do individual per page
173 * tlb invalidates for a low number of pages. Caveat: we must
174 * flush the high aliases on 64bit as well.
175 */
176 __flush_tlb_all();
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100177}
178
Andi Kleen6bb83832008-02-04 16:48:06 +0100179static void cpa_flush_range(unsigned long start, int numpages, int cache)
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100180{
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100181 unsigned int i, level;
182 unsigned long addr;
183
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100184 BUG_ON(irqs_disabled());
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100185 WARN_ON(PAGE_ALIGN(start) != start);
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100186
Jens Axboe15c8b6c2008-05-09 09:39:44 +0200187 on_each_cpu(__cpa_flush_range, NULL, 1);
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100188
Andi Kleen6bb83832008-02-04 16:48:06 +0100189 if (!cache)
190 return;
191
Thomas Gleixner3b233e52008-01-30 13:34:08 +0100192 /*
193 * We only need to flush on one CPU,
194 * clflush is a MESI-coherent instruction that
195 * will cause all other CPUs to flush the same
196 * cachelines:
197 */
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100198 for (i = 0, addr = start; i < numpages; i++, addr += PAGE_SIZE) {
199 pte_t *pte = lookup_address(addr, &level);
200
201 /*
202 * Only flush present addresses:
203 */
Thomas Gleixner7bfb72e2008-02-04 16:48:08 +0100204 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100205 clflush_cache_range((void *) addr, PAGE_SIZE);
206 }
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100207}
208
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700209static void cpa_flush_array(unsigned long *start, int numpages, int cache,
210 int in_flags, struct page **pages)
Shaohua Lid75586a2008-08-21 10:46:06 +0800211{
212 unsigned int i, level;
Pallipadi, Venkatesh21717872009-05-26 10:33:35 -0700213 unsigned long do_wbinvd = cache && numpages >= 1024; /* 4M threshold */
Shaohua Lid75586a2008-08-21 10:46:06 +0800214
215 BUG_ON(irqs_disabled());
216
Pallipadi, Venkatesh21717872009-05-26 10:33:35 -0700217 on_each_cpu(__cpa_flush_all, (void *) do_wbinvd, 1);
Shaohua Lid75586a2008-08-21 10:46:06 +0800218
Pallipadi, Venkatesh21717872009-05-26 10:33:35 -0700219 if (!cache || do_wbinvd)
Shaohua Lid75586a2008-08-21 10:46:06 +0800220 return;
221
Shaohua Lid75586a2008-08-21 10:46:06 +0800222 /*
223 * We only need to flush on one CPU,
224 * clflush is a MESI-coherent instruction that
225 * will cause all other CPUs to flush the same
226 * cachelines:
227 */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700228 for (i = 0; i < numpages; i++) {
229 unsigned long addr;
230 pte_t *pte;
231
232 if (in_flags & CPA_PAGES_ARRAY)
233 addr = (unsigned long)page_address(pages[i]);
234 else
235 addr = start[i];
236
237 pte = lookup_address(addr, &level);
Shaohua Lid75586a2008-08-21 10:46:06 +0800238
239 /*
240 * Only flush present addresses:
241 */
242 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700243 clflush_cache_range((void *)addr, PAGE_SIZE);
Shaohua Lid75586a2008-08-21 10:46:06 +0800244 }
245}
246
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100247/*
Arjan van de Vened724be2008-01-30 13:34:04 +0100248 * Certain areas of memory on x86 require very specific protection flags,
249 * for example the BIOS area or kernel text. Callers don't always get this
250 * right (again, ioremap() on BIOS memory is not uncommon) so this function
251 * checks and fixes these known static required protection bits.
252 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100253static inline pgprot_t static_protections(pgprot_t prot, unsigned long address,
254 unsigned long pfn)
Arjan van de Vened724be2008-01-30 13:34:04 +0100255{
256 pgprot_t forbidden = __pgprot(0);
257
Ingo Molnar687c4822008-01-30 13:34:04 +0100258 /*
Arjan van de Vened724be2008-01-30 13:34:04 +0100259 * The BIOS area between 640k and 1Mb needs to be executable for
260 * PCI BIOS based config access (CONFIG_PCI_GOBIOS) support.
Ingo Molnar687c4822008-01-30 13:34:04 +0100261 */
Matthieu Castet5bd5a452010-11-16 22:31:26 +0100262#ifdef CONFIG_PCI_BIOS
263 if (pcibios_enabled && within(pfn, BIOS_BEGIN >> PAGE_SHIFT, BIOS_END >> PAGE_SHIFT))
Arjan van de Vened724be2008-01-30 13:34:04 +0100264 pgprot_val(forbidden) |= _PAGE_NX;
Matthieu Castet5bd5a452010-11-16 22:31:26 +0100265#endif
Arjan van de Vened724be2008-01-30 13:34:04 +0100266
267 /*
268 * The kernel text needs to be executable for obvious reasons
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100269 * Does not cover __inittext since that is gone later on. On
270 * 64bit we do not enforce !NX on the low mapping
Arjan van de Vened724be2008-01-30 13:34:04 +0100271 */
272 if (within(address, (unsigned long)_text, (unsigned long)_etext))
273 pgprot_val(forbidden) |= _PAGE_NX;
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100274
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100275 /*
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100276 * The .rodata section needs to be read-only. Using the pfn
277 * catches all aliases.
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100278 */
Alexander Duyckfc8d7822012-11-16 13:57:13 -0800279 if (within(pfn, __pa_symbol(__start_rodata) >> PAGE_SHIFT,
280 __pa_symbol(__end_rodata) >> PAGE_SHIFT))
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100281 pgprot_val(forbidden) |= _PAGE_RW;
Arjan van de Vened724be2008-01-30 13:34:04 +0100282
Suresh Siddha55ca3cc2009-10-28 18:46:57 -0800283#if defined(CONFIG_X86_64) && defined(CONFIG_DEBUG_RODATA)
Suresh Siddha74e08172009-10-14 14:46:56 -0700284 /*
Suresh Siddha502f6602009-10-28 18:46:56 -0800285 * Once the kernel maps the text as RO (kernel_set_to_readonly is set),
286 * kernel text mappings for the large page aligned text, rodata sections
287 * will be always read-only. For the kernel identity mappings covering
288 * the holes caused by this alignment can be anything that user asks.
Suresh Siddha74e08172009-10-14 14:46:56 -0700289 *
290 * This will preserve the large page mappings for kernel text/data
291 * at no extra cost.
292 */
Suresh Siddha502f6602009-10-28 18:46:56 -0800293 if (kernel_set_to_readonly &&
294 within(address, (unsigned long)_text,
Suresh Siddha281ff332010-02-18 11:51:40 -0800295 (unsigned long)__end_rodata_hpage_align)) {
296 unsigned int level;
297
298 /*
299 * Don't enforce the !RW mapping for the kernel text mapping,
300 * if the current mapping is already using small page mapping.
301 * No need to work hard to preserve large page mappings in this
302 * case.
303 *
304 * This also fixes the Linux Xen paravirt guest boot failure
305 * (because of unexpected read-only mappings for kernel identity
306 * mappings). In this paravirt guest case, the kernel text
307 * mapping and the kernel identity mapping share the same
308 * page-table pages. Thus we can't really use different
309 * protections for the kernel text and identity mappings. Also,
310 * these shared mappings are made of small page mappings.
311 * Thus this don't enforce !RW mapping for small page kernel
312 * text mapping logic will help Linux Xen parvirt guest boot
Lucas De Marchi0d2eb442011-03-17 16:24:16 -0300313 * as well.
Suresh Siddha281ff332010-02-18 11:51:40 -0800314 */
315 if (lookup_address(address, &level) && (level != PG_LEVEL_4K))
316 pgprot_val(forbidden) |= _PAGE_RW;
317 }
Suresh Siddha74e08172009-10-14 14:46:56 -0700318#endif
319
Arjan van de Vened724be2008-01-30 13:34:04 +0100320 prot = __pgprot(pgprot_val(prot) & ~pgprot_val(forbidden));
Ingo Molnar687c4822008-01-30 13:34:04 +0100321
322 return prot;
323}
324
Thomas Gleixner9a14aef2008-02-04 16:48:07 +0100325/*
326 * Lookup the page table entry for a virtual address. Return a pointer
327 * to the entry and the level of the mapping.
328 *
329 * Note: We return pud and pmd either when the entry is marked large
330 * or when the present bit is not set. Otherwise we would return a
331 * pointer to a nonexisting mapping.
332 */
Harvey Harrisonda7bfc52008-02-09 23:24:08 +0100333pte_t *lookup_address(unsigned long address, unsigned int *level)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100334{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 pgd_t *pgd = pgd_offset_k(address);
336 pud_t *pud;
337 pmd_t *pmd;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100338
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100339 *level = PG_LEVEL_NONE;
340
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 if (pgd_none(*pgd))
342 return NULL;
Ingo Molnar9df84992008-02-04 16:48:09 +0100343
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 pud = pud_offset(pgd, address);
345 if (pud_none(*pud))
346 return NULL;
Andi Kleenc2f71ee2008-02-04 16:48:09 +0100347
348 *level = PG_LEVEL_1G;
349 if (pud_large(*pud) || !pud_present(*pud))
350 return (pte_t *)pud;
351
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 pmd = pmd_offset(pud, address);
353 if (pmd_none(*pmd))
354 return NULL;
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100355
356 *level = PG_LEVEL_2M;
Thomas Gleixner9a14aef2008-02-04 16:48:07 +0100357 if (pmd_large(*pmd) || !pmd_present(*pmd))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 return (pte_t *)pmd;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100360 *level = PG_LEVEL_4K;
Ingo Molnar9df84992008-02-04 16:48:09 +0100361
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100362 return pte_offset_kernel(pmd, address);
363}
Pekka Paalanen75bb8832008-05-12 21:20:56 +0200364EXPORT_SYMBOL_GPL(lookup_address);
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100365
Ingo Molnar9df84992008-02-04 16:48:09 +0100366/*
Dave Hansend7656532013-01-22 13:24:33 -0800367 * This is necessary because __pa() does not work on some
368 * kinds of memory, like vmalloc() or the alloc_remap()
369 * areas on 32-bit NUMA systems. The percpu areas can
370 * end up in this kind of memory, for instance.
371 *
372 * This could be optimized, but it is only intended to be
373 * used at inititalization time, and keeping it
374 * unoptimized should increase the testing coverage for
375 * the more obscure platforms.
376 */
377phys_addr_t slow_virt_to_phys(void *__virt_addr)
378{
379 unsigned long virt_addr = (unsigned long)__virt_addr;
380 phys_addr_t phys_addr;
381 unsigned long offset;
382 enum pg_level level;
383 unsigned long psize;
384 unsigned long pmask;
385 pte_t *pte;
386
387 pte = lookup_address(virt_addr, &level);
388 BUG_ON(!pte);
389 psize = page_level_size(level);
390 pmask = page_level_mask(level);
391 offset = virt_addr & ~pmask;
392 phys_addr = pte_pfn(*pte) << PAGE_SHIFT;
393 return (phys_addr | offset);
394}
395EXPORT_SYMBOL_GPL(slow_virt_to_phys);
396
397/*
Ingo Molnar9df84992008-02-04 16:48:09 +0100398 * Set the new pmd in all the pgds we know about:
399 */
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100400static void __set_pmd_pte(pte_t *kpte, unsigned long address, pte_t pte)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100401{
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100402 /* change init_mm */
403 set_pte_atomic(kpte, pte);
Ingo Molnar44af6c42008-01-30 13:34:03 +0100404#ifdef CONFIG_X86_32
Ingo Molnare4b71dc2008-01-30 13:34:04 +0100405 if (!SHARED_KERNEL_PMD) {
Ingo Molnar44af6c42008-01-30 13:34:03 +0100406 struct page *page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407
Jeremy Fitzhardingee3ed9102008-01-30 13:34:11 +0100408 list_for_each_entry(page, &pgd_list, lru) {
Ingo Molnar44af6c42008-01-30 13:34:03 +0100409 pgd_t *pgd;
410 pud_t *pud;
411 pmd_t *pmd;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100412
Ingo Molnar44af6c42008-01-30 13:34:03 +0100413 pgd = (pgd_t *)page_address(page) + pgd_index(address);
414 pud = pud_offset(pgd, address);
415 pmd = pmd_offset(pud, address);
416 set_pte_atomic((pte_t *)pmd, pte);
417 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 }
Ingo Molnar44af6c42008-01-30 13:34:03 +0100419#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420}
421
Ingo Molnar9df84992008-02-04 16:48:09 +0100422static int
423try_preserve_large_page(pte_t *kpte, unsigned long address,
424 struct cpa_data *cpa)
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100425{
Andrea Arcangelia79e53d2011-02-16 15:45:22 -0800426 unsigned long nextpage_addr, numpages, pmask, psize, addr, pfn;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100427 pte_t new_pte, old_pte, *tmp;
matthieu castet64edc8e2010-11-16 22:30:27 +0100428 pgprot_t old_prot, new_prot, req_prot;
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100429 int i, do_split = 1;
Dave Hansenf3c4fbb2013-01-22 13:24:32 -0800430 enum pg_level level;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100431
Andi Kleenc9caa022008-03-12 03:53:29 +0100432 if (cpa->force_split)
433 return 1;
434
Andrea Arcangelia79e53d2011-02-16 15:45:22 -0800435 spin_lock(&pgd_lock);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100436 /*
437 * Check for races, another CPU might have split this page
438 * up already:
439 */
440 tmp = lookup_address(address, &level);
441 if (tmp != kpte)
442 goto out_unlock;
443
444 switch (level) {
445 case PG_LEVEL_2M:
Andi Kleenf07333f2008-02-04 16:48:09 +0100446#ifdef CONFIG_X86_64
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100447 case PG_LEVEL_1G:
Andi Kleenf07333f2008-02-04 16:48:09 +0100448#endif
Dave Hansenf3c4fbb2013-01-22 13:24:32 -0800449 psize = page_level_size(level);
450 pmask = page_level_mask(level);
451 break;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100452 default:
Ingo Molnarbeaff632008-02-04 16:48:09 +0100453 do_split = -EINVAL;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100454 goto out_unlock;
455 }
456
457 /*
458 * Calculate the number of pages, which fit into this large
459 * page starting at address:
460 */
461 nextpage_addr = (address + psize) & pmask;
462 numpages = (nextpage_addr - address) >> PAGE_SHIFT;
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100463 if (numpages < cpa->numpages)
464 cpa->numpages = numpages;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100465
466 /*
467 * We are safe now. Check whether the new pgprot is the same:
468 */
469 old_pte = *kpte;
matthieu castet64edc8e2010-11-16 22:30:27 +0100470 old_prot = new_prot = req_prot = pte_pgprot(old_pte);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100471
matthieu castet64edc8e2010-11-16 22:30:27 +0100472 pgprot_val(req_prot) &= ~pgprot_val(cpa->mask_clr);
473 pgprot_val(req_prot) |= pgprot_val(cpa->mask_set);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100474
475 /*
476 * old_pte points to the large page base address. So we need
477 * to add the offset of the virtual address:
478 */
479 pfn = pte_pfn(old_pte) + ((address & (psize - 1)) >> PAGE_SHIFT);
480 cpa->pfn = pfn;
481
matthieu castet64edc8e2010-11-16 22:30:27 +0100482 new_prot = static_protections(req_prot, address, pfn);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100483
484 /*
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100485 * We need to check the full range, whether
486 * static_protection() requires a different pgprot for one of
487 * the pages in the range we try to preserve:
488 */
matthieu castet64edc8e2010-11-16 22:30:27 +0100489 addr = address & pmask;
490 pfn = pte_pfn(old_pte);
491 for (i = 0; i < (psize >> PAGE_SHIFT); i++, addr += PAGE_SIZE, pfn++) {
492 pgprot_t chk_prot = static_protections(req_prot, addr, pfn);
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100493
494 if (pgprot_val(chk_prot) != pgprot_val(new_prot))
495 goto out_unlock;
496 }
497
498 /*
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100499 * If there are no changes, return. maxpages has been updated
500 * above:
501 */
502 if (pgprot_val(new_prot) == pgprot_val(old_prot)) {
Ingo Molnarbeaff632008-02-04 16:48:09 +0100503 do_split = 0;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100504 goto out_unlock;
505 }
506
507 /*
508 * We need to change the attributes. Check, whether we can
509 * change the large page in one go. We request a split, when
510 * the address is not aligned and the number of pages is
511 * smaller than the number of pages in the large page. Note
512 * that we limited the number of possible pages already to
513 * the number of pages in the large page.
514 */
matthieu castet64edc8e2010-11-16 22:30:27 +0100515 if (address == (address & pmask) && cpa->numpages == (psize >> PAGE_SHIFT)) {
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100516 /*
517 * The address is aligned and the number of pages
518 * covers the full page.
519 */
520 new_pte = pfn_pte(pte_pfn(old_pte), canon_pgprot(new_prot));
521 __set_pmd_pte(kpte, address, new_pte);
Shaohua Lid75586a2008-08-21 10:46:06 +0800522 cpa->flags |= CPA_FLUSHTLB;
Ingo Molnarbeaff632008-02-04 16:48:09 +0100523 do_split = 0;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100524 }
525
526out_unlock:
Andrea Arcangelia79e53d2011-02-16 15:45:22 -0800527 spin_unlock(&pgd_lock);
Ingo Molnar9df84992008-02-04 16:48:09 +0100528
Ingo Molnarbeaff632008-02-04 16:48:09 +0100529 return do_split;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100530}
531
Wen Congyangae9aae92013-02-22 16:33:04 -0800532int __split_large_page(pte_t *kpte, unsigned long address, pte_t *pbase)
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100533{
Andrea Arcangelia79e53d2011-02-16 15:45:22 -0800534 unsigned long pfn, pfninc = 1;
Ingo Molnar86f03982008-01-30 13:34:09 +0100535 unsigned int i, level;
Wen Congyangae9aae92013-02-22 16:33:04 -0800536 pte_t *tmp;
Ingo Molnar9df84992008-02-04 16:48:09 +0100537 pgprot_t ref_prot;
Wen Congyangae9aae92013-02-22 16:33:04 -0800538 struct page *base = virt_to_page(pbase);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100539
Andrea Arcangelia79e53d2011-02-16 15:45:22 -0800540 spin_lock(&pgd_lock);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100541 /*
542 * Check for races, another CPU might have split this page
543 * up for us already:
544 */
545 tmp = lookup_address(address, &level);
Wen Congyangae9aae92013-02-22 16:33:04 -0800546 if (tmp != kpte) {
547 spin_unlock(&pgd_lock);
548 return 1;
549 }
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100550
Jeremy Fitzhardinge6944a9c2008-03-17 16:37:01 -0700551 paravirt_alloc_pte(&init_mm, page_to_pfn(base));
Thomas Gleixner07cf89c2008-02-04 16:48:08 +0100552 ref_prot = pte_pgprot(pte_clrhuge(*kpte));
Ingo Molnar7a5714e2009-02-20 17:44:21 +0100553 /*
554 * If we ever want to utilize the PAT bit, we need to
555 * update this function to make sure it's converted from
556 * bit 12 to bit 7 when we cross from the 2MB level to
557 * the 4K level:
558 */
559 WARN_ON_ONCE(pgprot_val(ref_prot) & _PAGE_PAT_LARGE);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100560
Andi Kleenf07333f2008-02-04 16:48:09 +0100561#ifdef CONFIG_X86_64
562 if (level == PG_LEVEL_1G) {
563 pfninc = PMD_PAGE_SIZE >> PAGE_SHIFT;
564 pgprot_val(ref_prot) |= _PAGE_PSE;
Andi Kleenf07333f2008-02-04 16:48:09 +0100565 }
566#endif
567
Thomas Gleixner63c1dcf2008-02-04 16:48:05 +0100568 /*
569 * Get the target pfn from the original entry:
570 */
571 pfn = pte_pfn(*kpte);
Andi Kleenf07333f2008-02-04 16:48:09 +0100572 for (i = 0; i < PTRS_PER_PTE; i++, pfn += pfninc)
Thomas Gleixner63c1dcf2008-02-04 16:48:05 +0100573 set_pte(&pbase[i], pfn_pte(pfn, ref_prot));
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100574
Yinghai Lu8eb57792012-11-16 19:38:49 -0800575 if (pfn_range_is_mapped(PFN_DOWN(__pa(address)),
576 PFN_DOWN(__pa(address)) + 1))
Yinghai Luf361a452008-07-10 20:38:26 -0700577 split_page_count(level);
578
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100579 /*
Ingo Molnar07a66d72009-02-20 08:04:13 +0100580 * Install the new, split up pagetable.
Huang, Ying4c881ca2008-01-30 13:34:04 +0100581 *
Ingo Molnar07a66d72009-02-20 08:04:13 +0100582 * We use the standard kernel pagetable protections for the new
583 * pagetable protections, the actual ptes set above control the
584 * primary protection behavior:
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100585 */
Ingo Molnar07a66d72009-02-20 08:04:13 +0100586 __set_pmd_pte(kpte, address, mk_pte(base, __pgprot(_KERNPG_TABLE)));
Ingo Molnar211b3d02009-03-10 22:31:03 +0100587
588 /*
589 * Intel Atom errata AAH41 workaround.
590 *
591 * The real fix should be in hw or in a microcode update, but
592 * we also probabilistically try to reduce the window of having
593 * a large TLB mixed with 4K TLBs while instruction fetches are
594 * going on.
595 */
596 __flush_tlb_all();
Andrea Arcangelia79e53d2011-02-16 15:45:22 -0800597 spin_unlock(&pgd_lock);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100598
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100599 return 0;
600}
601
Wen Congyangae9aae92013-02-22 16:33:04 -0800602static int split_large_page(pte_t *kpte, unsigned long address)
603{
604 pte_t *pbase;
605 struct page *base;
606
607 if (!debug_pagealloc)
608 spin_unlock(&cpa_lock);
609 base = alloc_pages(GFP_KERNEL | __GFP_NOTRACK, 0);
610 if (!debug_pagealloc)
611 spin_lock(&cpa_lock);
612 if (!base)
613 return -ENOMEM;
614
615 pbase = (pte_t *)page_address(base);
616 if (__split_large_page(kpte, address, pbase))
617 __free_page(base);
618
619 return 0;
620}
621
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800622static int __cpa_process_fault(struct cpa_data *cpa, unsigned long vaddr,
623 int primary)
624{
625 /*
626 * Ignore all non primary paths.
627 */
628 if (!primary)
629 return 0;
630
631 /*
632 * Ignore the NULL PTE for kernel identity mapping, as it is expected
633 * to have holes.
634 * Also set numpages to '1' indicating that we processed cpa req for
635 * one virtual address page and its pfn. TBD: numpages can be set based
636 * on the initial value and the level returned by lookup_address().
637 */
638 if (within(vaddr, PAGE_OFFSET,
639 PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT))) {
640 cpa->numpages = 1;
641 cpa->pfn = __pa(vaddr) >> PAGE_SHIFT;
642 return 0;
643 } else {
644 WARN(1, KERN_WARNING "CPA: called for zero pte. "
645 "vaddr = %lx cpa->vaddr = %lx\n", vaddr,
646 *cpa->vaddr);
647
648 return -EFAULT;
649 }
650}
651
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100652static int __change_page_attr(struct cpa_data *cpa, int primary)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100653{
Shaohua Lid75586a2008-08-21 10:46:06 +0800654 unsigned long address;
Harvey Harrisonda7bfc52008-02-09 23:24:08 +0100655 int do_split, err;
656 unsigned int level;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100657 pte_t *kpte, old_pte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658
Thomas Hellstrom8523acf2009-08-03 09:25:45 +0200659 if (cpa->flags & CPA_PAGES_ARRAY) {
660 struct page *page = cpa->pages[cpa->curpage];
661 if (unlikely(PageHighMem(page)))
662 return 0;
663 address = (unsigned long)page_address(page);
664 } else if (cpa->flags & CPA_ARRAY)
Shaohua Lid75586a2008-08-21 10:46:06 +0800665 address = cpa->vaddr[cpa->curpage];
666 else
667 address = *cpa->vaddr;
Ingo Molnar97f99fe2008-01-30 13:33:55 +0100668repeat:
Ingo Molnarf0646e42008-01-30 13:33:43 +0100669 kpte = lookup_address(address, &level);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670 if (!kpte)
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800671 return __cpa_process_fault(cpa, address, primary);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100672
673 old_pte = *kpte;
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800674 if (!pte_val(old_pte))
675 return __cpa_process_fault(cpa, address, primary);
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100676
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100677 if (level == PG_LEVEL_4K) {
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100678 pte_t new_pte;
Arjan van de Ven626c2c92008-02-04 16:48:05 +0100679 pgprot_t new_prot = pte_pgprot(old_pte);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100680 unsigned long pfn = pte_pfn(old_pte);
Thomas Gleixnera72a08a2008-01-30 13:34:07 +0100681
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100682 pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr);
683 pgprot_val(new_prot) |= pgprot_val(cpa->mask_set);
Ingo Molnar86f03982008-01-30 13:34:09 +0100684
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100685 new_prot = static_protections(new_prot, address, pfn);
Ingo Molnar86f03982008-01-30 13:34:09 +0100686
Arjan van de Ven626c2c92008-02-04 16:48:05 +0100687 /*
688 * We need to keep the pfn from the existing PTE,
689 * after all we're only going to change it's attributes
690 * not the memory it points to
691 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100692 new_pte = pfn_pte(pfn, canon_pgprot(new_prot));
693 cpa->pfn = pfn;
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100694 /*
695 * Do we really change anything ?
696 */
697 if (pte_val(old_pte) != pte_val(new_pte)) {
698 set_pte_atomic(kpte, new_pte);
Shaohua Lid75586a2008-08-21 10:46:06 +0800699 cpa->flags |= CPA_FLUSHTLB;
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100700 }
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100701 cpa->numpages = 1;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100702 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 }
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100704
705 /*
706 * Check, whether we can keep the large page intact
707 * and just change the pte:
708 */
Ingo Molnarbeaff632008-02-04 16:48:09 +0100709 do_split = try_preserve_large_page(kpte, address, cpa);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100710 /*
711 * When the range fits into the existing large page,
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100712 * return. cp->numpages and cpa->tlbflush have been updated in
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100713 * try_large_page:
714 */
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100715 if (do_split <= 0)
716 return do_split;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100717
718 /*
719 * We have to split the large page:
720 */
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100721 err = split_large_page(kpte, address);
722 if (!err) {
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700723 /*
724 * Do a global flush tlb after splitting the large page
725 * and before we do the actual change page attribute in the PTE.
726 *
727 * With out this, we violate the TLB application note, that says
728 * "The TLBs may contain both ordinary and large-page
729 * translations for a 4-KByte range of linear addresses. This
730 * may occur if software modifies the paging structures so that
731 * the page size used for the address range changes. If the two
732 * translations differ with respect to page frame or attributes
733 * (e.g., permissions), processor behavior is undefined and may
734 * be implementation-specific."
735 *
736 * We do this global tlb flush inside the cpa_lock, so that we
737 * don't allow any other cpu, with stale tlb entries change the
738 * page attribute in parallel, that also falls into the
739 * just split large page entry.
740 */
741 flush_tlb_all();
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100742 goto repeat;
743 }
Ingo Molnarbeaff632008-02-04 16:48:09 +0100744
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100745 return err;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100746}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100748static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias);
749
750static int cpa_process_alias(struct cpa_data *cpa)
Ingo Molnar44af6c42008-01-30 13:34:03 +0100751{
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100752 struct cpa_data alias_cpa;
Tejun Heo992f4c12009-06-22 11:56:24 +0900753 unsigned long laddr = (unsigned long)__va(cpa->pfn << PAGE_SHIFT);
Tejun Heoe933a732009-08-14 15:00:53 +0900754 unsigned long vaddr;
Tejun Heo992f4c12009-06-22 11:56:24 +0900755 int ret;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100756
Yinghai Lu8eb57792012-11-16 19:38:49 -0800757 if (!pfn_range_is_mapped(cpa->pfn, cpa->pfn + 1))
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100758 return 0;
759
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100760 /*
761 * No need to redo, when the primary call touched the direct
762 * mapping already:
763 */
Thomas Hellstrom8523acf2009-08-03 09:25:45 +0200764 if (cpa->flags & CPA_PAGES_ARRAY) {
765 struct page *page = cpa->pages[cpa->curpage];
766 if (unlikely(PageHighMem(page)))
767 return 0;
768 vaddr = (unsigned long)page_address(page);
769 } else if (cpa->flags & CPA_ARRAY)
Shaohua Lid75586a2008-08-21 10:46:06 +0800770 vaddr = cpa->vaddr[cpa->curpage];
771 else
772 vaddr = *cpa->vaddr;
773
774 if (!(within(vaddr, PAGE_OFFSET,
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800775 PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT)))) {
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100776
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100777 alias_cpa = *cpa;
Tejun Heo992f4c12009-06-22 11:56:24 +0900778 alias_cpa.vaddr = &laddr;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700779 alias_cpa.flags &= ~(CPA_PAGES_ARRAY | CPA_ARRAY);
Shaohua Lid75586a2008-08-21 10:46:06 +0800780
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100781 ret = __change_page_attr_set_clr(&alias_cpa, 0);
Tejun Heo992f4c12009-06-22 11:56:24 +0900782 if (ret)
783 return ret;
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100784 }
Ingo Molnar44af6c42008-01-30 13:34:03 +0100785
Arjan van de Ven488fd992008-01-30 13:34:07 +0100786#ifdef CONFIG_X86_64
Thomas Gleixner08797502008-01-30 13:34:09 +0100787 /*
Tejun Heo992f4c12009-06-22 11:56:24 +0900788 * If the primary call didn't touch the high mapping already
789 * and the physical address is inside the kernel map, we need
Thomas Gleixner08797502008-01-30 13:34:09 +0100790 * to touch the high mapped kernel as well:
791 */
Tejun Heo992f4c12009-06-22 11:56:24 +0900792 if (!within(vaddr, (unsigned long)_text, _brk_end) &&
793 within(cpa->pfn, highmap_start_pfn(), highmap_end_pfn())) {
794 unsigned long temp_cpa_vaddr = (cpa->pfn << PAGE_SHIFT) +
795 __START_KERNEL_map - phys_base;
796 alias_cpa = *cpa;
797 alias_cpa.vaddr = &temp_cpa_vaddr;
798 alias_cpa.flags &= ~(CPA_PAGES_ARRAY | CPA_ARRAY);
Thomas Gleixner08797502008-01-30 13:34:09 +0100799
Tejun Heo992f4c12009-06-22 11:56:24 +0900800 /*
801 * The high mapping range is imprecise, so ignore the
802 * return value.
803 */
804 __change_page_attr_set_clr(&alias_cpa, 0);
805 }
Thomas Gleixner08797502008-01-30 13:34:09 +0100806#endif
Tejun Heo992f4c12009-06-22 11:56:24 +0900807
808 return 0;
Ingo Molnar44af6c42008-01-30 13:34:03 +0100809}
810
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100811static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias)
Thomas Gleixnerff314522008-01-30 13:34:08 +0100812{
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100813 int ret, numpages = cpa->numpages;
Thomas Gleixnerff314522008-01-30 13:34:08 +0100814
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100815 while (numpages) {
816 /*
817 * Store the remaining nr of pages for the large page
818 * preservation check.
819 */
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100820 cpa->numpages = numpages;
Shaohua Lid75586a2008-08-21 10:46:06 +0800821 /* for array changes, we can't use large page */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700822 if (cpa->flags & (CPA_ARRAY | CPA_PAGES_ARRAY))
Shaohua Lid75586a2008-08-21 10:46:06 +0800823 cpa->numpages = 1;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100824
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700825 if (!debug_pagealloc)
826 spin_lock(&cpa_lock);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100827 ret = __change_page_attr(cpa, checkalias);
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700828 if (!debug_pagealloc)
829 spin_unlock(&cpa_lock);
Thomas Gleixnerff314522008-01-30 13:34:08 +0100830 if (ret)
831 return ret;
Thomas Gleixnerff314522008-01-30 13:34:08 +0100832
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100833 if (checkalias) {
834 ret = cpa_process_alias(cpa);
835 if (ret)
836 return ret;
837 }
838
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100839 /*
840 * Adjust the number of pages with the result of the
841 * CPA operation. Either a large page has been
842 * preserved or a single page update happened.
843 */
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100844 BUG_ON(cpa->numpages > numpages);
845 numpages -= cpa->numpages;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700846 if (cpa->flags & (CPA_PAGES_ARRAY | CPA_ARRAY))
Shaohua Lid75586a2008-08-21 10:46:06 +0800847 cpa->curpage++;
848 else
849 *cpa->vaddr += cpa->numpages * PAGE_SIZE;
850
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100851 }
Thomas Gleixnerff314522008-01-30 13:34:08 +0100852 return 0;
853}
854
Andi Kleen6bb83832008-02-04 16:48:06 +0100855static inline int cache_attr(pgprot_t attr)
856{
857 return pgprot_val(attr) &
858 (_PAGE_PAT | _PAGE_PAT_LARGE | _PAGE_PWT | _PAGE_PCD);
859}
860
Shaohua Lid75586a2008-08-21 10:46:06 +0800861static int change_page_attr_set_clr(unsigned long *addr, int numpages,
Andi Kleenc9caa022008-03-12 03:53:29 +0100862 pgprot_t mask_set, pgprot_t mask_clr,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700863 int force_split, int in_flag,
864 struct page **pages)
Thomas Gleixnerff314522008-01-30 13:34:08 +0100865{
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100866 struct cpa_data cpa;
Ingo Molnarcacf8902008-08-21 13:46:33 +0200867 int ret, cache, checkalias;
Jack Steinerfa526d02009-09-03 12:56:02 -0500868 unsigned long baddr = 0;
Thomas Gleixner331e4062008-02-04 16:48:06 +0100869
870 /*
871 * Check, if we are requested to change a not supported
872 * feature:
873 */
874 mask_set = canon_pgprot(mask_set);
875 mask_clr = canon_pgprot(mask_clr);
Andi Kleenc9caa022008-03-12 03:53:29 +0100876 if (!pgprot_val(mask_set) && !pgprot_val(mask_clr) && !force_split)
Thomas Gleixner331e4062008-02-04 16:48:06 +0100877 return 0;
878
Thomas Gleixner69b14152008-02-13 11:04:50 +0100879 /* Ensure we are PAGE_SIZE aligned */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700880 if (in_flag & CPA_ARRAY) {
Shaohua Lid75586a2008-08-21 10:46:06 +0800881 int i;
882 for (i = 0; i < numpages; i++) {
883 if (addr[i] & ~PAGE_MASK) {
884 addr[i] &= PAGE_MASK;
885 WARN_ON_ONCE(1);
886 }
887 }
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700888 } else if (!(in_flag & CPA_PAGES_ARRAY)) {
889 /*
890 * in_flag of CPA_PAGES_ARRAY implies it is aligned.
891 * No need to cehck in that case
892 */
893 if (*addr & ~PAGE_MASK) {
894 *addr &= PAGE_MASK;
895 /*
896 * People should not be passing in unaligned addresses:
897 */
898 WARN_ON_ONCE(1);
899 }
Jack Steinerfa526d02009-09-03 12:56:02 -0500900 /*
901 * Save address for cache flush. *addr is modified in the call
902 * to __change_page_attr_set_clr() below.
903 */
904 baddr = *addr;
Thomas Gleixner69b14152008-02-13 11:04:50 +0100905 }
906
Nick Piggin5843d9a2008-08-01 03:15:21 +0200907 /* Must avoid aliasing mappings in the highmem code */
908 kmap_flush_unused();
909
Nick Piggindb64fe02008-10-18 20:27:03 -0700910 vm_unmap_aliases();
911
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100912 cpa.vaddr = addr;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700913 cpa.pages = pages;
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100914 cpa.numpages = numpages;
915 cpa.mask_set = mask_set;
916 cpa.mask_clr = mask_clr;
Shaohua Lid75586a2008-08-21 10:46:06 +0800917 cpa.flags = 0;
918 cpa.curpage = 0;
Andi Kleenc9caa022008-03-12 03:53:29 +0100919 cpa.force_split = force_split;
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100920
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700921 if (in_flag & (CPA_ARRAY | CPA_PAGES_ARRAY))
922 cpa.flags |= in_flag;
Shaohua Lid75586a2008-08-21 10:46:06 +0800923
Thomas Gleixneraf96e442008-02-15 21:49:46 +0100924 /* No alias checking for _NX bit modifications */
925 checkalias = (pgprot_val(mask_set) | pgprot_val(mask_clr)) != _PAGE_NX;
926
927 ret = __change_page_attr_set_clr(&cpa, checkalias);
Thomas Gleixnerff314522008-01-30 13:34:08 +0100928
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100929 /*
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100930 * Check whether we really changed something:
931 */
Shaohua Lid75586a2008-08-21 10:46:06 +0800932 if (!(cpa.flags & CPA_FLUSHTLB))
Shaohua Li1ac2f7d2008-08-04 14:51:24 +0800933 goto out;
Ingo Molnarcacf8902008-08-21 13:46:33 +0200934
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100935 /*
Andi Kleen6bb83832008-02-04 16:48:06 +0100936 * No need to flush, when we did not set any of the caching
937 * attributes:
938 */
939 cache = cache_attr(mask_set);
940
941 /*
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100942 * On success we use clflush, when the CPU supports it to
H. Peter Anvinf026cfa2012-08-14 09:53:38 -0700943 * avoid the wbindv. If the CPU does not support it and in the
944 * error case we fall back to cpa_flush_all (which uses
945 * wbindv):
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100946 */
H. Peter Anvinf026cfa2012-08-14 09:53:38 -0700947 if (!ret && cpu_has_clflush) {
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700948 if (cpa.flags & (CPA_PAGES_ARRAY | CPA_ARRAY)) {
949 cpa_flush_array(addr, numpages, cache,
950 cpa.flags, pages);
951 } else
Jack Steinerfa526d02009-09-03 12:56:02 -0500952 cpa_flush_range(baddr, numpages, cache);
Shaohua Lid75586a2008-08-21 10:46:06 +0800953 } else
Andi Kleen6bb83832008-02-04 16:48:06 +0100954 cpa_flush_all(cache);
Ingo Molnarcacf8902008-08-21 13:46:33 +0200955
Thomas Gleixner76ebd052008-02-09 23:24:09 +0100956out:
Thomas Gleixnerff314522008-01-30 13:34:08 +0100957 return ret;
958}
959
Shaohua Lid75586a2008-08-21 10:46:06 +0800960static inline int change_page_attr_set(unsigned long *addr, int numpages,
961 pgprot_t mask, int array)
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100962{
Shaohua Lid75586a2008-08-21 10:46:06 +0800963 return change_page_attr_set_clr(addr, numpages, mask, __pgprot(0), 0,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700964 (array ? CPA_ARRAY : 0), NULL);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100965}
966
Shaohua Lid75586a2008-08-21 10:46:06 +0800967static inline int change_page_attr_clear(unsigned long *addr, int numpages,
968 pgprot_t mask, int array)
Thomas Gleixner72932c72008-01-30 13:34:08 +0100969{
Shaohua Lid75586a2008-08-21 10:46:06 +0800970 return change_page_attr_set_clr(addr, numpages, __pgprot(0), mask, 0,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700971 (array ? CPA_ARRAY : 0), NULL);
Thomas Gleixner72932c72008-01-30 13:34:08 +0100972}
973
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -0700974static inline int cpa_set_pages_array(struct page **pages, int numpages,
975 pgprot_t mask)
976{
977 return change_page_attr_set_clr(NULL, numpages, mask, __pgprot(0), 0,
978 CPA_PAGES_ARRAY, pages);
979}
980
981static inline int cpa_clear_pages_array(struct page **pages, int numpages,
982 pgprot_t mask)
983{
984 return change_page_attr_set_clr(NULL, numpages, __pgprot(0), mask, 0,
985 CPA_PAGES_ARRAY, pages);
986}
987
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700988int _set_memory_uc(unsigned long addr, int numpages)
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100989{
Suresh Siddhade33c442008-04-25 17:07:22 -0700990 /*
991 * for now UC MINUS. see comments in ioremap_nocache()
992 */
Shaohua Lid75586a2008-08-21 10:46:06 +0800993 return change_page_attr_set(&addr, numpages,
994 __pgprot(_PAGE_CACHE_UC_MINUS), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100995}
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700996
997int set_memory_uc(unsigned long addr, int numpages)
998{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700999 int ret;
1000
Suresh Siddhade33c442008-04-25 17:07:22 -07001001 /*
1002 * for now UC MINUS. see comments in ioremap_nocache()
1003 */
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001004 ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE,
1005 _PAGE_CACHE_UC_MINUS, NULL);
1006 if (ret)
1007 goto out_err;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001008
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001009 ret = _set_memory_uc(addr, numpages);
1010 if (ret)
1011 goto out_free;
1012
1013 return 0;
1014
1015out_free:
1016 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
1017out_err:
1018 return ret;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001019}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001020EXPORT_SYMBOL(set_memory_uc);
1021
H Hartley Sweeten2d070ef2011-11-15 14:49:00 -08001022static int _set_memory_array(unsigned long *addr, int addrinarray,
Pauli Nieminen4f646252010-04-01 12:45:01 +00001023 unsigned long new_type)
Shaohua Lid75586a2008-08-21 10:46:06 +08001024{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001025 int i, j;
1026 int ret;
1027
Shaohua Lid75586a2008-08-21 10:46:06 +08001028 /*
1029 * for now UC MINUS. see comments in ioremap_nocache()
1030 */
1031 for (i = 0; i < addrinarray; i++) {
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001032 ret = reserve_memtype(__pa(addr[i]), __pa(addr[i]) + PAGE_SIZE,
Pauli Nieminen4f646252010-04-01 12:45:01 +00001033 new_type, NULL);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001034 if (ret)
1035 goto out_free;
Shaohua Lid75586a2008-08-21 10:46:06 +08001036 }
1037
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001038 ret = change_page_attr_set(addr, addrinarray,
Shaohua Lid75586a2008-08-21 10:46:06 +08001039 __pgprot(_PAGE_CACHE_UC_MINUS), 1);
Pauli Nieminen4f646252010-04-01 12:45:01 +00001040
1041 if (!ret && new_type == _PAGE_CACHE_WC)
1042 ret = change_page_attr_set_clr(addr, addrinarray,
1043 __pgprot(_PAGE_CACHE_WC),
1044 __pgprot(_PAGE_CACHE_MASK),
1045 0, CPA_ARRAY, NULL);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001046 if (ret)
1047 goto out_free;
Rene Hermanc5e147c2008-08-22 01:02:20 +02001048
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001049 return 0;
1050
1051out_free:
1052 for (j = 0; j < i; j++)
1053 free_memtype(__pa(addr[j]), __pa(addr[j]) + PAGE_SIZE);
1054
1055 return ret;
Shaohua Lid75586a2008-08-21 10:46:06 +08001056}
Pauli Nieminen4f646252010-04-01 12:45:01 +00001057
1058int set_memory_array_uc(unsigned long *addr, int addrinarray)
1059{
1060 return _set_memory_array(addr, addrinarray, _PAGE_CACHE_UC_MINUS);
1061}
Shaohua Lid75586a2008-08-21 10:46:06 +08001062EXPORT_SYMBOL(set_memory_array_uc);
1063
Pauli Nieminen4f646252010-04-01 12:45:01 +00001064int set_memory_array_wc(unsigned long *addr, int addrinarray)
1065{
1066 return _set_memory_array(addr, addrinarray, _PAGE_CACHE_WC);
1067}
1068EXPORT_SYMBOL(set_memory_array_wc);
1069
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001070int _set_memory_wc(unsigned long addr, int numpages)
1071{
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001072 int ret;
Pallipadi, Venkateshbdc63402009-07-30 14:43:19 -07001073 unsigned long addr_copy = addr;
1074
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001075 ret = change_page_attr_set(&addr, numpages,
1076 __pgprot(_PAGE_CACHE_UC_MINUS), 0);
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001077 if (!ret) {
Pallipadi, Venkateshbdc63402009-07-30 14:43:19 -07001078 ret = change_page_attr_set_clr(&addr_copy, numpages,
1079 __pgprot(_PAGE_CACHE_WC),
1080 __pgprot(_PAGE_CACHE_MASK),
1081 0, 0, NULL);
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001082 }
1083 return ret;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001084}
1085
1086int set_memory_wc(unsigned long addr, int numpages)
1087{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001088 int ret;
1089
Andreas Herrmann499f8f82008-06-10 16:06:21 +02001090 if (!pat_enabled)
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001091 return set_memory_uc(addr, numpages);
1092
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001093 ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE,
1094 _PAGE_CACHE_WC, NULL);
1095 if (ret)
1096 goto out_err;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001097
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001098 ret = _set_memory_wc(addr, numpages);
1099 if (ret)
1100 goto out_free;
1101
1102 return 0;
1103
1104out_free:
1105 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
1106out_err:
1107 return ret;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001108}
1109EXPORT_SYMBOL(set_memory_wc);
1110
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001111int _set_memory_wb(unsigned long addr, int numpages)
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001112{
Shaohua Lid75586a2008-08-21 10:46:06 +08001113 return change_page_attr_clear(&addr, numpages,
1114 __pgprot(_PAGE_CACHE_MASK), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001115}
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001116
1117int set_memory_wb(unsigned long addr, int numpages)
1118{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001119 int ret;
1120
1121 ret = _set_memory_wb(addr, numpages);
1122 if (ret)
1123 return ret;
1124
venkatesh.pallipadi@intel.comc15238d2008-08-20 16:45:51 -07001125 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001126 return 0;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001127}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001128EXPORT_SYMBOL(set_memory_wb);
1129
Shaohua Lid75586a2008-08-21 10:46:06 +08001130int set_memory_array_wb(unsigned long *addr, int addrinarray)
1131{
1132 int i;
venkatesh.pallipadi@intel.coma5593e02009-04-09 14:26:48 -07001133 int ret;
1134
1135 ret = change_page_attr_clear(addr, addrinarray,
1136 __pgprot(_PAGE_CACHE_MASK), 1);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001137 if (ret)
1138 return ret;
Shaohua Lid75586a2008-08-21 10:46:06 +08001139
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001140 for (i = 0; i < addrinarray; i++)
1141 free_memtype(__pa(addr[i]), __pa(addr[i]) + PAGE_SIZE);
Rene Hermanc5e147c2008-08-22 01:02:20 +02001142
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001143 return 0;
Shaohua Lid75586a2008-08-21 10:46:06 +08001144}
1145EXPORT_SYMBOL(set_memory_array_wb);
1146
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001147int set_memory_x(unsigned long addr, int numpages)
1148{
H. Peter Anvin583140a2009-11-13 15:28:15 -08001149 if (!(__supported_pte_mask & _PAGE_NX))
1150 return 0;
1151
Shaohua Lid75586a2008-08-21 10:46:06 +08001152 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_NX), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001153}
1154EXPORT_SYMBOL(set_memory_x);
1155
1156int set_memory_nx(unsigned long addr, int numpages)
1157{
H. Peter Anvin583140a2009-11-13 15:28:15 -08001158 if (!(__supported_pte_mask & _PAGE_NX))
1159 return 0;
1160
Shaohua Lid75586a2008-08-21 10:46:06 +08001161 return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_NX), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001162}
1163EXPORT_SYMBOL(set_memory_nx);
1164
1165int set_memory_ro(unsigned long addr, int numpages)
1166{
Shaohua Lid75586a2008-08-21 10:46:06 +08001167 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_RW), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001168}
Bruce Allana03352d2008-09-29 20:19:22 -07001169EXPORT_SYMBOL_GPL(set_memory_ro);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001170
1171int set_memory_rw(unsigned long addr, int numpages)
1172{
Shaohua Lid75586a2008-08-21 10:46:06 +08001173 return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_RW), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001174}
Bruce Allana03352d2008-09-29 20:19:22 -07001175EXPORT_SYMBOL_GPL(set_memory_rw);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001176
1177int set_memory_np(unsigned long addr, int numpages)
1178{
Shaohua Lid75586a2008-08-21 10:46:06 +08001179 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_PRESENT), 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001180}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001181
Andi Kleenc9caa022008-03-12 03:53:29 +01001182int set_memory_4k(unsigned long addr, int numpages)
1183{
Shaohua Lid75586a2008-08-21 10:46:06 +08001184 return change_page_attr_set_clr(&addr, numpages, __pgprot(0),
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001185 __pgprot(0), 1, 0, NULL);
Andi Kleenc9caa022008-03-12 03:53:29 +01001186}
1187
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001188int set_pages_uc(struct page *page, int numpages)
1189{
1190 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001191
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001192 return set_memory_uc(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001193}
1194EXPORT_SYMBOL(set_pages_uc);
1195
Pauli Nieminen4f646252010-04-01 12:45:01 +00001196static int _set_pages_array(struct page **pages, int addrinarray,
1197 unsigned long new_type)
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001198{
1199 unsigned long start;
1200 unsigned long end;
1201 int i;
1202 int free_idx;
Pauli Nieminen4f646252010-04-01 12:45:01 +00001203 int ret;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001204
1205 for (i = 0; i < addrinarray; i++) {
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001206 if (PageHighMem(pages[i]))
1207 continue;
1208 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001209 end = start + PAGE_SIZE;
Pauli Nieminen4f646252010-04-01 12:45:01 +00001210 if (reserve_memtype(start, end, new_type, NULL))
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001211 goto err_out;
1212 }
1213
Pauli Nieminen4f646252010-04-01 12:45:01 +00001214 ret = cpa_set_pages_array(pages, addrinarray,
1215 __pgprot(_PAGE_CACHE_UC_MINUS));
1216 if (!ret && new_type == _PAGE_CACHE_WC)
1217 ret = change_page_attr_set_clr(NULL, addrinarray,
1218 __pgprot(_PAGE_CACHE_WC),
1219 __pgprot(_PAGE_CACHE_MASK),
1220 0, CPA_PAGES_ARRAY, pages);
1221 if (ret)
1222 goto err_out;
1223 return 0; /* Success */
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001224err_out:
1225 free_idx = i;
1226 for (i = 0; i < free_idx; i++) {
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001227 if (PageHighMem(pages[i]))
1228 continue;
1229 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001230 end = start + PAGE_SIZE;
1231 free_memtype(start, end);
1232 }
1233 return -EINVAL;
1234}
Pauli Nieminen4f646252010-04-01 12:45:01 +00001235
1236int set_pages_array_uc(struct page **pages, int addrinarray)
1237{
1238 return _set_pages_array(pages, addrinarray, _PAGE_CACHE_UC_MINUS);
1239}
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001240EXPORT_SYMBOL(set_pages_array_uc);
1241
Pauli Nieminen4f646252010-04-01 12:45:01 +00001242int set_pages_array_wc(struct page **pages, int addrinarray)
1243{
1244 return _set_pages_array(pages, addrinarray, _PAGE_CACHE_WC);
1245}
1246EXPORT_SYMBOL(set_pages_array_wc);
1247
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001248int set_pages_wb(struct page *page, int numpages)
1249{
1250 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001251
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001252 return set_memory_wb(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001253}
1254EXPORT_SYMBOL(set_pages_wb);
1255
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001256int set_pages_array_wb(struct page **pages, int addrinarray)
1257{
1258 int retval;
1259 unsigned long start;
1260 unsigned long end;
1261 int i;
1262
1263 retval = cpa_clear_pages_array(pages, addrinarray,
1264 __pgprot(_PAGE_CACHE_MASK));
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001265 if (retval)
1266 return retval;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001267
1268 for (i = 0; i < addrinarray; i++) {
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001269 if (PageHighMem(pages[i]))
1270 continue;
1271 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001272 end = start + PAGE_SIZE;
1273 free_memtype(start, end);
1274 }
1275
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001276 return 0;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001277}
1278EXPORT_SYMBOL(set_pages_array_wb);
1279
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001280int set_pages_x(struct page *page, int numpages)
1281{
1282 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001283
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001284 return set_memory_x(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001285}
1286EXPORT_SYMBOL(set_pages_x);
1287
1288int set_pages_nx(struct page *page, int numpages)
1289{
1290 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001291
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001292 return set_memory_nx(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001293}
1294EXPORT_SYMBOL(set_pages_nx);
1295
1296int set_pages_ro(struct page *page, int numpages)
1297{
1298 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001299
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001300 return set_memory_ro(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001301}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001302
1303int set_pages_rw(struct page *page, int numpages)
1304{
1305 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001306
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001307 return set_memory_rw(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001308}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001309
Linus Torvalds1da177e2005-04-16 15:20:36 -07001310#ifdef CONFIG_DEBUG_PAGEALLOC
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001311
1312static int __set_pages_p(struct page *page, int numpages)
1313{
Shaohua Lid75586a2008-08-21 10:46:06 +08001314 unsigned long tempaddr = (unsigned long) page_address(page);
1315 struct cpa_data cpa = { .vaddr = &tempaddr,
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001316 .numpages = numpages,
1317 .mask_set = __pgprot(_PAGE_PRESENT | _PAGE_RW),
Shaohua Lid75586a2008-08-21 10:46:06 +08001318 .mask_clr = __pgprot(0),
1319 .flags = 0};
Thomas Gleixner72932c72008-01-30 13:34:08 +01001320
Suresh Siddha55121b42008-09-23 14:00:40 -07001321 /*
1322 * No alias checking needed for setting present flag. otherwise,
1323 * we may need to break large pages for 64-bit kernel text
1324 * mappings (this adds to complexity if we want to do this from
1325 * atomic context especially). Let's keep it simple!
1326 */
1327 return __change_page_attr_set_clr(&cpa, 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001328}
1329
1330static int __set_pages_np(struct page *page, int numpages)
1331{
Shaohua Lid75586a2008-08-21 10:46:06 +08001332 unsigned long tempaddr = (unsigned long) page_address(page);
1333 struct cpa_data cpa = { .vaddr = &tempaddr,
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001334 .numpages = numpages,
1335 .mask_set = __pgprot(0),
Shaohua Lid75586a2008-08-21 10:46:06 +08001336 .mask_clr = __pgprot(_PAGE_PRESENT | _PAGE_RW),
1337 .flags = 0};
Thomas Gleixner72932c72008-01-30 13:34:08 +01001338
Suresh Siddha55121b42008-09-23 14:00:40 -07001339 /*
1340 * No alias checking needed for setting not present flag. otherwise,
1341 * we may need to break large pages for 64-bit kernel text
1342 * mappings (this adds to complexity if we want to do this from
1343 * atomic context especially). Let's keep it simple!
1344 */
1345 return __change_page_attr_set_clr(&cpa, 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001346}
1347
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348void kernel_map_pages(struct page *page, int numpages, int enable)
1349{
1350 if (PageHighMem(page))
1351 return;
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001352 if (!enable) {
Ingo Molnarf9b84042006-06-27 02:54:49 -07001353 debug_check_no_locks_freed(page_address(page),
1354 numpages * PAGE_SIZE);
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001355 }
Ingo Molnarde5097c2006-01-09 15:59:21 -08001356
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001357 /*
Ingo Molnarf8d84062008-02-13 14:09:53 +01001358 * The return value is ignored as the calls cannot fail.
Suresh Siddha55121b42008-09-23 14:00:40 -07001359 * Large pages for identity mappings are not used at boot time
1360 * and hence no memory allocations during large page split.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361 */
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001362 if (enable)
1363 __set_pages_p(page, numpages);
1364 else
1365 __set_pages_np(page, numpages);
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001366
1367 /*
Ingo Molnare4b71dc2008-01-30 13:34:04 +01001368 * We should perform an IPI and flush all tlbs,
1369 * but that can deadlock->flush only current cpu:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001370 */
1371 __flush_tlb_all();
1372}
Rafael J. Wysocki8a235ef2008-02-20 01:47:44 +01001373
1374#ifdef CONFIG_HIBERNATION
1375
1376bool kernel_page_present(struct page *page)
1377{
1378 unsigned int level;
1379 pte_t *pte;
1380
1381 if (PageHighMem(page))
1382 return false;
1383
1384 pte = lookup_address((unsigned long)page_address(page), &level);
1385 return (pte_val(*pte) & _PAGE_PRESENT);
1386}
1387
1388#endif /* CONFIG_HIBERNATION */
1389
1390#endif /* CONFIG_DEBUG_PAGEALLOC */
Arjan van de Vend1028a12008-01-30 13:34:07 +01001391
1392/*
1393 * The testcases use internal knowledge of the implementation that shouldn't
1394 * be exposed to the rest of the kernel. Include these directly here.
1395 */
1396#ifdef CONFIG_CPA_DEBUG
1397#include "pageattr-test.c"
1398#endif