blob: 6d13d2a3f825306a11195a258fb7f78ed073c887 [file] [log] [blame]
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001/*
2 * Copyright 2002 Andi Kleen, SuSE Labs.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * Thanks to Ben LaHaise for precious feedback.
Ingo Molnar9f4c8152008-01-30 13:33:41 +01004 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005#include <linux/highmem.h>
Ingo Molnar81922062008-01-30 13:34:04 +01006#include <linux/bootmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07007#include <linux/module.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +01008#include <linux/sched.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +01009#include <linux/mm.h>
Thomas Gleixner76ebd052008-02-09 23:24:09 +010010#include <linux/interrupt.h>
Thomas Gleixneree7ae7a2008-04-17 17:40:45 +020011#include <linux/seq_file.h>
12#include <linux/debugfs.h>
Tejun Heoe59a1bb2009-06-22 11:56:24 +090013#include <linux/pfn.h>
Tejun Heo8c4bfc62009-07-04 08:10:59 +090014#include <linux/percpu.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090015#include <linux/gfp.h>
Matthieu Castet5bd5a452010-11-16 22:31:26 +010016#include <linux/pci.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010017
Thomas Gleixner950f9d92008-01-30 13:34:06 +010018#include <asm/e820.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <asm/processor.h>
20#include <asm/tlbflush.h>
Dave Jonesf8af0952006-01-06 00:12:10 -080021#include <asm/sections.h>
Jeremy Fitzhardinge93dbda72009-02-26 17:35:44 -080022#include <asm/setup.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010023#include <asm/uaccess.h>
24#include <asm/pgalloc.h>
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010025#include <asm/proto.h>
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -070026#include <asm/pat.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Ingo Molnar9df84992008-02-04 16:48:09 +010028/*
29 * The current flushing context - we pass it instead of 5 arguments:
30 */
Thomas Gleixner72e458d2008-02-04 16:48:07 +010031struct cpa_data {
Shaohua Lid75586a2008-08-21 10:46:06 +080032 unsigned long *vaddr;
Thomas Gleixner72e458d2008-02-04 16:48:07 +010033 pgprot_t mask_set;
34 pgprot_t mask_clr;
Thomas Gleixner65e074d2008-02-04 16:48:07 +010035 int numpages;
Shaohua Lid75586a2008-08-21 10:46:06 +080036 int flags;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010037 unsigned long pfn;
Andi Kleenc9caa022008-03-12 03:53:29 +010038 unsigned force_split : 1;
Shaohua Lid75586a2008-08-21 10:46:06 +080039 int curpage;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -070040 struct page **pages;
Thomas Gleixner72e458d2008-02-04 16:48:07 +010041};
42
Suresh Siddhaad5ca552008-09-23 14:00:42 -070043/*
44 * Serialize cpa() (for !DEBUG_PAGEALLOC which uses large identity mappings)
45 * using cpa_lock. So that we don't allow any other cpu, with stale large tlb
46 * entries change the page attribute in parallel to some other cpu
47 * splitting a large page entry along with changing the attribute.
48 */
49static DEFINE_SPINLOCK(cpa_lock);
50
Shaohua Lid75586a2008-08-21 10:46:06 +080051#define CPA_FLUSHTLB 1
52#define CPA_ARRAY 2
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -070053#define CPA_PAGES_ARRAY 4
Shaohua Lid75586a2008-08-21 10:46:06 +080054
Thomas Gleixner65280e62008-05-05 16:35:21 +020055#ifdef CONFIG_PROC_FS
Andi Kleence0c0e52008-05-02 11:46:49 +020056static unsigned long direct_pages_count[PG_LEVEL_NUM];
57
Thomas Gleixner65280e62008-05-05 16:35:21 +020058void update_page_count(int level, unsigned long pages)
Andi Kleence0c0e52008-05-02 11:46:49 +020059{
Andi Kleence0c0e52008-05-02 11:46:49 +020060 /* Protect against CPA */
Andrea Arcangelia79e53d2011-02-16 15:45:22 -080061 spin_lock(&pgd_lock);
Andi Kleence0c0e52008-05-02 11:46:49 +020062 direct_pages_count[level] += pages;
Andrea Arcangelia79e53d2011-02-16 15:45:22 -080063 spin_unlock(&pgd_lock);
Andi Kleence0c0e52008-05-02 11:46:49 +020064}
65
Thomas Gleixner65280e62008-05-05 16:35:21 +020066static void split_page_count(int level)
67{
68 direct_pages_count[level]--;
69 direct_pages_count[level - 1] += PTRS_PER_PTE;
70}
71
Alexey Dobriyane1759c22008-10-15 23:50:22 +040072void arch_report_meminfo(struct seq_file *m)
Thomas Gleixner65280e62008-05-05 16:35:21 +020073{
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000074 seq_printf(m, "DirectMap4k: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010075 direct_pages_count[PG_LEVEL_4K] << 2);
76#if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000077 seq_printf(m, "DirectMap2M: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010078 direct_pages_count[PG_LEVEL_2M] << 11);
79#else
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000080 seq_printf(m, "DirectMap4M: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010081 direct_pages_count[PG_LEVEL_2M] << 12);
82#endif
Thomas Gleixner65280e62008-05-05 16:35:21 +020083#ifdef CONFIG_X86_64
Hugh Dickinsa06de632008-08-15 13:58:32 +010084 if (direct_gbpages)
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000085 seq_printf(m, "DirectMap1G: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010086 direct_pages_count[PG_LEVEL_1G] << 20);
Thomas Gleixner65280e62008-05-05 16:35:21 +020087#endif
Thomas Gleixner65280e62008-05-05 16:35:21 +020088}
89#else
90static inline void split_page_count(int level) { }
91#endif
92
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010093#ifdef CONFIG_X86_64
94
95static inline unsigned long highmap_start_pfn(void)
96{
Alexander Duyckfc8d7822012-11-16 13:57:13 -080097 return __pa_symbol(_text) >> PAGE_SHIFT;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010098}
99
100static inline unsigned long highmap_end_pfn(void)
101{
Alexander Duyckfc8d7822012-11-16 13:57:13 -0800102 return __pa_symbol(roundup(_brk_end, PMD_SIZE)) >> PAGE_SHIFT;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100103}
104
105#endif
106
Ingo Molnar92cb54a2008-02-13 14:37:52 +0100107#ifdef CONFIG_DEBUG_PAGEALLOC
108# define debug_pagealloc 1
109#else
110# define debug_pagealloc 0
111#endif
112
Arjan van de Vened724be2008-01-30 13:34:04 +0100113static inline int
114within(unsigned long addr, unsigned long start, unsigned long end)
Ingo Molnar687c4822008-01-30 13:34:04 +0100115{
Arjan van de Vened724be2008-01-30 13:34:04 +0100116 return addr >= start && addr < end;
117}
118
119/*
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100120 * Flushing functions
121 */
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100122
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100123/**
124 * clflush_cache_range - flush a cache range with clflush
Wanpeng Li9efc31b2012-06-10 10:50:52 +0800125 * @vaddr: virtual start address
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100126 * @size: number of bytes to flush
127 *
128 * clflush is an unordered instruction which needs fencing with mfence
129 * to avoid ordering issues.
130 */
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100131void clflush_cache_range(void *vaddr, unsigned int size)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100132{
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100133 void *vend = vaddr + size - 1;
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100134
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100135 mb();
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100136
137 for (; vaddr < vend; vaddr += boot_cpu_data.x86_clflush_size)
138 clflush(vaddr);
139 /*
140 * Flush any possible final partial cacheline:
141 */
142 clflush(vend);
143
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100144 mb();
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100145}
Eric Anholte517a5e2009-09-10 17:48:48 -0700146EXPORT_SYMBOL_GPL(clflush_cache_range);
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100147
Thomas Gleixneraf1e6842008-01-30 13:34:08 +0100148static void __cpa_flush_all(void *arg)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100149{
Andi Kleen6bb83832008-02-04 16:48:06 +0100150 unsigned long cache = (unsigned long)arg;
151
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100152 /*
153 * Flush all to work around Errata in early athlons regarding
154 * large page flushing.
155 */
156 __flush_tlb_all();
157
venkatesh.pallipadi@intel.com0b827532009-05-22 13:23:37 -0700158 if (cache && boot_cpu_data.x86 >= 4)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100159 wbinvd();
160}
161
Andi Kleen6bb83832008-02-04 16:48:06 +0100162static void cpa_flush_all(unsigned long cache)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100163{
164 BUG_ON(irqs_disabled());
165
Jens Axboe15c8b6c2008-05-09 09:39:44 +0200166 on_each_cpu(__cpa_flush_all, (void *) cache, 1);
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100167}
168
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100169static void __cpa_flush_range(void *arg)
170{
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100171 /*
172 * We could optimize that further and do individual per page
173 * tlb invalidates for a low number of pages. Caveat: we must
174 * flush the high aliases on 64bit as well.
175 */
176 __flush_tlb_all();
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100177}
178
Andi Kleen6bb83832008-02-04 16:48:06 +0100179static void cpa_flush_range(unsigned long start, int numpages, int cache)
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100180{
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100181 unsigned int i, level;
182 unsigned long addr;
183
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100184 BUG_ON(irqs_disabled());
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100185 WARN_ON(PAGE_ALIGN(start) != start);
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100186
Jens Axboe15c8b6c2008-05-09 09:39:44 +0200187 on_each_cpu(__cpa_flush_range, NULL, 1);
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100188
Andi Kleen6bb83832008-02-04 16:48:06 +0100189 if (!cache)
190 return;
191
Thomas Gleixner3b233e52008-01-30 13:34:08 +0100192 /*
193 * We only need to flush on one CPU,
194 * clflush is a MESI-coherent instruction that
195 * will cause all other CPUs to flush the same
196 * cachelines:
197 */
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100198 for (i = 0, addr = start; i < numpages; i++, addr += PAGE_SIZE) {
199 pte_t *pte = lookup_address(addr, &level);
200
201 /*
202 * Only flush present addresses:
203 */
Thomas Gleixner7bfb72e2008-02-04 16:48:08 +0100204 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100205 clflush_cache_range((void *) addr, PAGE_SIZE);
206 }
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100207}
208
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700209static void cpa_flush_array(unsigned long *start, int numpages, int cache,
210 int in_flags, struct page **pages)
Shaohua Lid75586a2008-08-21 10:46:06 +0800211{
212 unsigned int i, level;
Pallipadi, Venkatesh21717872009-05-26 10:33:35 -0700213 unsigned long do_wbinvd = cache && numpages >= 1024; /* 4M threshold */
Shaohua Lid75586a2008-08-21 10:46:06 +0800214
215 BUG_ON(irqs_disabled());
216
Pallipadi, Venkatesh21717872009-05-26 10:33:35 -0700217 on_each_cpu(__cpa_flush_all, (void *) do_wbinvd, 1);
Shaohua Lid75586a2008-08-21 10:46:06 +0800218
Pallipadi, Venkatesh21717872009-05-26 10:33:35 -0700219 if (!cache || do_wbinvd)
Shaohua Lid75586a2008-08-21 10:46:06 +0800220 return;
221
Shaohua Lid75586a2008-08-21 10:46:06 +0800222 /*
223 * We only need to flush on one CPU,
224 * clflush is a MESI-coherent instruction that
225 * will cause all other CPUs to flush the same
226 * cachelines:
227 */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700228 for (i = 0; i < numpages; i++) {
229 unsigned long addr;
230 pte_t *pte;
231
232 if (in_flags & CPA_PAGES_ARRAY)
233 addr = (unsigned long)page_address(pages[i]);
234 else
235 addr = start[i];
236
237 pte = lookup_address(addr, &level);
Shaohua Lid75586a2008-08-21 10:46:06 +0800238
239 /*
240 * Only flush present addresses:
241 */
242 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700243 clflush_cache_range((void *)addr, PAGE_SIZE);
Shaohua Lid75586a2008-08-21 10:46:06 +0800244 }
245}
246
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100247/*
Arjan van de Vened724be2008-01-30 13:34:04 +0100248 * Certain areas of memory on x86 require very specific protection flags,
249 * for example the BIOS area or kernel text. Callers don't always get this
250 * right (again, ioremap() on BIOS memory is not uncommon) so this function
251 * checks and fixes these known static required protection bits.
252 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100253static inline pgprot_t static_protections(pgprot_t prot, unsigned long address,
254 unsigned long pfn)
Arjan van de Vened724be2008-01-30 13:34:04 +0100255{
256 pgprot_t forbidden = __pgprot(0);
257
Ingo Molnar687c4822008-01-30 13:34:04 +0100258 /*
Arjan van de Vened724be2008-01-30 13:34:04 +0100259 * The BIOS area between 640k and 1Mb needs to be executable for
260 * PCI BIOS based config access (CONFIG_PCI_GOBIOS) support.
Ingo Molnar687c4822008-01-30 13:34:04 +0100261 */
Matthieu Castet5bd5a452010-11-16 22:31:26 +0100262#ifdef CONFIG_PCI_BIOS
263 if (pcibios_enabled && within(pfn, BIOS_BEGIN >> PAGE_SHIFT, BIOS_END >> PAGE_SHIFT))
Arjan van de Vened724be2008-01-30 13:34:04 +0100264 pgprot_val(forbidden) |= _PAGE_NX;
Matthieu Castet5bd5a452010-11-16 22:31:26 +0100265#endif
Arjan van de Vened724be2008-01-30 13:34:04 +0100266
267 /*
268 * The kernel text needs to be executable for obvious reasons
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100269 * Does not cover __inittext since that is gone later on. On
270 * 64bit we do not enforce !NX on the low mapping
Arjan van de Vened724be2008-01-30 13:34:04 +0100271 */
272 if (within(address, (unsigned long)_text, (unsigned long)_etext))
273 pgprot_val(forbidden) |= _PAGE_NX;
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100274
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100275 /*
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100276 * The .rodata section needs to be read-only. Using the pfn
277 * catches all aliases.
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100278 */
Alexander Duyckfc8d7822012-11-16 13:57:13 -0800279 if (within(pfn, __pa_symbol(__start_rodata) >> PAGE_SHIFT,
280 __pa_symbol(__end_rodata) >> PAGE_SHIFT))
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100281 pgprot_val(forbidden) |= _PAGE_RW;
Arjan van de Vened724be2008-01-30 13:34:04 +0100282
Suresh Siddha55ca3cc2009-10-28 18:46:57 -0800283#if defined(CONFIG_X86_64) && defined(CONFIG_DEBUG_RODATA)
Suresh Siddha74e08172009-10-14 14:46:56 -0700284 /*
Suresh Siddha502f6602009-10-28 18:46:56 -0800285 * Once the kernel maps the text as RO (kernel_set_to_readonly is set),
286 * kernel text mappings for the large page aligned text, rodata sections
287 * will be always read-only. For the kernel identity mappings covering
288 * the holes caused by this alignment can be anything that user asks.
Suresh Siddha74e08172009-10-14 14:46:56 -0700289 *
290 * This will preserve the large page mappings for kernel text/data
291 * at no extra cost.
292 */
Suresh Siddha502f6602009-10-28 18:46:56 -0800293 if (kernel_set_to_readonly &&
294 within(address, (unsigned long)_text,
Suresh Siddha281ff332010-02-18 11:51:40 -0800295 (unsigned long)__end_rodata_hpage_align)) {
296 unsigned int level;
297
298 /*
299 * Don't enforce the !RW mapping for the kernel text mapping,
300 * if the current mapping is already using small page mapping.
301 * No need to work hard to preserve large page mappings in this
302 * case.
303 *
304 * This also fixes the Linux Xen paravirt guest boot failure
305 * (because of unexpected read-only mappings for kernel identity
306 * mappings). In this paravirt guest case, the kernel text
307 * mapping and the kernel identity mapping share the same
308 * page-table pages. Thus we can't really use different
309 * protections for the kernel text and identity mappings. Also,
310 * these shared mappings are made of small page mappings.
311 * Thus this don't enforce !RW mapping for small page kernel
312 * text mapping logic will help Linux Xen parvirt guest boot
Lucas De Marchi0d2eb442011-03-17 16:24:16 -0300313 * as well.
Suresh Siddha281ff332010-02-18 11:51:40 -0800314 */
315 if (lookup_address(address, &level) && (level != PG_LEVEL_4K))
316 pgprot_val(forbidden) |= _PAGE_RW;
317 }
Suresh Siddha74e08172009-10-14 14:46:56 -0700318#endif
319
Arjan van de Vened724be2008-01-30 13:34:04 +0100320 prot = __pgprot(pgprot_val(prot) & ~pgprot_val(forbidden));
Ingo Molnar687c4822008-01-30 13:34:04 +0100321
322 return prot;
323}
324
Thomas Gleixner9a14aef2008-02-04 16:48:07 +0100325/*
326 * Lookup the page table entry for a virtual address. Return a pointer
327 * to the entry and the level of the mapping.
328 *
329 * Note: We return pud and pmd either when the entry is marked large
330 * or when the present bit is not set. Otherwise we would return a
331 * pointer to a nonexisting mapping.
332 */
Harvey Harrisonda7bfc52008-02-09 23:24:08 +0100333pte_t *lookup_address(unsigned long address, unsigned int *level)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100334{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 pgd_t *pgd = pgd_offset_k(address);
336 pud_t *pud;
337 pmd_t *pmd;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100338
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100339 *level = PG_LEVEL_NONE;
340
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 if (pgd_none(*pgd))
342 return NULL;
Ingo Molnar9df84992008-02-04 16:48:09 +0100343
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 pud = pud_offset(pgd, address);
345 if (pud_none(*pud))
346 return NULL;
Andi Kleenc2f71ee2008-02-04 16:48:09 +0100347
348 *level = PG_LEVEL_1G;
349 if (pud_large(*pud) || !pud_present(*pud))
350 return (pte_t *)pud;
351
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 pmd = pmd_offset(pud, address);
353 if (pmd_none(*pmd))
354 return NULL;
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100355
356 *level = PG_LEVEL_2M;
Thomas Gleixner9a14aef2008-02-04 16:48:07 +0100357 if (pmd_large(*pmd) || !pmd_present(*pmd))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 return (pte_t *)pmd;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100360 *level = PG_LEVEL_4K;
Ingo Molnar9df84992008-02-04 16:48:09 +0100361
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100362 return pte_offset_kernel(pmd, address);
363}
Pekka Paalanen75bb8832008-05-12 21:20:56 +0200364EXPORT_SYMBOL_GPL(lookup_address);
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100365
Ingo Molnar9df84992008-02-04 16:48:09 +0100366/*
Dave Hansend7656532013-01-22 13:24:33 -0800367 * This is necessary because __pa() does not work on some
368 * kinds of memory, like vmalloc() or the alloc_remap()
369 * areas on 32-bit NUMA systems. The percpu areas can
370 * end up in this kind of memory, for instance.
371 *
372 * This could be optimized, but it is only intended to be
373 * used at inititalization time, and keeping it
374 * unoptimized should increase the testing coverage for
375 * the more obscure platforms.
376 */
377phys_addr_t slow_virt_to_phys(void *__virt_addr)
378{
379 unsigned long virt_addr = (unsigned long)__virt_addr;
380 phys_addr_t phys_addr;
381 unsigned long offset;
382 enum pg_level level;
383 unsigned long psize;
384 unsigned long pmask;
385 pte_t *pte;
386
387 pte = lookup_address(virt_addr, &level);
388 BUG_ON(!pte);
389 psize = page_level_size(level);
390 pmask = page_level_mask(level);
391 offset = virt_addr & ~pmask;
392 phys_addr = pte_pfn(*pte) << PAGE_SHIFT;
393 return (phys_addr | offset);
394}
395EXPORT_SYMBOL_GPL(slow_virt_to_phys);
396
397/*
Ingo Molnar9df84992008-02-04 16:48:09 +0100398 * Set the new pmd in all the pgds we know about:
399 */
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100400static void __set_pmd_pte(pte_t *kpte, unsigned long address, pte_t pte)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100401{
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100402 /* change init_mm */
403 set_pte_atomic(kpte, pte);
Ingo Molnar44af6c42008-01-30 13:34:03 +0100404#ifdef CONFIG_X86_32
Ingo Molnare4b71dc2008-01-30 13:34:04 +0100405 if (!SHARED_KERNEL_PMD) {
Ingo Molnar44af6c42008-01-30 13:34:03 +0100406 struct page *page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407
Jeremy Fitzhardingee3ed9102008-01-30 13:34:11 +0100408 list_for_each_entry(page, &pgd_list, lru) {
Ingo Molnar44af6c42008-01-30 13:34:03 +0100409 pgd_t *pgd;
410 pud_t *pud;
411 pmd_t *pmd;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100412
Ingo Molnar44af6c42008-01-30 13:34:03 +0100413 pgd = (pgd_t *)page_address(page) + pgd_index(address);
414 pud = pud_offset(pgd, address);
415 pmd = pmd_offset(pud, address);
416 set_pte_atomic((pte_t *)pmd, pte);
417 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 }
Ingo Molnar44af6c42008-01-30 13:34:03 +0100419#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420}
421
Ingo Molnar9df84992008-02-04 16:48:09 +0100422static int
423try_preserve_large_page(pte_t *kpte, unsigned long address,
424 struct cpa_data *cpa)
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100425{
Andrea Arcangelia79e53d2011-02-16 15:45:22 -0800426 unsigned long nextpage_addr, numpages, pmask, psize, addr, pfn;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100427 pte_t new_pte, old_pte, *tmp;
matthieu castet64edc8e2010-11-16 22:30:27 +0100428 pgprot_t old_prot, new_prot, req_prot;
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100429 int i, do_split = 1;
Dave Hansenf3c4fbb2013-01-22 13:24:32 -0800430 enum pg_level level;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100431
Andi Kleenc9caa022008-03-12 03:53:29 +0100432 if (cpa->force_split)
433 return 1;
434
Andrea Arcangelia79e53d2011-02-16 15:45:22 -0800435 spin_lock(&pgd_lock);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100436 /*
437 * Check for races, another CPU might have split this page
438 * up already:
439 */
440 tmp = lookup_address(address, &level);
441 if (tmp != kpte)
442 goto out_unlock;
443
444 switch (level) {
445 case PG_LEVEL_2M:
Andi Kleenf07333f2008-02-04 16:48:09 +0100446#ifdef CONFIG_X86_64
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100447 case PG_LEVEL_1G:
Andi Kleenf07333f2008-02-04 16:48:09 +0100448#endif
Dave Hansenf3c4fbb2013-01-22 13:24:32 -0800449 psize = page_level_size(level);
450 pmask = page_level_mask(level);
451 break;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100452 default:
Ingo Molnarbeaff632008-02-04 16:48:09 +0100453 do_split = -EINVAL;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100454 goto out_unlock;
455 }
456
457 /*
458 * Calculate the number of pages, which fit into this large
459 * page starting at address:
460 */
461 nextpage_addr = (address + psize) & pmask;
462 numpages = (nextpage_addr - address) >> PAGE_SHIFT;
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100463 if (numpages < cpa->numpages)
464 cpa->numpages = numpages;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100465
466 /*
467 * We are safe now. Check whether the new pgprot is the same:
468 */
469 old_pte = *kpte;
matthieu castet64edc8e2010-11-16 22:30:27 +0100470 old_prot = new_prot = req_prot = pte_pgprot(old_pte);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100471
matthieu castet64edc8e2010-11-16 22:30:27 +0100472 pgprot_val(req_prot) &= ~pgprot_val(cpa->mask_clr);
473 pgprot_val(req_prot) |= pgprot_val(cpa->mask_set);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100474
475 /*
476 * old_pte points to the large page base address. So we need
477 * to add the offset of the virtual address:
478 */
479 pfn = pte_pfn(old_pte) + ((address & (psize - 1)) >> PAGE_SHIFT);
480 cpa->pfn = pfn;
481
matthieu castet64edc8e2010-11-16 22:30:27 +0100482 new_prot = static_protections(req_prot, address, pfn);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100483
484 /*
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100485 * We need to check the full range, whether
486 * static_protection() requires a different pgprot for one of
487 * the pages in the range we try to preserve:
488 */
matthieu castet64edc8e2010-11-16 22:30:27 +0100489 addr = address & pmask;
490 pfn = pte_pfn(old_pte);
491 for (i = 0; i < (psize >> PAGE_SHIFT); i++, addr += PAGE_SIZE, pfn++) {
492 pgprot_t chk_prot = static_protections(req_prot, addr, pfn);
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100493
494 if (pgprot_val(chk_prot) != pgprot_val(new_prot))
495 goto out_unlock;
496 }
497
498 /*
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100499 * If there are no changes, return. maxpages has been updated
500 * above:
501 */
502 if (pgprot_val(new_prot) == pgprot_val(old_prot)) {
Ingo Molnarbeaff632008-02-04 16:48:09 +0100503 do_split = 0;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100504 goto out_unlock;
505 }
506
507 /*
508 * We need to change the attributes. Check, whether we can
509 * change the large page in one go. We request a split, when
510 * the address is not aligned and the number of pages is
511 * smaller than the number of pages in the large page. Note
512 * that we limited the number of possible pages already to
513 * the number of pages in the large page.
514 */
matthieu castet64edc8e2010-11-16 22:30:27 +0100515 if (address == (address & pmask) && cpa->numpages == (psize >> PAGE_SHIFT)) {
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100516 /*
517 * The address is aligned and the number of pages
518 * covers the full page.
519 */
520 new_pte = pfn_pte(pte_pfn(old_pte), canon_pgprot(new_prot));
521 __set_pmd_pte(kpte, address, new_pte);
Shaohua Lid75586a2008-08-21 10:46:06 +0800522 cpa->flags |= CPA_FLUSHTLB;
Ingo Molnarbeaff632008-02-04 16:48:09 +0100523 do_split = 0;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100524 }
525
526out_unlock:
Andrea Arcangelia79e53d2011-02-16 15:45:22 -0800527 spin_unlock(&pgd_lock);
Ingo Molnar9df84992008-02-04 16:48:09 +0100528
Ingo Molnarbeaff632008-02-04 16:48:09 +0100529 return do_split;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100530}
531
Ingo Molnar7afe15b2008-01-30 13:33:57 +0100532static int split_large_page(pte_t *kpte, unsigned long address)
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100533{
Andrea Arcangelia79e53d2011-02-16 15:45:22 -0800534 unsigned long pfn, pfninc = 1;
Ingo Molnar86f03982008-01-30 13:34:09 +0100535 unsigned int i, level;
Ingo Molnar9df84992008-02-04 16:48:09 +0100536 pte_t *pbase, *tmp;
537 pgprot_t ref_prot;
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700538 struct page *base;
539
540 if (!debug_pagealloc)
541 spin_unlock(&cpa_lock);
Vegard Nossum9e730232009-02-22 11:28:25 +0100542 base = alloc_pages(GFP_KERNEL | __GFP_NOTRACK, 0);
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700543 if (!debug_pagealloc)
544 spin_lock(&cpa_lock);
Suresh Siddha8311eb82008-09-23 14:00:41 -0700545 if (!base)
546 return -ENOMEM;
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100547
Andrea Arcangelia79e53d2011-02-16 15:45:22 -0800548 spin_lock(&pgd_lock);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100549 /*
550 * Check for races, another CPU might have split this page
551 * up for us already:
552 */
553 tmp = lookup_address(address, &level);
Ingo Molnar6ce9fc12008-02-04 16:48:08 +0100554 if (tmp != kpte)
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100555 goto out_unlock;
556
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100557 pbase = (pte_t *)page_address(base);
Jeremy Fitzhardinge6944a9c2008-03-17 16:37:01 -0700558 paravirt_alloc_pte(&init_mm, page_to_pfn(base));
Thomas Gleixner07cf89c2008-02-04 16:48:08 +0100559 ref_prot = pte_pgprot(pte_clrhuge(*kpte));
Ingo Molnar7a5714e2009-02-20 17:44:21 +0100560 /*
561 * If we ever want to utilize the PAT bit, we need to
562 * update this function to make sure it's converted from
563 * bit 12 to bit 7 when we cross from the 2MB level to
564 * the 4K level:
565 */
566 WARN_ON_ONCE(pgprot_val(ref_prot) & _PAGE_PAT_LARGE);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100567
Andi Kleenf07333f2008-02-04 16:48:09 +0100568#ifdef CONFIG_X86_64
569 if (level == PG_LEVEL_1G) {
570 pfninc = PMD_PAGE_SIZE >> PAGE_SHIFT;
571 pgprot_val(ref_prot) |= _PAGE_PSE;
Andi Kleenf07333f2008-02-04 16:48:09 +0100572 }
573#endif
574
Thomas Gleixner63c1dcf2008-02-04 16:48:05 +0100575 /*
576 * Get the target pfn from the original entry:
577 */
578 pfn = pte_pfn(*kpte);
Andi Kleenf07333f2008-02-04 16:48:09 +0100579 for (i = 0; i < PTRS_PER_PTE; i++, pfn += pfninc)
Thomas Gleixner63c1dcf2008-02-04 16:48:05 +0100580 set_pte(&pbase[i], pfn_pte(pfn, ref_prot));
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100581
Andi Kleence0c0e52008-05-02 11:46:49 +0200582 if (address >= (unsigned long)__va(0) &&
Yinghai Luf361a452008-07-10 20:38:26 -0700583 address < (unsigned long)__va(max_low_pfn_mapped << PAGE_SHIFT))
584 split_page_count(level);
585
586#ifdef CONFIG_X86_64
587 if (address >= (unsigned long)__va(1UL<<32) &&
Thomas Gleixner65280e62008-05-05 16:35:21 +0200588 address < (unsigned long)__va(max_pfn_mapped << PAGE_SHIFT))
589 split_page_count(level);
Yinghai Luf361a452008-07-10 20:38:26 -0700590#endif
Andi Kleence0c0e52008-05-02 11:46:49 +0200591
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100592 /*
Ingo Molnar07a66d72009-02-20 08:04:13 +0100593 * Install the new, split up pagetable.
Huang, Ying4c881ca2008-01-30 13:34:04 +0100594 *
Ingo Molnar07a66d72009-02-20 08:04:13 +0100595 * We use the standard kernel pagetable protections for the new
596 * pagetable protections, the actual ptes set above control the
597 * primary protection behavior:
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100598 */
Ingo Molnar07a66d72009-02-20 08:04:13 +0100599 __set_pmd_pte(kpte, address, mk_pte(base, __pgprot(_KERNPG_TABLE)));
Ingo Molnar211b3d02009-03-10 22:31:03 +0100600
601 /*
602 * Intel Atom errata AAH41 workaround.
603 *
604 * The real fix should be in hw or in a microcode update, but
605 * we also probabilistically try to reduce the window of having
606 * a large TLB mixed with 4K TLBs while instruction fetches are
607 * going on.
608 */
609 __flush_tlb_all();
610
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100611 base = NULL;
612
613out_unlock:
Thomas Gleixnereb5b5f02008-02-09 23:24:09 +0100614 /*
615 * If we dropped out via the lookup_address check under
616 * pgd_lock then stick the page back into the pool:
617 */
Suresh Siddha8311eb82008-09-23 14:00:41 -0700618 if (base)
619 __free_page(base);
Andrea Arcangelia79e53d2011-02-16 15:45:22 -0800620 spin_unlock(&pgd_lock);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100621
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100622 return 0;
623}
624
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800625static int __cpa_process_fault(struct cpa_data *cpa, unsigned long vaddr,
626 int primary)
627{
628 /*
629 * Ignore all non primary paths.
630 */
631 if (!primary)
632 return 0;
633
634 /*
635 * Ignore the NULL PTE for kernel identity mapping, as it is expected
636 * to have holes.
637 * Also set numpages to '1' indicating that we processed cpa req for
638 * one virtual address page and its pfn. TBD: numpages can be set based
639 * on the initial value and the level returned by lookup_address().
640 */
641 if (within(vaddr, PAGE_OFFSET,
642 PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT))) {
643 cpa->numpages = 1;
644 cpa->pfn = __pa(vaddr) >> PAGE_SHIFT;
645 return 0;
646 } else {
647 WARN(1, KERN_WARNING "CPA: called for zero pte. "
648 "vaddr = %lx cpa->vaddr = %lx\n", vaddr,
649 *cpa->vaddr);
650
651 return -EFAULT;
652 }
653}
654
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100655static int __change_page_attr(struct cpa_data *cpa, int primary)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100656{
Shaohua Lid75586a2008-08-21 10:46:06 +0800657 unsigned long address;
Harvey Harrisonda7bfc52008-02-09 23:24:08 +0100658 int do_split, err;
659 unsigned int level;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100660 pte_t *kpte, old_pte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661
Thomas Hellstrom8523acf2009-08-03 09:25:45 +0200662 if (cpa->flags & CPA_PAGES_ARRAY) {
663 struct page *page = cpa->pages[cpa->curpage];
664 if (unlikely(PageHighMem(page)))
665 return 0;
666 address = (unsigned long)page_address(page);
667 } else if (cpa->flags & CPA_ARRAY)
Shaohua Lid75586a2008-08-21 10:46:06 +0800668 address = cpa->vaddr[cpa->curpage];
669 else
670 address = *cpa->vaddr;
Ingo Molnar97f99fe2008-01-30 13:33:55 +0100671repeat:
Ingo Molnarf0646e42008-01-30 13:33:43 +0100672 kpte = lookup_address(address, &level);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 if (!kpte)
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800674 return __cpa_process_fault(cpa, address, primary);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100675
676 old_pte = *kpte;
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800677 if (!pte_val(old_pte))
678 return __cpa_process_fault(cpa, address, primary);
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100679
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100680 if (level == PG_LEVEL_4K) {
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100681 pte_t new_pte;
Arjan van de Ven626c2c92008-02-04 16:48:05 +0100682 pgprot_t new_prot = pte_pgprot(old_pte);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100683 unsigned long pfn = pte_pfn(old_pte);
Thomas Gleixnera72a08a2008-01-30 13:34:07 +0100684
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100685 pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr);
686 pgprot_val(new_prot) |= pgprot_val(cpa->mask_set);
Ingo Molnar86f03982008-01-30 13:34:09 +0100687
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100688 new_prot = static_protections(new_prot, address, pfn);
Ingo Molnar86f03982008-01-30 13:34:09 +0100689
Arjan van de Ven626c2c92008-02-04 16:48:05 +0100690 /*
691 * We need to keep the pfn from the existing PTE,
692 * after all we're only going to change it's attributes
693 * not the memory it points to
694 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100695 new_pte = pfn_pte(pfn, canon_pgprot(new_prot));
696 cpa->pfn = pfn;
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100697 /*
698 * Do we really change anything ?
699 */
700 if (pte_val(old_pte) != pte_val(new_pte)) {
701 set_pte_atomic(kpte, new_pte);
Shaohua Lid75586a2008-08-21 10:46:06 +0800702 cpa->flags |= CPA_FLUSHTLB;
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100703 }
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100704 cpa->numpages = 1;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100705 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706 }
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100707
708 /*
709 * Check, whether we can keep the large page intact
710 * and just change the pte:
711 */
Ingo Molnarbeaff632008-02-04 16:48:09 +0100712 do_split = try_preserve_large_page(kpte, address, cpa);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100713 /*
714 * When the range fits into the existing large page,
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100715 * return. cp->numpages and cpa->tlbflush have been updated in
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100716 * try_large_page:
717 */
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100718 if (do_split <= 0)
719 return do_split;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100720
721 /*
722 * We have to split the large page:
723 */
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100724 err = split_large_page(kpte, address);
725 if (!err) {
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700726 /*
727 * Do a global flush tlb after splitting the large page
728 * and before we do the actual change page attribute in the PTE.
729 *
730 * With out this, we violate the TLB application note, that says
731 * "The TLBs may contain both ordinary and large-page
732 * translations for a 4-KByte range of linear addresses. This
733 * may occur if software modifies the paging structures so that
734 * the page size used for the address range changes. If the two
735 * translations differ with respect to page frame or attributes
736 * (e.g., permissions), processor behavior is undefined and may
737 * be implementation-specific."
738 *
739 * We do this global tlb flush inside the cpa_lock, so that we
740 * don't allow any other cpu, with stale tlb entries change the
741 * page attribute in parallel, that also falls into the
742 * just split large page entry.
743 */
744 flush_tlb_all();
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100745 goto repeat;
746 }
Ingo Molnarbeaff632008-02-04 16:48:09 +0100747
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100748 return err;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100749}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100751static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias);
752
753static int cpa_process_alias(struct cpa_data *cpa)
Ingo Molnar44af6c42008-01-30 13:34:03 +0100754{
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100755 struct cpa_data alias_cpa;
Tejun Heo992f4c12009-06-22 11:56:24 +0900756 unsigned long laddr = (unsigned long)__va(cpa->pfn << PAGE_SHIFT);
Tejun Heoe933a732009-08-14 15:00:53 +0900757 unsigned long vaddr;
Tejun Heo992f4c12009-06-22 11:56:24 +0900758 int ret;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100759
Yinghai Lu965194c2008-07-12 14:31:28 -0700760 if (cpa->pfn >= max_pfn_mapped)
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100761 return 0;
762
Yinghai Luf361a452008-07-10 20:38:26 -0700763#ifdef CONFIG_X86_64
Yinghai Lu965194c2008-07-12 14:31:28 -0700764 if (cpa->pfn >= max_low_pfn_mapped && cpa->pfn < (1UL<<(32-PAGE_SHIFT)))
Yinghai Luf361a452008-07-10 20:38:26 -0700765 return 0;
766#endif
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100767 /*
768 * No need to redo, when the primary call touched the direct
769 * mapping already:
770 */
Thomas Hellstrom8523acf2009-08-03 09:25:45 +0200771 if (cpa->flags & CPA_PAGES_ARRAY) {
772 struct page *page = cpa->pages[cpa->curpage];
773 if (unlikely(PageHighMem(page)))
774 return 0;
775 vaddr = (unsigned long)page_address(page);
776 } else if (cpa->flags & CPA_ARRAY)
Shaohua Lid75586a2008-08-21 10:46:06 +0800777 vaddr = cpa->vaddr[cpa->curpage];
778 else
779 vaddr = *cpa->vaddr;
780
781 if (!(within(vaddr, PAGE_OFFSET,
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800782 PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT)))) {
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100783
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100784 alias_cpa = *cpa;
Tejun Heo992f4c12009-06-22 11:56:24 +0900785 alias_cpa.vaddr = &laddr;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700786 alias_cpa.flags &= ~(CPA_PAGES_ARRAY | CPA_ARRAY);
Shaohua Lid75586a2008-08-21 10:46:06 +0800787
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100788 ret = __change_page_attr_set_clr(&alias_cpa, 0);
Tejun Heo992f4c12009-06-22 11:56:24 +0900789 if (ret)
790 return ret;
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100791 }
Ingo Molnar44af6c42008-01-30 13:34:03 +0100792
Arjan van de Ven488fd992008-01-30 13:34:07 +0100793#ifdef CONFIG_X86_64
Thomas Gleixner08797502008-01-30 13:34:09 +0100794 /*
Tejun Heo992f4c12009-06-22 11:56:24 +0900795 * If the primary call didn't touch the high mapping already
796 * and the physical address is inside the kernel map, we need
Thomas Gleixner08797502008-01-30 13:34:09 +0100797 * to touch the high mapped kernel as well:
798 */
Tejun Heo992f4c12009-06-22 11:56:24 +0900799 if (!within(vaddr, (unsigned long)_text, _brk_end) &&
800 within(cpa->pfn, highmap_start_pfn(), highmap_end_pfn())) {
801 unsigned long temp_cpa_vaddr = (cpa->pfn << PAGE_SHIFT) +
802 __START_KERNEL_map - phys_base;
803 alias_cpa = *cpa;
804 alias_cpa.vaddr = &temp_cpa_vaddr;
805 alias_cpa.flags &= ~(CPA_PAGES_ARRAY | CPA_ARRAY);
Thomas Gleixner08797502008-01-30 13:34:09 +0100806
Tejun Heo992f4c12009-06-22 11:56:24 +0900807 /*
808 * The high mapping range is imprecise, so ignore the
809 * return value.
810 */
811 __change_page_attr_set_clr(&alias_cpa, 0);
812 }
Thomas Gleixner08797502008-01-30 13:34:09 +0100813#endif
Tejun Heo992f4c12009-06-22 11:56:24 +0900814
815 return 0;
Ingo Molnar44af6c42008-01-30 13:34:03 +0100816}
817
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100818static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias)
Thomas Gleixnerff314522008-01-30 13:34:08 +0100819{
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100820 int ret, numpages = cpa->numpages;
Thomas Gleixnerff314522008-01-30 13:34:08 +0100821
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100822 while (numpages) {
823 /*
824 * Store the remaining nr of pages for the large page
825 * preservation check.
826 */
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100827 cpa->numpages = numpages;
Shaohua Lid75586a2008-08-21 10:46:06 +0800828 /* for array changes, we can't use large page */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700829 if (cpa->flags & (CPA_ARRAY | CPA_PAGES_ARRAY))
Shaohua Lid75586a2008-08-21 10:46:06 +0800830 cpa->numpages = 1;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100831
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700832 if (!debug_pagealloc)
833 spin_lock(&cpa_lock);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100834 ret = __change_page_attr(cpa, checkalias);
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700835 if (!debug_pagealloc)
836 spin_unlock(&cpa_lock);
Thomas Gleixnerff314522008-01-30 13:34:08 +0100837 if (ret)
838 return ret;
Thomas Gleixnerff314522008-01-30 13:34:08 +0100839
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100840 if (checkalias) {
841 ret = cpa_process_alias(cpa);
842 if (ret)
843 return ret;
844 }
845
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100846 /*
847 * Adjust the number of pages with the result of the
848 * CPA operation. Either a large page has been
849 * preserved or a single page update happened.
850 */
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100851 BUG_ON(cpa->numpages > numpages);
852 numpages -= cpa->numpages;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700853 if (cpa->flags & (CPA_PAGES_ARRAY | CPA_ARRAY))
Shaohua Lid75586a2008-08-21 10:46:06 +0800854 cpa->curpage++;
855 else
856 *cpa->vaddr += cpa->numpages * PAGE_SIZE;
857
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100858 }
Thomas Gleixnerff314522008-01-30 13:34:08 +0100859 return 0;
860}
861
Andi Kleen6bb83832008-02-04 16:48:06 +0100862static inline int cache_attr(pgprot_t attr)
863{
864 return pgprot_val(attr) &
865 (_PAGE_PAT | _PAGE_PAT_LARGE | _PAGE_PWT | _PAGE_PCD);
866}
867
Shaohua Lid75586a2008-08-21 10:46:06 +0800868static int change_page_attr_set_clr(unsigned long *addr, int numpages,
Andi Kleenc9caa022008-03-12 03:53:29 +0100869 pgprot_t mask_set, pgprot_t mask_clr,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700870 int force_split, int in_flag,
871 struct page **pages)
Thomas Gleixnerff314522008-01-30 13:34:08 +0100872{
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100873 struct cpa_data cpa;
Ingo Molnarcacf8902008-08-21 13:46:33 +0200874 int ret, cache, checkalias;
Jack Steinerfa526d02009-09-03 12:56:02 -0500875 unsigned long baddr = 0;
Thomas Gleixner331e4062008-02-04 16:48:06 +0100876
877 /*
878 * Check, if we are requested to change a not supported
879 * feature:
880 */
881 mask_set = canon_pgprot(mask_set);
882 mask_clr = canon_pgprot(mask_clr);
Andi Kleenc9caa022008-03-12 03:53:29 +0100883 if (!pgprot_val(mask_set) && !pgprot_val(mask_clr) && !force_split)
Thomas Gleixner331e4062008-02-04 16:48:06 +0100884 return 0;
885
Thomas Gleixner69b14152008-02-13 11:04:50 +0100886 /* Ensure we are PAGE_SIZE aligned */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700887 if (in_flag & CPA_ARRAY) {
Shaohua Lid75586a2008-08-21 10:46:06 +0800888 int i;
889 for (i = 0; i < numpages; i++) {
890 if (addr[i] & ~PAGE_MASK) {
891 addr[i] &= PAGE_MASK;
892 WARN_ON_ONCE(1);
893 }
894 }
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700895 } else if (!(in_flag & CPA_PAGES_ARRAY)) {
896 /*
897 * in_flag of CPA_PAGES_ARRAY implies it is aligned.
898 * No need to cehck in that case
899 */
900 if (*addr & ~PAGE_MASK) {
901 *addr &= PAGE_MASK;
902 /*
903 * People should not be passing in unaligned addresses:
904 */
905 WARN_ON_ONCE(1);
906 }
Jack Steinerfa526d02009-09-03 12:56:02 -0500907 /*
908 * Save address for cache flush. *addr is modified in the call
909 * to __change_page_attr_set_clr() below.
910 */
911 baddr = *addr;
Thomas Gleixner69b14152008-02-13 11:04:50 +0100912 }
913
Nick Piggin5843d9a2008-08-01 03:15:21 +0200914 /* Must avoid aliasing mappings in the highmem code */
915 kmap_flush_unused();
916
Nick Piggindb64fe02008-10-18 20:27:03 -0700917 vm_unmap_aliases();
918
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100919 cpa.vaddr = addr;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700920 cpa.pages = pages;
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100921 cpa.numpages = numpages;
922 cpa.mask_set = mask_set;
923 cpa.mask_clr = mask_clr;
Shaohua Lid75586a2008-08-21 10:46:06 +0800924 cpa.flags = 0;
925 cpa.curpage = 0;
Andi Kleenc9caa022008-03-12 03:53:29 +0100926 cpa.force_split = force_split;
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100927
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700928 if (in_flag & (CPA_ARRAY | CPA_PAGES_ARRAY))
929 cpa.flags |= in_flag;
Shaohua Lid75586a2008-08-21 10:46:06 +0800930
Thomas Gleixneraf96e442008-02-15 21:49:46 +0100931 /* No alias checking for _NX bit modifications */
932 checkalias = (pgprot_val(mask_set) | pgprot_val(mask_clr)) != _PAGE_NX;
933
934 ret = __change_page_attr_set_clr(&cpa, checkalias);
Thomas Gleixnerff314522008-01-30 13:34:08 +0100935
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100936 /*
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100937 * Check whether we really changed something:
938 */
Shaohua Lid75586a2008-08-21 10:46:06 +0800939 if (!(cpa.flags & CPA_FLUSHTLB))
Shaohua Li1ac2f7d2008-08-04 14:51:24 +0800940 goto out;
Ingo Molnarcacf8902008-08-21 13:46:33 +0200941
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100942 /*
Andi Kleen6bb83832008-02-04 16:48:06 +0100943 * No need to flush, when we did not set any of the caching
944 * attributes:
945 */
946 cache = cache_attr(mask_set);
947
948 /*
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100949 * On success we use clflush, when the CPU supports it to
H. Peter Anvinf026cfa2012-08-14 09:53:38 -0700950 * avoid the wbindv. If the CPU does not support it and in the
951 * error case we fall back to cpa_flush_all (which uses
952 * wbindv):
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100953 */
H. Peter Anvinf026cfa2012-08-14 09:53:38 -0700954 if (!ret && cpu_has_clflush) {
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700955 if (cpa.flags & (CPA_PAGES_ARRAY | CPA_ARRAY)) {
956 cpa_flush_array(addr, numpages, cache,
957 cpa.flags, pages);
958 } else
Jack Steinerfa526d02009-09-03 12:56:02 -0500959 cpa_flush_range(baddr, numpages, cache);
Shaohua Lid75586a2008-08-21 10:46:06 +0800960 } else
Andi Kleen6bb83832008-02-04 16:48:06 +0100961 cpa_flush_all(cache);
Ingo Molnarcacf8902008-08-21 13:46:33 +0200962
Thomas Gleixner76ebd052008-02-09 23:24:09 +0100963out:
Thomas Gleixnerff314522008-01-30 13:34:08 +0100964 return ret;
965}
966
Shaohua Lid75586a2008-08-21 10:46:06 +0800967static inline int change_page_attr_set(unsigned long *addr, int numpages,
968 pgprot_t mask, int array)
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100969{
Shaohua Lid75586a2008-08-21 10:46:06 +0800970 return change_page_attr_set_clr(addr, numpages, mask, __pgprot(0), 0,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700971 (array ? CPA_ARRAY : 0), NULL);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100972}
973
Shaohua Lid75586a2008-08-21 10:46:06 +0800974static inline int change_page_attr_clear(unsigned long *addr, int numpages,
975 pgprot_t mask, int array)
Thomas Gleixner72932c72008-01-30 13:34:08 +0100976{
Shaohua Lid75586a2008-08-21 10:46:06 +0800977 return change_page_attr_set_clr(addr, numpages, __pgprot(0), mask, 0,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700978 (array ? CPA_ARRAY : 0), NULL);
Thomas Gleixner72932c72008-01-30 13:34:08 +0100979}
980
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -0700981static inline int cpa_set_pages_array(struct page **pages, int numpages,
982 pgprot_t mask)
983{
984 return change_page_attr_set_clr(NULL, numpages, mask, __pgprot(0), 0,
985 CPA_PAGES_ARRAY, pages);
986}
987
988static inline int cpa_clear_pages_array(struct page **pages, int numpages,
989 pgprot_t mask)
990{
991 return change_page_attr_set_clr(NULL, numpages, __pgprot(0), mask, 0,
992 CPA_PAGES_ARRAY, pages);
993}
994
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700995int _set_memory_uc(unsigned long addr, int numpages)
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100996{
Suresh Siddhade33c442008-04-25 17:07:22 -0700997 /*
998 * for now UC MINUS. see comments in ioremap_nocache()
999 */
Shaohua Lid75586a2008-08-21 10:46:06 +08001000 return change_page_attr_set(&addr, numpages,
1001 __pgprot(_PAGE_CACHE_UC_MINUS), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001002}
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001003
1004int set_memory_uc(unsigned long addr, int numpages)
1005{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001006 int ret;
1007
Suresh Siddhade33c442008-04-25 17:07:22 -07001008 /*
1009 * for now UC MINUS. see comments in ioremap_nocache()
1010 */
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001011 ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE,
1012 _PAGE_CACHE_UC_MINUS, NULL);
1013 if (ret)
1014 goto out_err;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001015
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001016 ret = _set_memory_uc(addr, numpages);
1017 if (ret)
1018 goto out_free;
1019
1020 return 0;
1021
1022out_free:
1023 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
1024out_err:
1025 return ret;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001026}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001027EXPORT_SYMBOL(set_memory_uc);
1028
H Hartley Sweeten2d070ef2011-11-15 14:49:00 -08001029static int _set_memory_array(unsigned long *addr, int addrinarray,
Pauli Nieminen4f646252010-04-01 12:45:01 +00001030 unsigned long new_type)
Shaohua Lid75586a2008-08-21 10:46:06 +08001031{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001032 int i, j;
1033 int ret;
1034
Shaohua Lid75586a2008-08-21 10:46:06 +08001035 /*
1036 * for now UC MINUS. see comments in ioremap_nocache()
1037 */
1038 for (i = 0; i < addrinarray; i++) {
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001039 ret = reserve_memtype(__pa(addr[i]), __pa(addr[i]) + PAGE_SIZE,
Pauli Nieminen4f646252010-04-01 12:45:01 +00001040 new_type, NULL);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001041 if (ret)
1042 goto out_free;
Shaohua Lid75586a2008-08-21 10:46:06 +08001043 }
1044
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001045 ret = change_page_attr_set(addr, addrinarray,
Shaohua Lid75586a2008-08-21 10:46:06 +08001046 __pgprot(_PAGE_CACHE_UC_MINUS), 1);
Pauli Nieminen4f646252010-04-01 12:45:01 +00001047
1048 if (!ret && new_type == _PAGE_CACHE_WC)
1049 ret = change_page_attr_set_clr(addr, addrinarray,
1050 __pgprot(_PAGE_CACHE_WC),
1051 __pgprot(_PAGE_CACHE_MASK),
1052 0, CPA_ARRAY, NULL);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001053 if (ret)
1054 goto out_free;
Rene Hermanc5e147c2008-08-22 01:02:20 +02001055
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001056 return 0;
1057
1058out_free:
1059 for (j = 0; j < i; j++)
1060 free_memtype(__pa(addr[j]), __pa(addr[j]) + PAGE_SIZE);
1061
1062 return ret;
Shaohua Lid75586a2008-08-21 10:46:06 +08001063}
Pauli Nieminen4f646252010-04-01 12:45:01 +00001064
1065int set_memory_array_uc(unsigned long *addr, int addrinarray)
1066{
1067 return _set_memory_array(addr, addrinarray, _PAGE_CACHE_UC_MINUS);
1068}
Shaohua Lid75586a2008-08-21 10:46:06 +08001069EXPORT_SYMBOL(set_memory_array_uc);
1070
Pauli Nieminen4f646252010-04-01 12:45:01 +00001071int set_memory_array_wc(unsigned long *addr, int addrinarray)
1072{
1073 return _set_memory_array(addr, addrinarray, _PAGE_CACHE_WC);
1074}
1075EXPORT_SYMBOL(set_memory_array_wc);
1076
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001077int _set_memory_wc(unsigned long addr, int numpages)
1078{
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001079 int ret;
Pallipadi, Venkateshbdc63402009-07-30 14:43:19 -07001080 unsigned long addr_copy = addr;
1081
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001082 ret = change_page_attr_set(&addr, numpages,
1083 __pgprot(_PAGE_CACHE_UC_MINUS), 0);
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001084 if (!ret) {
Pallipadi, Venkateshbdc63402009-07-30 14:43:19 -07001085 ret = change_page_attr_set_clr(&addr_copy, numpages,
1086 __pgprot(_PAGE_CACHE_WC),
1087 __pgprot(_PAGE_CACHE_MASK),
1088 0, 0, NULL);
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001089 }
1090 return ret;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001091}
1092
1093int set_memory_wc(unsigned long addr, int numpages)
1094{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001095 int ret;
1096
Andreas Herrmann499f8f82008-06-10 16:06:21 +02001097 if (!pat_enabled)
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001098 return set_memory_uc(addr, numpages);
1099
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001100 ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE,
1101 _PAGE_CACHE_WC, NULL);
1102 if (ret)
1103 goto out_err;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001104
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001105 ret = _set_memory_wc(addr, numpages);
1106 if (ret)
1107 goto out_free;
1108
1109 return 0;
1110
1111out_free:
1112 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
1113out_err:
1114 return ret;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001115}
1116EXPORT_SYMBOL(set_memory_wc);
1117
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001118int _set_memory_wb(unsigned long addr, int numpages)
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001119{
Shaohua Lid75586a2008-08-21 10:46:06 +08001120 return change_page_attr_clear(&addr, numpages,
1121 __pgprot(_PAGE_CACHE_MASK), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001122}
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001123
1124int set_memory_wb(unsigned long addr, int numpages)
1125{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001126 int ret;
1127
1128 ret = _set_memory_wb(addr, numpages);
1129 if (ret)
1130 return ret;
1131
venkatesh.pallipadi@intel.comc15238d2008-08-20 16:45:51 -07001132 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001133 return 0;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001134}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001135EXPORT_SYMBOL(set_memory_wb);
1136
Shaohua Lid75586a2008-08-21 10:46:06 +08001137int set_memory_array_wb(unsigned long *addr, int addrinarray)
1138{
1139 int i;
venkatesh.pallipadi@intel.coma5593e02009-04-09 14:26:48 -07001140 int ret;
1141
1142 ret = change_page_attr_clear(addr, addrinarray,
1143 __pgprot(_PAGE_CACHE_MASK), 1);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001144 if (ret)
1145 return ret;
Shaohua Lid75586a2008-08-21 10:46:06 +08001146
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001147 for (i = 0; i < addrinarray; i++)
1148 free_memtype(__pa(addr[i]), __pa(addr[i]) + PAGE_SIZE);
Rene Hermanc5e147c2008-08-22 01:02:20 +02001149
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001150 return 0;
Shaohua Lid75586a2008-08-21 10:46:06 +08001151}
1152EXPORT_SYMBOL(set_memory_array_wb);
1153
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001154int set_memory_x(unsigned long addr, int numpages)
1155{
H. Peter Anvin583140a2009-11-13 15:28:15 -08001156 if (!(__supported_pte_mask & _PAGE_NX))
1157 return 0;
1158
Shaohua Lid75586a2008-08-21 10:46:06 +08001159 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_NX), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001160}
1161EXPORT_SYMBOL(set_memory_x);
1162
1163int set_memory_nx(unsigned long addr, int numpages)
1164{
H. Peter Anvin583140a2009-11-13 15:28:15 -08001165 if (!(__supported_pte_mask & _PAGE_NX))
1166 return 0;
1167
Shaohua Lid75586a2008-08-21 10:46:06 +08001168 return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_NX), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001169}
1170EXPORT_SYMBOL(set_memory_nx);
1171
1172int set_memory_ro(unsigned long addr, int numpages)
1173{
Shaohua Lid75586a2008-08-21 10:46:06 +08001174 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_RW), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001175}
Bruce Allana03352d2008-09-29 20:19:22 -07001176EXPORT_SYMBOL_GPL(set_memory_ro);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001177
1178int set_memory_rw(unsigned long addr, int numpages)
1179{
Shaohua Lid75586a2008-08-21 10:46:06 +08001180 return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_RW), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001181}
Bruce Allana03352d2008-09-29 20:19:22 -07001182EXPORT_SYMBOL_GPL(set_memory_rw);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001183
1184int set_memory_np(unsigned long addr, int numpages)
1185{
Shaohua Lid75586a2008-08-21 10:46:06 +08001186 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_PRESENT), 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001187}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001188
Andi Kleenc9caa022008-03-12 03:53:29 +01001189int set_memory_4k(unsigned long addr, int numpages)
1190{
Shaohua Lid75586a2008-08-21 10:46:06 +08001191 return change_page_attr_set_clr(&addr, numpages, __pgprot(0),
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001192 __pgprot(0), 1, 0, NULL);
Andi Kleenc9caa022008-03-12 03:53:29 +01001193}
1194
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001195int set_pages_uc(struct page *page, int numpages)
1196{
1197 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001198
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001199 return set_memory_uc(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001200}
1201EXPORT_SYMBOL(set_pages_uc);
1202
Pauli Nieminen4f646252010-04-01 12:45:01 +00001203static int _set_pages_array(struct page **pages, int addrinarray,
1204 unsigned long new_type)
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001205{
1206 unsigned long start;
1207 unsigned long end;
1208 int i;
1209 int free_idx;
Pauli Nieminen4f646252010-04-01 12:45:01 +00001210 int ret;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001211
1212 for (i = 0; i < addrinarray; i++) {
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001213 if (PageHighMem(pages[i]))
1214 continue;
1215 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001216 end = start + PAGE_SIZE;
Pauli Nieminen4f646252010-04-01 12:45:01 +00001217 if (reserve_memtype(start, end, new_type, NULL))
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001218 goto err_out;
1219 }
1220
Pauli Nieminen4f646252010-04-01 12:45:01 +00001221 ret = cpa_set_pages_array(pages, addrinarray,
1222 __pgprot(_PAGE_CACHE_UC_MINUS));
1223 if (!ret && new_type == _PAGE_CACHE_WC)
1224 ret = change_page_attr_set_clr(NULL, addrinarray,
1225 __pgprot(_PAGE_CACHE_WC),
1226 __pgprot(_PAGE_CACHE_MASK),
1227 0, CPA_PAGES_ARRAY, pages);
1228 if (ret)
1229 goto err_out;
1230 return 0; /* Success */
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001231err_out:
1232 free_idx = i;
1233 for (i = 0; i < free_idx; i++) {
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001234 if (PageHighMem(pages[i]))
1235 continue;
1236 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001237 end = start + PAGE_SIZE;
1238 free_memtype(start, end);
1239 }
1240 return -EINVAL;
1241}
Pauli Nieminen4f646252010-04-01 12:45:01 +00001242
1243int set_pages_array_uc(struct page **pages, int addrinarray)
1244{
1245 return _set_pages_array(pages, addrinarray, _PAGE_CACHE_UC_MINUS);
1246}
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001247EXPORT_SYMBOL(set_pages_array_uc);
1248
Pauli Nieminen4f646252010-04-01 12:45:01 +00001249int set_pages_array_wc(struct page **pages, int addrinarray)
1250{
1251 return _set_pages_array(pages, addrinarray, _PAGE_CACHE_WC);
1252}
1253EXPORT_SYMBOL(set_pages_array_wc);
1254
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001255int set_pages_wb(struct page *page, int numpages)
1256{
1257 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001258
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001259 return set_memory_wb(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001260}
1261EXPORT_SYMBOL(set_pages_wb);
1262
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001263int set_pages_array_wb(struct page **pages, int addrinarray)
1264{
1265 int retval;
1266 unsigned long start;
1267 unsigned long end;
1268 int i;
1269
1270 retval = cpa_clear_pages_array(pages, addrinarray,
1271 __pgprot(_PAGE_CACHE_MASK));
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001272 if (retval)
1273 return retval;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001274
1275 for (i = 0; i < addrinarray; i++) {
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001276 if (PageHighMem(pages[i]))
1277 continue;
1278 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001279 end = start + PAGE_SIZE;
1280 free_memtype(start, end);
1281 }
1282
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001283 return 0;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001284}
1285EXPORT_SYMBOL(set_pages_array_wb);
1286
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001287int set_pages_x(struct page *page, int numpages)
1288{
1289 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001290
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001291 return set_memory_x(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001292}
1293EXPORT_SYMBOL(set_pages_x);
1294
1295int set_pages_nx(struct page *page, int numpages)
1296{
1297 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001298
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001299 return set_memory_nx(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001300}
1301EXPORT_SYMBOL(set_pages_nx);
1302
1303int set_pages_ro(struct page *page, int numpages)
1304{
1305 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001306
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001307 return set_memory_ro(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001308}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001309
1310int set_pages_rw(struct page *page, int numpages)
1311{
1312 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001313
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001314 return set_memory_rw(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001315}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001316
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317#ifdef CONFIG_DEBUG_PAGEALLOC
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001318
1319static int __set_pages_p(struct page *page, int numpages)
1320{
Shaohua Lid75586a2008-08-21 10:46:06 +08001321 unsigned long tempaddr = (unsigned long) page_address(page);
1322 struct cpa_data cpa = { .vaddr = &tempaddr,
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001323 .numpages = numpages,
1324 .mask_set = __pgprot(_PAGE_PRESENT | _PAGE_RW),
Shaohua Lid75586a2008-08-21 10:46:06 +08001325 .mask_clr = __pgprot(0),
1326 .flags = 0};
Thomas Gleixner72932c72008-01-30 13:34:08 +01001327
Suresh Siddha55121b42008-09-23 14:00:40 -07001328 /*
1329 * No alias checking needed for setting present flag. otherwise,
1330 * we may need to break large pages for 64-bit kernel text
1331 * mappings (this adds to complexity if we want to do this from
1332 * atomic context especially). Let's keep it simple!
1333 */
1334 return __change_page_attr_set_clr(&cpa, 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001335}
1336
1337static int __set_pages_np(struct page *page, int numpages)
1338{
Shaohua Lid75586a2008-08-21 10:46:06 +08001339 unsigned long tempaddr = (unsigned long) page_address(page);
1340 struct cpa_data cpa = { .vaddr = &tempaddr,
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001341 .numpages = numpages,
1342 .mask_set = __pgprot(0),
Shaohua Lid75586a2008-08-21 10:46:06 +08001343 .mask_clr = __pgprot(_PAGE_PRESENT | _PAGE_RW),
1344 .flags = 0};
Thomas Gleixner72932c72008-01-30 13:34:08 +01001345
Suresh Siddha55121b42008-09-23 14:00:40 -07001346 /*
1347 * No alias checking needed for setting not present flag. otherwise,
1348 * we may need to break large pages for 64-bit kernel text
1349 * mappings (this adds to complexity if we want to do this from
1350 * atomic context especially). Let's keep it simple!
1351 */
1352 return __change_page_attr_set_clr(&cpa, 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001353}
1354
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355void kernel_map_pages(struct page *page, int numpages, int enable)
1356{
1357 if (PageHighMem(page))
1358 return;
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001359 if (!enable) {
Ingo Molnarf9b84042006-06-27 02:54:49 -07001360 debug_check_no_locks_freed(page_address(page),
1361 numpages * PAGE_SIZE);
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001362 }
Ingo Molnarde5097c2006-01-09 15:59:21 -08001363
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001364 /*
Ingo Molnarf8d84062008-02-13 14:09:53 +01001365 * The return value is ignored as the calls cannot fail.
Suresh Siddha55121b42008-09-23 14:00:40 -07001366 * Large pages for identity mappings are not used at boot time
1367 * and hence no memory allocations during large page split.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001368 */
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001369 if (enable)
1370 __set_pages_p(page, numpages);
1371 else
1372 __set_pages_np(page, numpages);
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001373
1374 /*
Ingo Molnare4b71dc2008-01-30 13:34:04 +01001375 * We should perform an IPI and flush all tlbs,
1376 * but that can deadlock->flush only current cpu:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001377 */
1378 __flush_tlb_all();
1379}
Rafael J. Wysocki8a235ef2008-02-20 01:47:44 +01001380
1381#ifdef CONFIG_HIBERNATION
1382
1383bool kernel_page_present(struct page *page)
1384{
1385 unsigned int level;
1386 pte_t *pte;
1387
1388 if (PageHighMem(page))
1389 return false;
1390
1391 pte = lookup_address((unsigned long)page_address(page), &level);
1392 return (pte_val(*pte) & _PAGE_PRESENT);
1393}
1394
1395#endif /* CONFIG_HIBERNATION */
1396
1397#endif /* CONFIG_DEBUG_PAGEALLOC */
Arjan van de Vend1028a12008-01-30 13:34:07 +01001398
1399/*
1400 * The testcases use internal knowledge of the implementation that shouldn't
1401 * be exposed to the rest of the kernel. Include these directly here.
1402 */
1403#ifdef CONFIG_CPA_DEBUG
1404#include "pageattr-test.c"
1405#endif