blob: ef4cde15c15c5153effbdf6d5cf5aded1ac808d5 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Jesse Barnes8d315282011-10-16 10:23:31 +020036/*
37 * 965+ support PIPE_CONTROL commands, which provide finer grained control
38 * over cache flushing.
39 */
40struct pipe_control {
41 struct drm_i915_gem_object *obj;
42 volatile u32 *cpu_page;
43 u32 gtt_offset;
44};
45
Chris Wilsonc7dca472011-01-20 17:00:10 +000046static inline int ring_space(struct intel_ring_buffer *ring)
47{
Ville Syrjälä633cf8f2012-12-03 18:43:32 +020048 int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsonc7dca472011-01-20 17:00:10 +000049 if (space < 0)
50 space += ring->size;
51 return space;
52}
53
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000054static int
Chris Wilson46f0f8d2012-04-18 11:12:11 +010055gen2_render_ring_flush(struct intel_ring_buffer *ring,
56 u32 invalidate_domains,
57 u32 flush_domains)
58{
59 u32 cmd;
60 int ret;
61
62 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020063 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010064 cmd |= MI_NO_WRITE_FLUSH;
65
66 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
67 cmd |= MI_READ_FLUSH;
68
69 ret = intel_ring_begin(ring, 2);
70 if (ret)
71 return ret;
72
73 intel_ring_emit(ring, cmd);
74 intel_ring_emit(ring, MI_NOOP);
75 intel_ring_advance(ring);
76
77 return 0;
78}
79
80static int
81gen4_render_ring_flush(struct intel_ring_buffer *ring,
82 u32 invalidate_domains,
83 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -070084{
Chris Wilson78501ea2010-10-27 12:18:21 +010085 struct drm_device *dev = ring->dev;
Chris Wilson6f392d52010-08-07 11:01:22 +010086 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000087 int ret;
Chris Wilson6f392d52010-08-07 11:01:22 +010088
Chris Wilson36d527d2011-03-19 22:26:49 +000089 /*
90 * read/write caches:
91 *
92 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
93 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
94 * also flushed at 2d versus 3d pipeline switches.
95 *
96 * read-only caches:
97 *
98 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
99 * MI_READ_FLUSH is set, and is always flushed on 965.
100 *
101 * I915_GEM_DOMAIN_COMMAND may not exist?
102 *
103 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
104 * invalidated when MI_EXE_FLUSH is set.
105 *
106 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
107 * invalidated with every MI_FLUSH.
108 *
109 * TLBs:
110 *
111 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
112 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
113 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
114 * are flushed at any MI_FLUSH.
115 */
116
117 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100118 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000119 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000120 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
121 cmd |= MI_EXE_FLUSH;
122
123 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
124 (IS_G4X(dev) || IS_GEN5(dev)))
125 cmd |= MI_INVALIDATE_ISP;
126
127 ret = intel_ring_begin(ring, 2);
128 if (ret)
129 return ret;
130
131 intel_ring_emit(ring, cmd);
132 intel_ring_emit(ring, MI_NOOP);
133 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000134
135 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800136}
137
Jesse Barnes8d315282011-10-16 10:23:31 +0200138/**
139 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
140 * implementing two workarounds on gen6. From section 1.4.7.1
141 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
142 *
143 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
144 * produced by non-pipelined state commands), software needs to first
145 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
146 * 0.
147 *
148 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
149 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
150 *
151 * And the workaround for these two requires this workaround first:
152 *
153 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
154 * BEFORE the pipe-control with a post-sync op and no write-cache
155 * flushes.
156 *
157 * And this last workaround is tricky because of the requirements on
158 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
159 * volume 2 part 1:
160 *
161 * "1 of the following must also be set:
162 * - Render Target Cache Flush Enable ([12] of DW1)
163 * - Depth Cache Flush Enable ([0] of DW1)
164 * - Stall at Pixel Scoreboard ([1] of DW1)
165 * - Depth Stall ([13] of DW1)
166 * - Post-Sync Operation ([13] of DW1)
167 * - Notify Enable ([8] of DW1)"
168 *
169 * The cache flushes require the workaround flush that triggered this
170 * one, so we can't use it. Depth stall would trigger the same.
171 * Post-sync nonzero is what triggered this second workaround, so we
172 * can't use that one either. Notify enable is IRQs, which aren't
173 * really our business. That leaves only stall at scoreboard.
174 */
175static int
176intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
177{
178 struct pipe_control *pc = ring->private;
179 u32 scratch_addr = pc->gtt_offset + 128;
180 int ret;
181
182
183 ret = intel_ring_begin(ring, 6);
184 if (ret)
185 return ret;
186
187 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
188 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
189 PIPE_CONTROL_STALL_AT_SCOREBOARD);
190 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
191 intel_ring_emit(ring, 0); /* low dword */
192 intel_ring_emit(ring, 0); /* high dword */
193 intel_ring_emit(ring, MI_NOOP);
194 intel_ring_advance(ring);
195
196 ret = intel_ring_begin(ring, 6);
197 if (ret)
198 return ret;
199
200 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
201 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
202 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
203 intel_ring_emit(ring, 0);
204 intel_ring_emit(ring, 0);
205 intel_ring_emit(ring, MI_NOOP);
206 intel_ring_advance(ring);
207
208 return 0;
209}
210
211static int
212gen6_render_ring_flush(struct intel_ring_buffer *ring,
213 u32 invalidate_domains, u32 flush_domains)
214{
215 u32 flags = 0;
216 struct pipe_control *pc = ring->private;
217 u32 scratch_addr = pc->gtt_offset + 128;
218 int ret;
219
Paulo Zanonib3111502012-08-17 18:35:42 -0300220 /* Force SNB workarounds for PIPE_CONTROL flushes */
221 ret = intel_emit_post_sync_nonzero_flush(ring);
222 if (ret)
223 return ret;
224
Jesse Barnes8d315282011-10-16 10:23:31 +0200225 /* Just flush everything. Experiments have shown that reducing the
226 * number of bits based on the write domains has little performance
227 * impact.
228 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100229 if (flush_domains) {
230 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
231 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
232 /*
233 * Ensure that any following seqno writes only happen
234 * when the render cache is indeed flushed.
235 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200236 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100237 }
238 if (invalidate_domains) {
239 flags |= PIPE_CONTROL_TLB_INVALIDATE;
240 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
241 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
242 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
243 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
244 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
245 /*
246 * TLB invalidate requires a post-sync write.
247 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700248 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100249 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200250
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100251 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200252 if (ret)
253 return ret;
254
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100255 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200256 intel_ring_emit(ring, flags);
257 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100258 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200259 intel_ring_advance(ring);
260
261 return 0;
262}
263
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100264static int
Paulo Zanonif3987632012-08-17 18:35:43 -0300265gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
266{
267 int ret;
268
269 ret = intel_ring_begin(ring, 4);
270 if (ret)
271 return ret;
272
273 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
274 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
275 PIPE_CONTROL_STALL_AT_SCOREBOARD);
276 intel_ring_emit(ring, 0);
277 intel_ring_emit(ring, 0);
278 intel_ring_advance(ring);
279
280 return 0;
281}
282
283static int
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300284gen7_render_ring_flush(struct intel_ring_buffer *ring,
285 u32 invalidate_domains, u32 flush_domains)
286{
287 u32 flags = 0;
288 struct pipe_control *pc = ring->private;
289 u32 scratch_addr = pc->gtt_offset + 128;
290 int ret;
291
Paulo Zanonif3987632012-08-17 18:35:43 -0300292 /*
293 * Ensure that any following seqno writes only happen when the render
294 * cache is indeed flushed.
295 *
296 * Workaround: 4th PIPE_CONTROL command (except the ones with only
297 * read-cache invalidate bits set) must have the CS_STALL bit set. We
298 * don't try to be clever and just set it unconditionally.
299 */
300 flags |= PIPE_CONTROL_CS_STALL;
301
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300302 /* Just flush everything. Experiments have shown that reducing the
303 * number of bits based on the write domains has little performance
304 * impact.
305 */
306 if (flush_domains) {
307 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
308 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300309 }
310 if (invalidate_domains) {
311 flags |= PIPE_CONTROL_TLB_INVALIDATE;
312 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
313 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
314 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
315 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
316 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson74a9c852014-12-16 08:44:31 +0000317 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300318 /*
319 * TLB invalidate requires a post-sync write.
320 */
321 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200322 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300323
Chris Wilsonb161ad92014-12-16 08:44:32 +0000324 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
325
Paulo Zanonif3987632012-08-17 18:35:43 -0300326 /* Workaround: we must issue a pipe_control with CS-stall bit
327 * set before a pipe_control command that has the state cache
328 * invalidate bit set. */
329 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300330 }
331
332 ret = intel_ring_begin(ring, 4);
333 if (ret)
334 return ret;
335
336 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
337 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200338 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300339 intel_ring_emit(ring, 0);
340 intel_ring_advance(ring);
341
342 return 0;
343}
344
Chris Wilson78501ea2010-10-27 12:18:21 +0100345static void ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100346 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800347{
Chris Wilson78501ea2010-10-27 12:18:21 +0100348 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100349 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800350}
351
Chris Wilson78501ea2010-10-27 12:18:21 +0100352u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800353{
Chris Wilson78501ea2010-10-27 12:18:21 +0100354 drm_i915_private_t *dev_priv = ring->dev->dev_private;
355 u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
Daniel Vetter3d281d82010-09-24 21:14:22 +0200356 RING_ACTHD(ring->mmio_base) : ACTHD;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800357
358 return I915_READ(acthd_reg);
359}
360
Chris Wilson78501ea2010-10-27 12:18:21 +0100361static int init_ring_common(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800362{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200363 struct drm_device *dev = ring->dev;
364 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000365 struct drm_i915_gem_object *obj = ring->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200366 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800367 u32 head;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800368
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200369 if (HAS_FORCE_WAKE(dev))
370 gen6_gt_force_wake_get(dev_priv);
371
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800372 /* Stop the ring if it's running. */
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200373 I915_WRITE_CTL(ring, 0);
Daniel Vetter570ef602010-08-02 17:06:23 +0200374 I915_WRITE_HEAD(ring, 0);
Chris Wilson78501ea2010-10-27 12:18:21 +0100375 ring->write_tail(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800376
Daniel Vetter570ef602010-08-02 17:06:23 +0200377 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800378
379 /* G45 ring initialization fails to reset head to zero */
380 if (head != 0) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000381 DRM_DEBUG_KMS("%s head not reset to zero "
382 "ctl %08x head %08x tail %08x start %08x\n",
383 ring->name,
384 I915_READ_CTL(ring),
385 I915_READ_HEAD(ring),
386 I915_READ_TAIL(ring),
387 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800388
Daniel Vetter570ef602010-08-02 17:06:23 +0200389 I915_WRITE_HEAD(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800390
Chris Wilson6fd0d562010-12-05 20:42:33 +0000391 if (I915_READ_HEAD(ring) & HEAD_ADDR) {
392 DRM_ERROR("failed to set %s head to zero "
393 "ctl %08x head %08x tail %08x start %08x\n",
394 ring->name,
395 I915_READ_CTL(ring),
396 I915_READ_HEAD(ring),
397 I915_READ_TAIL(ring),
398 I915_READ_START(ring));
399 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700400 }
401
Jiri Kosina335b05e2014-08-07 16:29:53 +0200402 /* Enforce ordering by reading HEAD register back */
403 I915_READ_HEAD(ring);
404
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200405 /* Initialize the ring. This must happen _after_ we've cleared the ring
406 * registers with the above sequence (the readback of the HEAD registers
407 * also enforces ordering), otherwise the hw might lose the new ring
408 * register values. */
409 I915_WRITE_START(ring, obj->gtt_offset);
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200410 I915_WRITE_CTL(ring,
Chris Wilsonae69b422010-11-07 11:45:52 +0000411 ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000412 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800413
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800414 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400415 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
416 I915_READ_START(ring) == obj->gtt_offset &&
417 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000418 DRM_ERROR("%s initialization failed "
419 "ctl %08x head %08x tail %08x start %08x\n",
420 ring->name,
421 I915_READ_CTL(ring),
422 I915_READ_HEAD(ring),
423 I915_READ_TAIL(ring),
424 I915_READ_START(ring));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200425 ret = -EIO;
426 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800427 }
428
Chris Wilson78501ea2010-10-27 12:18:21 +0100429 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
430 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800431 else {
Chris Wilsonc7dca472011-01-20 17:00:10 +0000432 ring->head = I915_READ_HEAD(ring);
Daniel Vetter870e86d2010-08-02 16:29:44 +0200433 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Chris Wilsonc7dca472011-01-20 17:00:10 +0000434 ring->space = ring_space(ring);
Chris Wilsonc3b20032012-05-28 22:33:02 +0100435 ring->last_retired_head = -1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800436 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000437
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200438out:
439 if (HAS_FORCE_WAKE(dev))
440 gen6_gt_force_wake_put(dev_priv);
441
442 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700443}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800444
Chris Wilsonc6df5412010-12-15 09:56:50 +0000445static int
446init_pipe_control(struct intel_ring_buffer *ring)
447{
448 struct pipe_control *pc;
449 struct drm_i915_gem_object *obj;
450 int ret;
451
452 if (ring->private)
453 return 0;
454
455 pc = kmalloc(sizeof(*pc), GFP_KERNEL);
456 if (!pc)
457 return -ENOMEM;
458
459 obj = i915_gem_alloc_object(ring->dev, 4096);
460 if (obj == NULL) {
461 DRM_ERROR("Failed to allocate seqno page\n");
462 ret = -ENOMEM;
463 goto err;
464 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100465
466 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000467
Chris Wilson86a1ee22012-08-11 15:41:04 +0100468 ret = i915_gem_object_pin(obj, 4096, true, false);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000469 if (ret)
470 goto err_unref;
471
472 pc->gtt_offset = obj->gtt_offset;
Chris Wilson9da3da62012-06-01 15:20:22 +0100473 pc->cpu_page = kmap(sg_page(obj->pages->sgl));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000474 if (pc->cpu_page == NULL)
475 goto err_unpin;
476
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200477 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
478 ring->name, pc->gtt_offset);
479
Chris Wilsonc6df5412010-12-15 09:56:50 +0000480 pc->obj = obj;
481 ring->private = pc;
482 return 0;
483
484err_unpin:
485 i915_gem_object_unpin(obj);
486err_unref:
487 drm_gem_object_unreference(&obj->base);
488err:
489 kfree(pc);
490 return ret;
491}
492
493static void
494cleanup_pipe_control(struct intel_ring_buffer *ring)
495{
496 struct pipe_control *pc = ring->private;
497 struct drm_i915_gem_object *obj;
498
Chris Wilsonc6df5412010-12-15 09:56:50 +0000499 obj = pc->obj;
Chris Wilson9da3da62012-06-01 15:20:22 +0100500
501 kunmap(sg_page(obj->pages->sgl));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000502 i915_gem_object_unpin(obj);
503 drm_gem_object_unreference(&obj->base);
504
505 kfree(pc);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000506}
507
Chris Wilson78501ea2010-10-27 12:18:21 +0100508static int init_render_ring(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800509{
Chris Wilson78501ea2010-10-27 12:18:21 +0100510 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000511 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100512 int ret = init_ring_common(ring);
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800513
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000514 if (INTEL_INFO(dev)->gen > 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200515 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000516
517 /* We need to disable the AsyncFlip performance optimisations in order
518 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
519 * programmed to '1' on all products.
520 */
521 if (INTEL_INFO(dev)->gen >= 6)
522 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
523
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000524 /* Required for the hardware to program scanline values for waiting */
525 if (INTEL_INFO(dev)->gen == 6)
526 I915_WRITE(GFX_MODE,
527 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_ALWAYS));
528
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000529 if (IS_GEN7(dev))
530 I915_WRITE(GFX_MODE_GEN7,
531 _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
532 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100533
Jesse Barnes8d315282011-10-16 10:23:31 +0200534 if (INTEL_INFO(dev)->gen >= 5) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000535 ret = init_pipe_control(ring);
536 if (ret)
537 return ret;
538 }
539
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200540 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700541 /* From the Sandybridge PRM, volume 1 part 3, page 24:
542 * "If this bit is set, STCunit will have LRA as replacement
543 * policy. [...] This bit must be reset. LRA replacement
544 * policy is not supported."
545 */
546 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200547 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky12b02862012-06-04 14:42:50 -0700548
549 /* This is not explicitly set for GEN6, so read the register.
550 * see intel_ring_mi_set_context() for why we care.
551 * TODO: consider explicitly setting the bit for GEN5
552 */
553 ring->itlb_before_ctx_switch =
554 !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
Ben Widawsky84f9f932011-12-12 19:21:58 -0800555 }
556
Daniel Vetter6b26c862012-04-24 14:04:12 +0200557 if (INTEL_INFO(dev)->gen >= 6)
558 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000559
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700560 if (HAS_L3_GPU_CACHE(dev))
Ben Widawsky15b9f802012-05-25 16:56:23 -0700561 I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
562
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800563 return ret;
564}
565
Chris Wilsonc6df5412010-12-15 09:56:50 +0000566static void render_ring_cleanup(struct intel_ring_buffer *ring)
567{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100568 struct drm_device *dev = ring->dev;
569
Chris Wilsonc6df5412010-12-15 09:56:50 +0000570 if (!ring->private)
571 return;
572
Daniel Vetterb45305f2012-12-17 16:21:27 +0100573 if (HAS_BROKEN_CS_TLB(dev))
574 drm_gem_object_unreference(to_gem_object(ring->private));
575
Daniel Vetter5ac4dd12013-07-05 23:39:50 +0200576 if (INTEL_INFO(dev)->gen >= 5)
577 cleanup_pipe_control(ring);
578
579 ring->private = NULL;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000580}
581
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000582static void
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700583update_mboxes(struct intel_ring_buffer *ring,
Chris Wilson9d7730912012-11-27 16:22:52 +0000584 u32 mmio_offset)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000585{
Chris Wilson1c8b46f2012-11-14 09:15:14 +0000586 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700587 intel_ring_emit(ring, mmio_offset);
Chris Wilson9d7730912012-11-27 16:22:52 +0000588 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000589}
590
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700591/**
592 * gen6_add_request - Update the semaphore mailbox registers
593 *
594 * @ring - ring that is adding a request
595 * @seqno - return seqno stuck into the ring
596 *
597 * Update the mailbox registers in the *other* rings with the current seqno.
598 * This acts like a signal in the canonical semaphore.
599 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000600static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000601gen6_add_request(struct intel_ring_buffer *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000602{
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700603 u32 mbox1_reg;
604 u32 mbox2_reg;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000605 int ret;
606
607 ret = intel_ring_begin(ring, 10);
608 if (ret)
609 return ret;
610
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700611 mbox1_reg = ring->signal_mbox[0];
612 mbox2_reg = ring->signal_mbox[1];
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000613
Chris Wilson9d7730912012-11-27 16:22:52 +0000614 update_mboxes(ring, mbox1_reg);
615 update_mboxes(ring, mbox2_reg);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000616 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
617 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson9d7730912012-11-27 16:22:52 +0000618 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000619 intel_ring_emit(ring, MI_USER_INTERRUPT);
620 intel_ring_advance(ring);
621
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000622 return 0;
623}
624
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200625static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
626 u32 seqno)
627{
628 struct drm_i915_private *dev_priv = dev->dev_private;
629 return dev_priv->last_seqno < seqno;
630}
631
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700632/**
633 * intel_ring_sync - sync the waiter to the signaller on seqno
634 *
635 * @waiter - ring that is waiting
636 * @signaller - ring which has, or will signal
637 * @seqno - seqno which the waiter will block on
638 */
639static int
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200640gen6_ring_sync(struct intel_ring_buffer *waiter,
641 struct intel_ring_buffer *signaller,
642 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000643{
644 int ret;
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700645 u32 dw1 = MI_SEMAPHORE_MBOX |
646 MI_SEMAPHORE_COMPARE |
647 MI_SEMAPHORE_REGISTER;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000648
Ben Widawsky1500f7e2012-04-11 11:18:21 -0700649 /* Throughout all of the GEM code, seqno passed implies our current
650 * seqno is >= the last seqno executed. However for hardware the
651 * comparison is strictly greater than.
652 */
653 seqno -= 1;
654
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200655 WARN_ON(signaller->semaphore_register[waiter->id] ==
656 MI_SEMAPHORE_SYNC_INVALID);
657
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700658 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000659 if (ret)
660 return ret;
661
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200662 /* If seqno wrap happened, omit the wait with no-ops */
663 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
664 intel_ring_emit(waiter,
665 dw1 |
666 signaller->semaphore_register[waiter->id]);
667 intel_ring_emit(waiter, seqno);
668 intel_ring_emit(waiter, 0);
669 intel_ring_emit(waiter, MI_NOOP);
670 } else {
671 intel_ring_emit(waiter, MI_NOOP);
672 intel_ring_emit(waiter, MI_NOOP);
673 intel_ring_emit(waiter, MI_NOOP);
674 intel_ring_emit(waiter, MI_NOOP);
675 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700676 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000677
678 return 0;
679}
680
Chris Wilsonc6df5412010-12-15 09:56:50 +0000681#define PIPE_CONTROL_FLUSH(ring__, addr__) \
682do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200683 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
684 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +0000685 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
686 intel_ring_emit(ring__, 0); \
687 intel_ring_emit(ring__, 0); \
688} while (0)
689
690static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000691pc_render_add_request(struct intel_ring_buffer *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000692{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000693 struct pipe_control *pc = ring->private;
694 u32 scratch_addr = pc->gtt_offset + 128;
695 int ret;
696
697 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
698 * incoherent with writes to memory, i.e. completely fubar,
699 * so we need to use PIPE_NOTIFY instead.
700 *
701 * However, we also need to workaround the qword write
702 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
703 * memory before requesting an interrupt.
704 */
705 ret = intel_ring_begin(ring, 32);
706 if (ret)
707 return ret;
708
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200709 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200710 PIPE_CONTROL_WRITE_FLUSH |
711 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000712 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson9d7730912012-11-27 16:22:52 +0000713 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000714 intel_ring_emit(ring, 0);
715 PIPE_CONTROL_FLUSH(ring, scratch_addr);
716 scratch_addr += 128; /* write to separate cachelines */
717 PIPE_CONTROL_FLUSH(ring, scratch_addr);
718 scratch_addr += 128;
719 PIPE_CONTROL_FLUSH(ring, scratch_addr);
720 scratch_addr += 128;
721 PIPE_CONTROL_FLUSH(ring, scratch_addr);
722 scratch_addr += 128;
723 PIPE_CONTROL_FLUSH(ring, scratch_addr);
724 scratch_addr += 128;
725 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +0000726
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200727 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200728 PIPE_CONTROL_WRITE_FLUSH |
729 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +0000730 PIPE_CONTROL_NOTIFY);
731 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson9d7730912012-11-27 16:22:52 +0000732 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000733 intel_ring_emit(ring, 0);
734 intel_ring_advance(ring);
735
Chris Wilsonc6df5412010-12-15 09:56:50 +0000736 return 0;
737}
738
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800739static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100740gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100741{
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100742 /* Workaround to force correct ordering between irq and seqno writes on
743 * ivb (and maybe also on snb) by reading from a CS register (like
744 * ACTHD) before reading the status page. */
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100745 if (!lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100746 intel_ring_get_active_head(ring);
747 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
748}
749
750static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100751ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800752{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000753 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
754}
755
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200756static void
757ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
758{
759 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
760}
761
Chris Wilsonc6df5412010-12-15 09:56:50 +0000762static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100763pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000764{
765 struct pipe_control *pc = ring->private;
766 return pc->cpu_page[0];
767}
768
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200769static void
770pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
771{
772 struct pipe_control *pc = ring->private;
773 pc->cpu_page[0] = seqno;
774}
775
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000776static bool
Daniel Vettere48d8632012-04-11 22:12:54 +0200777gen5_ring_get_irq(struct intel_ring_buffer *ring)
778{
779 struct drm_device *dev = ring->dev;
780 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100781 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200782
783 if (!dev->irq_enabled)
784 return false;
785
Chris Wilson7338aef2012-04-24 21:48:47 +0100786 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200787 if (ring->irq_refcount++ == 0) {
788 dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
789 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
790 POSTING_READ(GTIMR);
791 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100792 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200793
794 return true;
795}
796
797static void
798gen5_ring_put_irq(struct intel_ring_buffer *ring)
799{
800 struct drm_device *dev = ring->dev;
801 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100802 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200803
Chris Wilson7338aef2012-04-24 21:48:47 +0100804 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200805 if (--ring->irq_refcount == 0) {
806 dev_priv->gt_irq_mask |= ring->irq_enable_mask;
807 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
808 POSTING_READ(GTIMR);
809 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100810 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200811}
812
813static bool
Daniel Vettere3670312012-04-11 22:12:53 +0200814i9xx_ring_get_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700815{
Chris Wilson78501ea2010-10-27 12:18:21 +0100816 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000817 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100818 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700819
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000820 if (!dev->irq_enabled)
821 return false;
822
Chris Wilson7338aef2012-04-24 21:48:47 +0100823 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200824 if (ring->irq_refcount++ == 0) {
825 dev_priv->irq_mask &= ~ring->irq_enable_mask;
826 I915_WRITE(IMR, dev_priv->irq_mask);
827 POSTING_READ(IMR);
828 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100829 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000830
831 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700832}
833
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800834static void
Daniel Vettere3670312012-04-11 22:12:53 +0200835i9xx_ring_put_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700836{
Chris Wilson78501ea2010-10-27 12:18:21 +0100837 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000838 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100839 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700840
Chris Wilson7338aef2012-04-24 21:48:47 +0100841 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200842 if (--ring->irq_refcount == 0) {
843 dev_priv->irq_mask |= ring->irq_enable_mask;
844 I915_WRITE(IMR, dev_priv->irq_mask);
845 POSTING_READ(IMR);
846 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100847 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700848}
849
Chris Wilsonc2798b12012-04-22 21:13:57 +0100850static bool
851i8xx_ring_get_irq(struct intel_ring_buffer *ring)
852{
853 struct drm_device *dev = ring->dev;
854 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100855 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100856
857 if (!dev->irq_enabled)
858 return false;
859
Chris Wilson7338aef2012-04-24 21:48:47 +0100860 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100861 if (ring->irq_refcount++ == 0) {
862 dev_priv->irq_mask &= ~ring->irq_enable_mask;
863 I915_WRITE16(IMR, dev_priv->irq_mask);
864 POSTING_READ16(IMR);
865 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100866 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100867
868 return true;
869}
870
871static void
872i8xx_ring_put_irq(struct intel_ring_buffer *ring)
873{
874 struct drm_device *dev = ring->dev;
875 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100876 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100877
Chris Wilson7338aef2012-04-24 21:48:47 +0100878 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100879 if (--ring->irq_refcount == 0) {
880 dev_priv->irq_mask |= ring->irq_enable_mask;
881 I915_WRITE16(IMR, dev_priv->irq_mask);
882 POSTING_READ16(IMR);
883 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100884 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100885}
886
Chris Wilson78501ea2010-10-27 12:18:21 +0100887void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800888{
Eric Anholt45930102011-05-06 17:12:35 -0700889 struct drm_device *dev = ring->dev;
Chris Wilson78501ea2010-10-27 12:18:21 +0100890 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -0700891 u32 mmio = 0;
892
893 /* The ring status page addresses are no longer next to the rest of
894 * the ring registers as of gen7.
895 */
896 if (IS_GEN7(dev)) {
897 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +0100898 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -0700899 mmio = RENDER_HWS_PGA_GEN7;
900 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100901 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -0700902 mmio = BLT_HWS_PGA_GEN7;
903 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100904 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -0700905 mmio = BSD_HWS_PGA_GEN7;
906 break;
907 }
908 } else if (IS_GEN6(ring->dev)) {
909 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
910 } else {
911 mmio = RING_HWS_PGA(ring->mmio_base);
912 }
913
Chris Wilson78501ea2010-10-27 12:18:21 +0100914 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
915 POSTING_READ(mmio);
Chris Wilsonce044342013-08-06 19:01:14 +0100916
917 /* Flush the TLB for this page */
918 if (INTEL_INFO(dev)->gen >= 6) {
919 u32 reg = RING_INSTPM(ring->mmio_base);
920 I915_WRITE(reg,
921 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
922 INSTPM_SYNC_FLUSH));
923 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
924 1000))
925 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
926 ring->name);
927 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800928}
929
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000930static int
Chris Wilson78501ea2010-10-27 12:18:21 +0100931bsd_ring_flush(struct intel_ring_buffer *ring,
932 u32 invalidate_domains,
933 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800934{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000935 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000936
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000937 ret = intel_ring_begin(ring, 2);
938 if (ret)
939 return ret;
940
941 intel_ring_emit(ring, MI_FLUSH);
942 intel_ring_emit(ring, MI_NOOP);
943 intel_ring_advance(ring);
944 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800945}
946
Chris Wilson3cce4692010-10-27 16:11:02 +0100947static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000948i9xx_add_request(struct intel_ring_buffer *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800949{
Chris Wilson3cce4692010-10-27 16:11:02 +0100950 int ret;
951
952 ret = intel_ring_begin(ring, 4);
953 if (ret)
954 return ret;
Chris Wilson6f392d52010-08-07 11:01:22 +0100955
Chris Wilson3cce4692010-10-27 16:11:02 +0100956 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
957 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson9d7730912012-11-27 16:22:52 +0000958 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilson3cce4692010-10-27 16:11:02 +0100959 intel_ring_emit(ring, MI_USER_INTERRUPT);
960 intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +0800961
Chris Wilson3cce4692010-10-27 16:11:02 +0100962 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800963}
964
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000965static bool
Ben Widawsky25c06302012-03-29 19:11:27 -0700966gen6_ring_get_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +0000967{
968 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000969 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100970 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +0000971
972 if (!dev->irq_enabled)
973 return false;
974
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100975 /* It looks like we need to prevent the gt from suspending while waiting
976 * for an notifiy irq, otherwise irqs seem to get lost on at least the
977 * blt/bsd rings on ivb. */
Daniel Vetter99ffa162012-01-25 14:04:00 +0100978 gen6_gt_force_wake_get(dev_priv);
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100979
Chris Wilson7338aef2012-04-24 21:48:47 +0100980 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Chris Wilson01a03332011-01-04 22:22:56 +0000981 if (ring->irq_refcount++ == 0) {
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700982 if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
Ben Widawsky15b9f802012-05-25 16:56:23 -0700983 I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
984 GEN6_RENDER_L3_PARITY_ERROR));
985 else
986 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200987 dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
988 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
989 POSTING_READ(GTIMR);
Chris Wilson0f468322011-01-04 17:35:21 +0000990 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100991 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +0000992
993 return true;
994}
995
996static void
Ben Widawsky25c06302012-03-29 19:11:27 -0700997gen6_ring_put_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +0000998{
999 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +00001000 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001001 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001002
Chris Wilson7338aef2012-04-24 21:48:47 +01001003 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Chris Wilson01a03332011-01-04 22:22:56 +00001004 if (--ring->irq_refcount == 0) {
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07001005 if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
Ben Widawsky15b9f802012-05-25 16:56:23 -07001006 I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
1007 else
1008 I915_WRITE_IMR(ring, ~0);
Daniel Vetterf637fde2012-04-11 22:12:59 +02001009 dev_priv->gt_irq_mask |= ring->irq_enable_mask;
1010 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1011 POSTING_READ(GTIMR);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001012 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001013 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001014
Daniel Vetter99ffa162012-01-25 14:04:00 +01001015 gen6_gt_force_wake_put(dev_priv);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001016}
1017
Zou Nan haid1b851f2010-05-21 09:08:57 +08001018static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001019i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
1020 u32 offset, u32 length,
1021 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001022{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001023 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001024
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001025 ret = intel_ring_begin(ring, 2);
1026 if (ret)
1027 return ret;
1028
Chris Wilson78501ea2010-10-27 12:18:21 +01001029 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001030 MI_BATCH_BUFFER_START |
1031 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001032 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001033 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001034 intel_ring_advance(ring);
1035
Zou Nan haid1b851f2010-05-21 09:08:57 +08001036 return 0;
1037}
1038
Daniel Vetterb45305f2012-12-17 16:21:27 +01001039/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1040#define I830_BATCH_LIMIT (256*1024)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001041static int
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001042i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001043 u32 offset, u32 len,
1044 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001045{
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001046 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001047
Daniel Vetterb45305f2012-12-17 16:21:27 +01001048 if (flags & I915_DISPATCH_PINNED) {
1049 ret = intel_ring_begin(ring, 4);
1050 if (ret)
1051 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001052
Daniel Vetterb45305f2012-12-17 16:21:27 +01001053 intel_ring_emit(ring, MI_BATCH_BUFFER);
1054 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1055 intel_ring_emit(ring, offset + len - 8);
1056 intel_ring_emit(ring, MI_NOOP);
1057 intel_ring_advance(ring);
1058 } else {
1059 struct drm_i915_gem_object *obj = ring->private;
1060 u32 cs_offset = obj->gtt_offset;
1061
1062 if (len > I830_BATCH_LIMIT)
1063 return -ENOSPC;
1064
1065 ret = intel_ring_begin(ring, 9+3);
1066 if (ret)
1067 return ret;
1068 /* Blit the batch (which has now all relocs applied) to the stable batch
1069 * scratch bo area (so that the CS never stumbles over its tlb
1070 * invalidation bug) ... */
1071 intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
1072 XY_SRC_COPY_BLT_WRITE_ALPHA |
1073 XY_SRC_COPY_BLT_WRITE_RGB);
1074 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
1075 intel_ring_emit(ring, 0);
1076 intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
1077 intel_ring_emit(ring, cs_offset);
1078 intel_ring_emit(ring, 0);
1079 intel_ring_emit(ring, 4096);
1080 intel_ring_emit(ring, offset);
1081 intel_ring_emit(ring, MI_FLUSH);
1082
1083 /* ... and execute it. */
1084 intel_ring_emit(ring, MI_BATCH_BUFFER);
1085 intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1086 intel_ring_emit(ring, cs_offset + len - 8);
1087 intel_ring_advance(ring);
1088 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001089
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001090 return 0;
1091}
1092
1093static int
1094i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001095 u32 offset, u32 len,
1096 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001097{
1098 int ret;
1099
1100 ret = intel_ring_begin(ring, 2);
1101 if (ret)
1102 return ret;
1103
Chris Wilson65f56872012-04-17 16:38:12 +01001104 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001105 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001106 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001107
Eric Anholt62fdfea2010-05-21 13:26:39 -07001108 return 0;
1109}
1110
Chris Wilson78501ea2010-10-27 12:18:21 +01001111static void cleanup_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001112{
Chris Wilson05394f32010-11-08 19:18:58 +00001113 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001114
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001115 obj = ring->status_page.obj;
1116 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001117 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001118
Chris Wilson9da3da62012-06-01 15:20:22 +01001119 kunmap(sg_page(obj->pages->sgl));
Eric Anholt62fdfea2010-05-21 13:26:39 -07001120 i915_gem_object_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001121 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001122 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001123}
1124
Chris Wilson78501ea2010-10-27 12:18:21 +01001125static int init_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001126{
Chris Wilson78501ea2010-10-27 12:18:21 +01001127 struct drm_device *dev = ring->dev;
Chris Wilson05394f32010-11-08 19:18:58 +00001128 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001129 int ret;
1130
Eric Anholt62fdfea2010-05-21 13:26:39 -07001131 obj = i915_gem_alloc_object(dev, 4096);
1132 if (obj == NULL) {
1133 DRM_ERROR("Failed to allocate status page\n");
1134 ret = -ENOMEM;
1135 goto err;
1136 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001137
1138 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001139
Chris Wilson86a1ee22012-08-11 15:41:04 +01001140 ret = i915_gem_object_pin(obj, 4096, true, false);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001141 if (ret != 0) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001142 goto err_unref;
1143 }
1144
Chris Wilson05394f32010-11-08 19:18:58 +00001145 ring->status_page.gfx_addr = obj->gtt_offset;
Chris Wilson9da3da62012-06-01 15:20:22 +01001146 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001147 if (ring->status_page.page_addr == NULL) {
Ben Widawsky2e6c21e2012-07-12 23:16:12 -07001148 ret = -ENOMEM;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001149 goto err_unpin;
1150 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001151 ring->status_page.obj = obj;
1152 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001153
Chris Wilson78501ea2010-10-27 12:18:21 +01001154 intel_ring_setup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001155 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1156 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001157
1158 return 0;
1159
1160err_unpin:
1161 i915_gem_object_unpin(obj);
1162err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001163 drm_gem_object_unreference(&obj->base);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001164err:
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001165 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001166}
1167
Chris Wilson6b8294a2012-11-16 11:43:20 +00001168static int init_phys_hws_pga(struct intel_ring_buffer *ring)
1169{
1170 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1171 u32 addr;
1172
1173 if (!dev_priv->status_page_dmah) {
1174 dev_priv->status_page_dmah =
1175 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1176 if (!dev_priv->status_page_dmah)
1177 return -ENOMEM;
1178 }
1179
1180 addr = dev_priv->status_page_dmah->busaddr;
1181 if (INTEL_INFO(ring->dev)->gen >= 4)
1182 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
1183 I915_WRITE(HWS_PGA, addr);
1184
1185 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1186 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1187
1188 return 0;
1189}
1190
Ben Widawskyc43b5632012-04-16 14:07:40 -07001191static int intel_init_ring_buffer(struct drm_device *dev,
1192 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001193{
Chris Wilson05394f32010-11-08 19:18:58 +00001194 struct drm_i915_gem_object *obj;
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001195 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsondd785e32010-08-07 11:01:34 +01001196 int ret;
1197
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001198 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001199 INIT_LIST_HEAD(&ring->active_list);
1200 INIT_LIST_HEAD(&ring->request_list);
Daniel Vetterdfc9ef22012-04-11 22:12:47 +02001201 ring->size = 32 * PAGE_SIZE;
Chris Wilson9d7730912012-11-27 16:22:52 +00001202 memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001203
Chris Wilsonb259f672011-03-29 13:19:09 +01001204 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001205
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001206 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001207 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001208 if (ret)
1209 return ret;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001210 } else {
1211 BUG_ON(ring->id != RCS);
1212 ret = init_phys_hws_pga(ring);
1213 if (ret)
1214 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001215 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001216
Chris Wilsonebc052e2012-11-15 11:32:28 +00001217 obj = NULL;
1218 if (!HAS_LLC(dev))
1219 obj = i915_gem_object_create_stolen(dev, ring->size);
1220 if (obj == NULL)
1221 obj = i915_gem_alloc_object(dev, ring->size);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001222 if (obj == NULL) {
1223 DRM_ERROR("Failed to allocate ringbuffer\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001224 ret = -ENOMEM;
Chris Wilsondd785e32010-08-07 11:01:34 +01001225 goto err_hws;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001226 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001227
Chris Wilson05394f32010-11-08 19:18:58 +00001228 ring->obj = obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001229
Chris Wilson86a1ee22012-08-11 15:41:04 +01001230 ret = i915_gem_object_pin(obj, PAGE_SIZE, true, false);
Chris Wilsondd785e32010-08-07 11:01:34 +01001231 if (ret)
1232 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001233
Chris Wilson3eef8912012-06-04 17:05:40 +01001234 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1235 if (ret)
1236 goto err_unpin;
1237
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001238 ring->virtual_start =
Ben Widawskydabb7a92013-01-17 12:45:16 -08001239 ioremap_wc(dev_priv->gtt.mappable_base + obj->gtt_offset,
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001240 ring->size);
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001241 if (ring->virtual_start == NULL) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001242 DRM_ERROR("Failed to map ringbuffer.\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001243 ret = -EINVAL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001244 goto err_unpin;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001245 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001246
Chris Wilson78501ea2010-10-27 12:18:21 +01001247 ret = ring->init(ring);
Chris Wilsondd785e32010-08-07 11:01:34 +01001248 if (ret)
1249 goto err_unmap;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001250
Chris Wilson55249ba2010-12-22 14:04:47 +00001251 /* Workaround an erratum on the i830 which causes a hang if
1252 * the TAIL pointer points to within the last 2 cachelines
1253 * of the buffer.
1254 */
1255 ring->effective_size = ring->size;
Chris Wilson27c1cbd2012-04-09 13:59:46 +01001256 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilson55249ba2010-12-22 14:04:47 +00001257 ring->effective_size -= 128;
1258
Chris Wilsonc584fe42010-10-29 18:15:52 +01001259 return 0;
Chris Wilsondd785e32010-08-07 11:01:34 +01001260
1261err_unmap:
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001262 iounmap(ring->virtual_start);
Chris Wilsondd785e32010-08-07 11:01:34 +01001263err_unpin:
1264 i915_gem_object_unpin(obj);
1265err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001266 drm_gem_object_unreference(&obj->base);
1267 ring->obj = NULL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001268err_hws:
Chris Wilson78501ea2010-10-27 12:18:21 +01001269 cleanup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001270 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001271}
1272
Chris Wilson78501ea2010-10-27 12:18:21 +01001273void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001274{
Chris Wilson33626e62010-10-29 16:18:36 +01001275 struct drm_i915_private *dev_priv;
1276 int ret;
1277
Chris Wilson05394f32010-11-08 19:18:58 +00001278 if (ring->obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001279 return;
1280
Chris Wilson33626e62010-10-29 16:18:36 +01001281 /* Disable the ring buffer. The ring must be idle at this point */
1282 dev_priv = ring->dev->dev_private;
Chris Wilson3e960502012-11-27 16:22:54 +00001283 ret = intel_ring_idle(ring);
Chris Wilson29ee3992011-01-24 16:35:42 +00001284 if (ret)
1285 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
1286 ring->name, ret);
1287
Chris Wilson33626e62010-10-29 16:18:36 +01001288 I915_WRITE_CTL(ring, 0);
1289
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001290 iounmap(ring->virtual_start);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001291
Chris Wilson05394f32010-11-08 19:18:58 +00001292 i915_gem_object_unpin(ring->obj);
1293 drm_gem_object_unreference(&ring->obj->base);
1294 ring->obj = NULL;
Chris Wilson78501ea2010-10-27 12:18:21 +01001295
Zou Nan hai8d192152010-11-02 16:31:01 +08001296 if (ring->cleanup)
1297 ring->cleanup(ring);
1298
Chris Wilson78501ea2010-10-27 12:18:21 +01001299 cleanup_status_page(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001300}
1301
Chris Wilsona71d8d92012-02-15 11:25:36 +00001302static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
1303{
Chris Wilsona71d8d92012-02-15 11:25:36 +00001304 int ret;
1305
Ben Widawsky199b2bc2012-05-24 15:03:11 -07001306 ret = i915_wait_seqno(ring, seqno);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001307 if (!ret)
1308 i915_gem_retire_requests_ring(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001309
1310 return ret;
1311}
1312
1313static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
1314{
1315 struct drm_i915_gem_request *request;
1316 u32 seqno = 0;
1317 int ret;
1318
1319 i915_gem_retire_requests_ring(ring);
1320
1321 if (ring->last_retired_head != -1) {
1322 ring->head = ring->last_retired_head;
1323 ring->last_retired_head = -1;
1324 ring->space = ring_space(ring);
1325 if (ring->space >= n)
1326 return 0;
1327 }
1328
1329 list_for_each_entry(request, &ring->request_list, list) {
1330 int space;
1331
1332 if (request->tail == -1)
1333 continue;
1334
Ville Syrjälä633cf8f2012-12-03 18:43:32 +02001335 space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001336 if (space < 0)
1337 space += ring->size;
1338 if (space >= n) {
1339 seqno = request->seqno;
1340 break;
1341 }
1342
1343 /* Consume this request in case we need more space than
1344 * is available and so need to prevent a race between
1345 * updating last_retired_head and direct reads of
1346 * I915_RING_HEAD. It also provides a nice sanity check.
1347 */
1348 request->tail = -1;
1349 }
1350
1351 if (seqno == 0)
1352 return -ENOSPC;
1353
1354 ret = intel_ring_wait_seqno(ring, seqno);
1355 if (ret)
1356 return ret;
1357
1358 if (WARN_ON(ring->last_retired_head == -1))
1359 return -ENOSPC;
1360
1361 ring->head = ring->last_retired_head;
1362 ring->last_retired_head = -1;
1363 ring->space = ring_space(ring);
1364 if (WARN_ON(ring->space < n))
1365 return -ENOSPC;
1366
1367 return 0;
1368}
1369
Chris Wilson3e960502012-11-27 16:22:54 +00001370static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001371{
Chris Wilson78501ea2010-10-27 12:18:21 +01001372 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001373 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001374 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001375 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001376
Chris Wilsona71d8d92012-02-15 11:25:36 +00001377 ret = intel_ring_wait_request(ring, n);
1378 if (ret != -ENOSPC)
1379 return ret;
1380
Chris Wilsondb53a302011-02-03 11:57:46 +00001381 trace_i915_ring_wait_begin(ring);
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001382 /* With GEM the hangcheck timer should kick us out of the loop,
1383 * leaving it early runs the risk of corrupting GEM state (due
1384 * to running on almost untested codepaths). But on resume
1385 * timers don't work yet, so prevent a complete hang in that
1386 * case by choosing an insanely large timeout. */
1387 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001388
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001389 do {
Chris Wilsonc7dca472011-01-20 17:00:10 +00001390 ring->head = I915_READ_HEAD(ring);
1391 ring->space = ring_space(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001392 if (ring->space >= n) {
Chris Wilsondb53a302011-02-03 11:57:46 +00001393 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001394 return 0;
1395 }
1396
1397 if (dev->primary->master) {
1398 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1399 if (master_priv->sarea_priv)
1400 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1401 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001402
Chris Wilsone60a0b12010-10-13 10:09:14 +01001403 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001404
Daniel Vetter33196de2012-11-14 17:14:05 +01001405 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1406 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001407 if (ret)
1408 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001409 } while (!time_after(jiffies, end));
Chris Wilsondb53a302011-02-03 11:57:46 +00001410 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001411 return -EBUSY;
1412}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001413
Chris Wilson3e960502012-11-27 16:22:54 +00001414static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
1415{
1416 uint32_t __iomem *virt;
1417 int rem = ring->size - ring->tail;
1418
1419 if (ring->space < rem) {
1420 int ret = ring_wait_for_space(ring, rem);
1421 if (ret)
1422 return ret;
1423 }
1424
1425 virt = ring->virtual_start + ring->tail;
1426 rem /= 4;
1427 while (rem--)
1428 iowrite32(MI_NOOP, virt++);
1429
1430 ring->tail = 0;
1431 ring->space = ring_space(ring);
1432
1433 return 0;
1434}
1435
1436int intel_ring_idle(struct intel_ring_buffer *ring)
1437{
1438 u32 seqno;
1439 int ret;
1440
1441 /* We need to add any requests required to flush the objects and ring */
1442 if (ring->outstanding_lazy_request) {
1443 ret = i915_add_request(ring, NULL, NULL);
1444 if (ret)
1445 return ret;
1446 }
1447
1448 /* Wait upon the last request to be completed */
1449 if (list_empty(&ring->request_list))
1450 return 0;
1451
1452 seqno = list_entry(ring->request_list.prev,
1453 struct drm_i915_gem_request,
1454 list)->seqno;
1455
1456 return i915_wait_seqno(ring, seqno);
1457}
1458
Chris Wilson9d7730912012-11-27 16:22:52 +00001459static int
1460intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
1461{
1462 if (ring->outstanding_lazy_request)
1463 return 0;
1464
1465 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_request);
1466}
1467
Chris Wilson98e06942014-01-02 14:32:35 +00001468static int __intel_ring_prepare(struct intel_ring_buffer *ring,
1469 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001470{
1471 int ret;
1472
1473 if (unlikely(ring->tail + bytes > ring->effective_size)) {
1474 ret = intel_wrap_ring_buffer(ring);
1475 if (unlikely(ret))
1476 return ret;
1477 }
1478
1479 if (unlikely(ring->space < bytes)) {
1480 ret = ring_wait_for_space(ring, bytes);
1481 if (unlikely(ret))
1482 return ret;
1483 }
1484
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001485 return 0;
1486}
1487
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001488int intel_ring_begin(struct intel_ring_buffer *ring,
1489 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001490{
Daniel Vetterde2b9982012-07-04 22:52:50 +02001491 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001492 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001493
Daniel Vetter33196de2012-11-14 17:14:05 +01001494 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1495 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02001496 if (ret)
1497 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00001498
Chris Wilson98e06942014-01-02 14:32:35 +00001499 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
1500 if (ret)
1501 return ret;
1502
Chris Wilson9d7730912012-11-27 16:22:52 +00001503 /* Preallocate the olr before touching the ring */
1504 ret = intel_ring_alloc_seqno(ring);
1505 if (ret)
1506 return ret;
1507
Chris Wilson98e06942014-01-02 14:32:35 +00001508 ring->space -= num_dwords * sizeof(uint32_t);
1509 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001510}
1511
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001512void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001513{
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001514 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001515
1516 BUG_ON(ring->outstanding_lazy_request);
1517
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001518 if (INTEL_INFO(ring->dev)->gen >= 6) {
1519 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
1520 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01001521 }
Chris Wilson297b0c52010-10-22 17:02:41 +01001522
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001523 ring->set_seqno(ring, seqno);
Chris Wilson549f7362010-10-19 11:19:32 +01001524}
1525
Zou Nan haid1b851f2010-05-21 09:08:57 +08001526void intel_ring_advance(struct intel_ring_buffer *ring)
1527{
Chris Wilson549f7362010-10-19 11:19:32 +01001528 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001529
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001530 ring->tail &= ring->size - 1;
Daniel Vetter99584db2012-11-14 17:14:04 +01001531 if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001532 return;
1533 ring->write_tail(ring, ring->tail);
1534}
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001535
Akshay Joshi0206e352011-08-16 15:34:10 -04001536
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001537static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1538 u32 value)
Akshay Joshi0206e352011-08-16 15:34:10 -04001539{
1540 drm_i915_private_t *dev_priv = ring->dev->dev_private;
1541
1542 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001543
Chris Wilson12f55812012-07-05 17:14:01 +01001544 /* Disable notification that the ring is IDLE. The GT
1545 * will then assume that it is busy and bring it out of rc6.
1546 */
1547 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1548 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1549
1550 /* Clear the context id. Here be magic! */
1551 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1552
1553 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001554 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01001555 GEN6_BSD_SLEEP_INDICATOR) == 0,
1556 50))
1557 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001558
Chris Wilson12f55812012-07-05 17:14:01 +01001559 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04001560 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01001561 POSTING_READ(RING_TAIL(ring->mmio_base));
1562
1563 /* Let the ring send IDLE messages to the GT again,
1564 * and so let it sleep to conserve power when idle.
1565 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001566 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01001567 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001568}
1569
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001570static int gen6_ring_flush(struct intel_ring_buffer *ring,
Chris Wilson71a77e02011-02-02 12:13:49 +00001571 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001572{
Chris Wilson71a77e02011-02-02 12:13:49 +00001573 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001574 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001575
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001576 ret = intel_ring_begin(ring, 4);
1577 if (ret)
1578 return ret;
1579
Chris Wilson71a77e02011-02-02 12:13:49 +00001580 cmd = MI_FLUSH_DW;
Jesse Barnes9a289772012-10-26 09:42:42 -07001581 /*
1582 * Bspec vol 1c.5 - video engine command streamer:
1583 * "If ENABLED, all TLBs will be invalidated once the flush
1584 * operation is complete. This bit is only valid when the
1585 * Post-Sync Operation field is a value of 1h or 3h."
1586 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001587 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07001588 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
1589 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001590 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001591 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001592 intel_ring_emit(ring, 0);
Chris Wilson71a77e02011-02-02 12:13:49 +00001593 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001594 intel_ring_advance(ring);
1595 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001596}
1597
1598static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001599hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1600 u32 offset, u32 len,
1601 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001602{
Akshay Joshi0206e352011-08-16 15:34:10 -04001603 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001604
Akshay Joshi0206e352011-08-16 15:34:10 -04001605 ret = intel_ring_begin(ring, 2);
1606 if (ret)
1607 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001608
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001609 intel_ring_emit(ring,
1610 MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
1611 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
1612 /* bit0-7 is the length on GEN6+ */
1613 intel_ring_emit(ring, offset);
1614 intel_ring_advance(ring);
1615
1616 return 0;
1617}
1618
1619static int
1620gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1621 u32 offset, u32 len,
1622 unsigned flags)
1623{
1624 int ret;
1625
1626 ret = intel_ring_begin(ring, 2);
1627 if (ret)
1628 return ret;
1629
1630 intel_ring_emit(ring,
1631 MI_BATCH_BUFFER_START |
1632 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04001633 /* bit0-7 is the length on GEN6+ */
1634 intel_ring_emit(ring, offset);
1635 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001636
Akshay Joshi0206e352011-08-16 15:34:10 -04001637 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001638}
1639
Chris Wilson549f7362010-10-19 11:19:32 +01001640/* Blitter support (SandyBridge+) */
1641
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001642static int blt_ring_flush(struct intel_ring_buffer *ring,
Chris Wilson71a77e02011-02-02 12:13:49 +00001643 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08001644{
Chris Wilson71a77e02011-02-02 12:13:49 +00001645 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001646 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001647
Daniel Vetter6a233c72011-12-14 13:57:07 +01001648 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001649 if (ret)
1650 return ret;
1651
Chris Wilson71a77e02011-02-02 12:13:49 +00001652 cmd = MI_FLUSH_DW;
Jesse Barnes9a289772012-10-26 09:42:42 -07001653 /*
1654 * Bspec vol 1c.3 - blitter engine command streamer:
1655 * "If ENABLED, all TLBs will be invalidated once the flush
1656 * operation is complete. This bit is only valid when the
1657 * Post-Sync Operation field is a value of 1h or 3h."
1658 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001659 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07001660 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01001661 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001662 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001663 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001664 intel_ring_emit(ring, 0);
Chris Wilson71a77e02011-02-02 12:13:49 +00001665 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001666 intel_ring_advance(ring);
1667 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08001668}
1669
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001670int intel_init_render_ring_buffer(struct drm_device *dev)
1671{
1672 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001673 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001674
Daniel Vetter59465b52012-04-11 22:12:48 +02001675 ring->name = "render ring";
1676 ring->id = RCS;
1677 ring->mmio_base = RENDER_RING_BASE;
1678
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001679 if (INTEL_INFO(dev)->gen >= 6) {
1680 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03001681 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01001682 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03001683 ring->flush = gen6_render_ring_flush;
Ben Widawsky25c06302012-03-29 19:11:27 -07001684 ring->irq_get = gen6_ring_get_irq;
1685 ring->irq_put = gen6_ring_put_irq;
Daniel Vetter6a848cc2012-04-11 22:12:46 +02001686 ring->irq_enable_mask = GT_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001687 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001688 ring->set_seqno = ring_set_seqno;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001689 ring->sync_to = gen6_ring_sync;
Daniel Vetter59465b52012-04-11 22:12:48 +02001690 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
1691 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
1692 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
1693 ring->signal_mbox[0] = GEN6_VRSYNC;
1694 ring->signal_mbox[1] = GEN6_BRSYNC;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001695 } else if (IS_GEN5(dev)) {
1696 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001697 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001698 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001699 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001700 ring->irq_get = gen5_ring_get_irq;
1701 ring->irq_put = gen5_ring_put_irq;
Daniel Vettere3670312012-04-11 22:12:53 +02001702 ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
Daniel Vetter59465b52012-04-11 22:12:48 +02001703 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001704 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001705 if (INTEL_INFO(dev)->gen < 4)
1706 ring->flush = gen2_render_ring_flush;
1707 else
1708 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02001709 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001710 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001711 if (IS_GEN2(dev)) {
1712 ring->irq_get = i8xx_ring_get_irq;
1713 ring->irq_put = i8xx_ring_put_irq;
1714 } else {
1715 ring->irq_get = i9xx_ring_get_irq;
1716 ring->irq_put = i9xx_ring_put_irq;
1717 }
Daniel Vettere3670312012-04-11 22:12:53 +02001718 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001719 }
Daniel Vetter59465b52012-04-11 22:12:48 +02001720 ring->write_tail = ring_write_tail;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001721 if (IS_HASWELL(dev))
1722 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
1723 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001724 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1725 else if (INTEL_INFO(dev)->gen >= 4)
1726 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1727 else if (IS_I830(dev) || IS_845G(dev))
1728 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1729 else
1730 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001731 ring->init = init_render_ring;
1732 ring->cleanup = render_ring_cleanup;
1733
Daniel Vetterb45305f2012-12-17 16:21:27 +01001734 /* Workaround batchbuffer to combat CS tlb bug. */
1735 if (HAS_BROKEN_CS_TLB(dev)) {
1736 struct drm_i915_gem_object *obj;
1737 int ret;
1738
1739 obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
1740 if (obj == NULL) {
1741 DRM_ERROR("Failed to allocate batch bo\n");
1742 return -ENOMEM;
1743 }
1744
1745 ret = i915_gem_object_pin(obj, 0, true, false);
1746 if (ret != 0) {
1747 drm_gem_object_unreference(&obj->base);
1748 DRM_ERROR("Failed to ping batch bo\n");
1749 return ret;
1750 }
1751
1752 ring->private = obj;
1753 }
1754
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001755 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001756}
1757
Chris Wilsone8616b62011-01-20 09:57:11 +00001758int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
1759{
1760 drm_i915_private_t *dev_priv = dev->dev_private;
1761 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Chris Wilson6b8294a2012-11-16 11:43:20 +00001762 int ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00001763
Daniel Vetter59465b52012-04-11 22:12:48 +02001764 ring->name = "render ring";
1765 ring->id = RCS;
1766 ring->mmio_base = RENDER_RING_BASE;
1767
Chris Wilsone8616b62011-01-20 09:57:11 +00001768 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02001769 /* non-kms not supported on gen6+ */
1770 return -ENODEV;
Chris Wilsone8616b62011-01-20 09:57:11 +00001771 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001772
1773 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
1774 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
1775 * the special gen5 functions. */
1776 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001777 if (INTEL_INFO(dev)->gen < 4)
1778 ring->flush = gen2_render_ring_flush;
1779 else
1780 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001781 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001782 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001783 if (IS_GEN2(dev)) {
1784 ring->irq_get = i8xx_ring_get_irq;
1785 ring->irq_put = i8xx_ring_put_irq;
1786 } else {
1787 ring->irq_get = i9xx_ring_get_irq;
1788 ring->irq_put = i9xx_ring_put_irq;
1789 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001790 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02001791 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001792 if (INTEL_INFO(dev)->gen >= 4)
1793 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1794 else if (IS_I830(dev) || IS_845G(dev))
1795 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1796 else
1797 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001798 ring->init = init_render_ring;
1799 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00001800
1801 ring->dev = dev;
1802 INIT_LIST_HEAD(&ring->active_list);
1803 INIT_LIST_HEAD(&ring->request_list);
Chris Wilsone8616b62011-01-20 09:57:11 +00001804
1805 ring->size = size;
1806 ring->effective_size = ring->size;
Mika Kuoppala17f10fd2012-10-29 16:59:26 +02001807 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilsone8616b62011-01-20 09:57:11 +00001808 ring->effective_size -= 128;
1809
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001810 ring->virtual_start = ioremap_wc(start, size);
1811 if (ring->virtual_start == NULL) {
Chris Wilsone8616b62011-01-20 09:57:11 +00001812 DRM_ERROR("can not ioremap virtual address for"
1813 " ring buffer\n");
1814 return -ENOMEM;
1815 }
1816
Chris Wilson6b8294a2012-11-16 11:43:20 +00001817 if (!I915_NEED_GFX_HWS(dev)) {
1818 ret = init_phys_hws_pga(ring);
1819 if (ret)
1820 return ret;
1821 }
1822
Chris Wilsone8616b62011-01-20 09:57:11 +00001823 return 0;
1824}
1825
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001826int intel_init_bsd_ring_buffer(struct drm_device *dev)
1827{
1828 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001829 struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001830
Daniel Vetter58fa3832012-04-11 22:12:49 +02001831 ring->name = "bsd ring";
1832 ring->id = VCS;
1833
Daniel Vetter0fd2c202012-04-11 22:12:55 +02001834 ring->write_tail = ring_write_tail;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001835 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1836 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02001837 /* gen6 bsd needs a special wa for tail updates */
1838 if (IS_GEN6(dev))
1839 ring->write_tail = gen6_bsd_ring_write_tail;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001840 ring->flush = gen6_ring_flush;
1841 ring->add_request = gen6_add_request;
1842 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001843 ring->set_seqno = ring_set_seqno;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001844 ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
1845 ring->irq_get = gen6_ring_get_irq;
1846 ring->irq_put = gen6_ring_put_irq;
1847 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001848 ring->sync_to = gen6_ring_sync;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001849 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
1850 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
1851 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
1852 ring->signal_mbox[0] = GEN6_RVSYNC;
1853 ring->signal_mbox[1] = GEN6_BVSYNC;
1854 } else {
1855 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001856 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001857 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001858 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001859 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001860 if (IS_GEN5(dev)) {
Daniel Vettere3670312012-04-11 22:12:53 +02001861 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02001862 ring->irq_get = gen5_ring_get_irq;
1863 ring->irq_put = gen5_ring_put_irq;
1864 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02001865 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02001866 ring->irq_get = i9xx_ring_get_irq;
1867 ring->irq_put = i9xx_ring_put_irq;
1868 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001869 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001870 }
1871 ring->init = init_ring_common;
1872
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001873 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001874}
Chris Wilson549f7362010-10-19 11:19:32 +01001875
1876int intel_init_blt_ring_buffer(struct drm_device *dev)
1877{
1878 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001879 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01001880
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001881 ring->name = "blitter ring";
1882 ring->id = BCS;
1883
1884 ring->mmio_base = BLT_RING_BASE;
1885 ring->write_tail = ring_write_tail;
1886 ring->flush = blt_ring_flush;
1887 ring->add_request = gen6_add_request;
1888 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001889 ring->set_seqno = ring_set_seqno;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001890 ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
1891 ring->irq_get = gen6_ring_get_irq;
1892 ring->irq_put = gen6_ring_put_irq;
1893 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001894 ring->sync_to = gen6_ring_sync;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001895 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
1896 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
1897 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
1898 ring->signal_mbox[0] = GEN6_RBSYNC;
1899 ring->signal_mbox[1] = GEN6_VBSYNC;
1900 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01001901
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001902 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01001903}
Chris Wilsona7b97612012-07-20 12:41:08 +01001904
1905int
1906intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
1907{
1908 int ret;
1909
1910 if (!ring->gpu_caches_dirty)
1911 return 0;
1912
1913 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
1914 if (ret)
1915 return ret;
1916
1917 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
1918
1919 ring->gpu_caches_dirty = false;
1920 return 0;
1921}
1922
1923int
1924intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
1925{
1926 uint32_t flush_domains;
1927 int ret;
1928
1929 flush_domains = 0;
1930 if (ring->gpu_caches_dirty)
1931 flush_domains = I915_GEM_GPU_DOMAINS;
1932
1933 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
1934 if (ret)
1935 return ret;
1936
1937 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
1938
1939 ring->gpu_caches_dirty = false;
1940 return 0;
1941}