blob: 78d3168b3c6438e663ff78bedcfb37ab726ddd73 [file] [log] [blame]
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001/*
2 * Copyright 2002 Andi Kleen, SuSE Labs.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * Thanks to Ben LaHaise for precious feedback.
Ingo Molnar9f4c8152008-01-30 13:33:41 +01004 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005#include <linux/highmem.h>
Ingo Molnar81922062008-01-30 13:34:04 +01006#include <linux/bootmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07007#include <linux/module.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +01008#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009#include <linux/slab.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010010#include <linux/mm.h>
Thomas Gleixner76ebd052008-02-09 23:24:09 +010011#include <linux/interrupt.h>
Thomas Gleixneree7ae7a2008-04-17 17:40:45 +020012#include <linux/seq_file.h>
13#include <linux/debugfs.h>
Tejun Heoe59a1bb2009-06-22 11:56:24 +090014#include <linux/pfn.h>
Tejun Heo8c4bfc62009-07-04 08:10:59 +090015#include <linux/percpu.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010016
Thomas Gleixner950f9d92008-01-30 13:34:06 +010017#include <asm/e820.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <asm/processor.h>
19#include <asm/tlbflush.h>
Dave Jonesf8af0952006-01-06 00:12:10 -080020#include <asm/sections.h>
Jeremy Fitzhardinge93dbda72009-02-26 17:35:44 -080021#include <asm/setup.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010022#include <asm/uaccess.h>
23#include <asm/pgalloc.h>
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010024#include <asm/proto.h>
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -070025#include <asm/pat.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
Ingo Molnar9df84992008-02-04 16:48:09 +010027/*
28 * The current flushing context - we pass it instead of 5 arguments:
29 */
Thomas Gleixner72e458d2008-02-04 16:48:07 +010030struct cpa_data {
Shaohua Lid75586a2008-08-21 10:46:06 +080031 unsigned long *vaddr;
Thomas Gleixner72e458d2008-02-04 16:48:07 +010032 pgprot_t mask_set;
33 pgprot_t mask_clr;
Thomas Gleixner65e074d2008-02-04 16:48:07 +010034 int numpages;
Shaohua Lid75586a2008-08-21 10:46:06 +080035 int flags;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010036 unsigned long pfn;
Andi Kleenc9caa022008-03-12 03:53:29 +010037 unsigned force_split : 1;
Shaohua Lid75586a2008-08-21 10:46:06 +080038 int curpage;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -070039 struct page **pages;
Thomas Gleixner72e458d2008-02-04 16:48:07 +010040};
41
Suresh Siddhaad5ca552008-09-23 14:00:42 -070042/*
43 * Serialize cpa() (for !DEBUG_PAGEALLOC which uses large identity mappings)
44 * using cpa_lock. So that we don't allow any other cpu, with stale large tlb
45 * entries change the page attribute in parallel to some other cpu
46 * splitting a large page entry along with changing the attribute.
47 */
48static DEFINE_SPINLOCK(cpa_lock);
49
Shaohua Lid75586a2008-08-21 10:46:06 +080050#define CPA_FLUSHTLB 1
51#define CPA_ARRAY 2
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -070052#define CPA_PAGES_ARRAY 4
Shaohua Lid75586a2008-08-21 10:46:06 +080053
Thomas Gleixner65280e62008-05-05 16:35:21 +020054#ifdef CONFIG_PROC_FS
Andi Kleence0c0e52008-05-02 11:46:49 +020055static unsigned long direct_pages_count[PG_LEVEL_NUM];
56
Thomas Gleixner65280e62008-05-05 16:35:21 +020057void update_page_count(int level, unsigned long pages)
Andi Kleence0c0e52008-05-02 11:46:49 +020058{
Andi Kleence0c0e52008-05-02 11:46:49 +020059 unsigned long flags;
Thomas Gleixner65280e62008-05-05 16:35:21 +020060
Andi Kleence0c0e52008-05-02 11:46:49 +020061 /* Protect against CPA */
62 spin_lock_irqsave(&pgd_lock, flags);
63 direct_pages_count[level] += pages;
64 spin_unlock_irqrestore(&pgd_lock, flags);
Andi Kleence0c0e52008-05-02 11:46:49 +020065}
66
Thomas Gleixner65280e62008-05-05 16:35:21 +020067static void split_page_count(int level)
68{
69 direct_pages_count[level]--;
70 direct_pages_count[level - 1] += PTRS_PER_PTE;
71}
72
Alexey Dobriyane1759c22008-10-15 23:50:22 +040073void arch_report_meminfo(struct seq_file *m)
Thomas Gleixner65280e62008-05-05 16:35:21 +020074{
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000075 seq_printf(m, "DirectMap4k: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010076 direct_pages_count[PG_LEVEL_4K] << 2);
77#if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000078 seq_printf(m, "DirectMap2M: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010079 direct_pages_count[PG_LEVEL_2M] << 11);
80#else
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000081 seq_printf(m, "DirectMap4M: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010082 direct_pages_count[PG_LEVEL_2M] << 12);
83#endif
Thomas Gleixner65280e62008-05-05 16:35:21 +020084#ifdef CONFIG_X86_64
Hugh Dickinsa06de632008-08-15 13:58:32 +010085 if (direct_gbpages)
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000086 seq_printf(m, "DirectMap1G: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010087 direct_pages_count[PG_LEVEL_1G] << 20);
Thomas Gleixner65280e62008-05-05 16:35:21 +020088#endif
Thomas Gleixner65280e62008-05-05 16:35:21 +020089}
90#else
91static inline void split_page_count(int level) { }
92#endif
93
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010094#ifdef CONFIG_X86_64
95
96static inline unsigned long highmap_start_pfn(void)
97{
98 return __pa(_text) >> PAGE_SHIFT;
99}
100
101static inline unsigned long highmap_end_pfn(void)
102{
Jeremy Fitzhardinge93dbda72009-02-26 17:35:44 -0800103 return __pa(roundup(_brk_end, PMD_SIZE)) >> PAGE_SHIFT;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100104}
105
106#endif
107
Ingo Molnar92cb54a2008-02-13 14:37:52 +0100108#ifdef CONFIG_DEBUG_PAGEALLOC
109# define debug_pagealloc 1
110#else
111# define debug_pagealloc 0
112#endif
113
Arjan van de Vened724be2008-01-30 13:34:04 +0100114static inline int
115within(unsigned long addr, unsigned long start, unsigned long end)
Ingo Molnar687c4822008-01-30 13:34:04 +0100116{
Arjan van de Vened724be2008-01-30 13:34:04 +0100117 return addr >= start && addr < end;
118}
119
120/*
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100121 * Flushing functions
122 */
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100123
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100124/**
125 * clflush_cache_range - flush a cache range with clflush
126 * @addr: virtual start address
127 * @size: number of bytes to flush
128 *
129 * clflush is an unordered instruction which needs fencing with mfence
130 * to avoid ordering issues.
131 */
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100132void clflush_cache_range(void *vaddr, unsigned int size)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100133{
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100134 void *vend = vaddr + size - 1;
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100135
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100136 mb();
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100137
138 for (; vaddr < vend; vaddr += boot_cpu_data.x86_clflush_size)
139 clflush(vaddr);
140 /*
141 * Flush any possible final partial cacheline:
142 */
143 clflush(vend);
144
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100145 mb();
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100146}
Eric Anholte517a5e2009-09-10 17:48:48 -0700147EXPORT_SYMBOL_GPL(clflush_cache_range);
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100148
Thomas Gleixneraf1e6842008-01-30 13:34:08 +0100149static void __cpa_flush_all(void *arg)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100150{
Andi Kleen6bb83832008-02-04 16:48:06 +0100151 unsigned long cache = (unsigned long)arg;
152
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100153 /*
154 * Flush all to work around Errata in early athlons regarding
155 * large page flushing.
156 */
157 __flush_tlb_all();
158
venkatesh.pallipadi@intel.com0b827532009-05-22 13:23:37 -0700159 if (cache && boot_cpu_data.x86 >= 4)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100160 wbinvd();
161}
162
Andi Kleen6bb83832008-02-04 16:48:06 +0100163static void cpa_flush_all(unsigned long cache)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100164{
165 BUG_ON(irqs_disabled());
166
Jens Axboe15c8b6c2008-05-09 09:39:44 +0200167 on_each_cpu(__cpa_flush_all, (void *) cache, 1);
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100168}
169
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100170static void __cpa_flush_range(void *arg)
171{
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100172 /*
173 * We could optimize that further and do individual per page
174 * tlb invalidates for a low number of pages. Caveat: we must
175 * flush the high aliases on 64bit as well.
176 */
177 __flush_tlb_all();
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100178}
179
Andi Kleen6bb83832008-02-04 16:48:06 +0100180static void cpa_flush_range(unsigned long start, int numpages, int cache)
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100181{
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100182 unsigned int i, level;
183 unsigned long addr;
184
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100185 BUG_ON(irqs_disabled());
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100186 WARN_ON(PAGE_ALIGN(start) != start);
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100187
Jens Axboe15c8b6c2008-05-09 09:39:44 +0200188 on_each_cpu(__cpa_flush_range, NULL, 1);
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100189
Andi Kleen6bb83832008-02-04 16:48:06 +0100190 if (!cache)
191 return;
192
Thomas Gleixner3b233e52008-01-30 13:34:08 +0100193 /*
194 * We only need to flush on one CPU,
195 * clflush is a MESI-coherent instruction that
196 * will cause all other CPUs to flush the same
197 * cachelines:
198 */
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100199 for (i = 0, addr = start; i < numpages; i++, addr += PAGE_SIZE) {
200 pte_t *pte = lookup_address(addr, &level);
201
202 /*
203 * Only flush present addresses:
204 */
Thomas Gleixner7bfb72e2008-02-04 16:48:08 +0100205 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100206 clflush_cache_range((void *) addr, PAGE_SIZE);
207 }
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100208}
209
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700210static void cpa_flush_array(unsigned long *start, int numpages, int cache,
211 int in_flags, struct page **pages)
Shaohua Lid75586a2008-08-21 10:46:06 +0800212{
213 unsigned int i, level;
Pallipadi, Venkatesh21717872009-05-26 10:33:35 -0700214 unsigned long do_wbinvd = cache && numpages >= 1024; /* 4M threshold */
Shaohua Lid75586a2008-08-21 10:46:06 +0800215
216 BUG_ON(irqs_disabled());
217
Pallipadi, Venkatesh21717872009-05-26 10:33:35 -0700218 on_each_cpu(__cpa_flush_all, (void *) do_wbinvd, 1);
Shaohua Lid75586a2008-08-21 10:46:06 +0800219
Pallipadi, Venkatesh21717872009-05-26 10:33:35 -0700220 if (!cache || do_wbinvd)
Shaohua Lid75586a2008-08-21 10:46:06 +0800221 return;
222
Shaohua Lid75586a2008-08-21 10:46:06 +0800223 /*
224 * We only need to flush on one CPU,
225 * clflush is a MESI-coherent instruction that
226 * will cause all other CPUs to flush the same
227 * cachelines:
228 */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700229 for (i = 0; i < numpages; i++) {
230 unsigned long addr;
231 pte_t *pte;
232
233 if (in_flags & CPA_PAGES_ARRAY)
234 addr = (unsigned long)page_address(pages[i]);
235 else
236 addr = start[i];
237
238 pte = lookup_address(addr, &level);
Shaohua Lid75586a2008-08-21 10:46:06 +0800239
240 /*
241 * Only flush present addresses:
242 */
243 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700244 clflush_cache_range((void *)addr, PAGE_SIZE);
Shaohua Lid75586a2008-08-21 10:46:06 +0800245 }
246}
247
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100248/*
Arjan van de Vened724be2008-01-30 13:34:04 +0100249 * Certain areas of memory on x86 require very specific protection flags,
250 * for example the BIOS area or kernel text. Callers don't always get this
251 * right (again, ioremap() on BIOS memory is not uncommon) so this function
252 * checks and fixes these known static required protection bits.
253 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100254static inline pgprot_t static_protections(pgprot_t prot, unsigned long address,
255 unsigned long pfn)
Arjan van de Vened724be2008-01-30 13:34:04 +0100256{
257 pgprot_t forbidden = __pgprot(0);
258
Ingo Molnar687c4822008-01-30 13:34:04 +0100259 /*
Arjan van de Vened724be2008-01-30 13:34:04 +0100260 * The BIOS area between 640k and 1Mb needs to be executable for
261 * PCI BIOS based config access (CONFIG_PCI_GOBIOS) support.
Ingo Molnar687c4822008-01-30 13:34:04 +0100262 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100263 if (within(pfn, BIOS_BEGIN >> PAGE_SHIFT, BIOS_END >> PAGE_SHIFT))
Arjan van de Vened724be2008-01-30 13:34:04 +0100264 pgprot_val(forbidden) |= _PAGE_NX;
265
266 /*
267 * The kernel text needs to be executable for obvious reasons
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100268 * Does not cover __inittext since that is gone later on. On
269 * 64bit we do not enforce !NX on the low mapping
Arjan van de Vened724be2008-01-30 13:34:04 +0100270 */
271 if (within(address, (unsigned long)_text, (unsigned long)_etext))
272 pgprot_val(forbidden) |= _PAGE_NX;
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100273
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100274 /*
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100275 * The .rodata section needs to be read-only. Using the pfn
276 * catches all aliases.
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100277 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100278 if (within(pfn, __pa((unsigned long)__start_rodata) >> PAGE_SHIFT,
279 __pa((unsigned long)__end_rodata) >> PAGE_SHIFT))
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100280 pgprot_val(forbidden) |= _PAGE_RW;
Arjan van de Vened724be2008-01-30 13:34:04 +0100281
Steven Rostedt883242d2009-10-27 13:15:11 -0400282#if defined(CONFIG_X86_64) && defined(CONFIG_DEBUG_RODATA) && \
283 !defined(CONFIG_DYNAMIC_FTRACE)
Suresh Siddha74e08172009-10-14 14:46:56 -0700284 /*
285 * Kernel text mappings for the large page aligned .rodata section
286 * will be read-only. For the kernel identity mappings covering
287 * the holes caused by this alignment can be anything.
288 *
289 * This will preserve the large page mappings for kernel text/data
290 * at no extra cost.
291 */
292 if (within(address, (unsigned long)_text,
293 (unsigned long)__end_rodata_hpage_align))
294 pgprot_val(forbidden) |= _PAGE_RW;
295#endif
296
Arjan van de Vened724be2008-01-30 13:34:04 +0100297 prot = __pgprot(pgprot_val(prot) & ~pgprot_val(forbidden));
Ingo Molnar687c4822008-01-30 13:34:04 +0100298
299 return prot;
300}
301
Thomas Gleixner9a14aef2008-02-04 16:48:07 +0100302/*
303 * Lookup the page table entry for a virtual address. Return a pointer
304 * to the entry and the level of the mapping.
305 *
306 * Note: We return pud and pmd either when the entry is marked large
307 * or when the present bit is not set. Otherwise we would return a
308 * pointer to a nonexisting mapping.
309 */
Harvey Harrisonda7bfc52008-02-09 23:24:08 +0100310pte_t *lookup_address(unsigned long address, unsigned int *level)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100311{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312 pgd_t *pgd = pgd_offset_k(address);
313 pud_t *pud;
314 pmd_t *pmd;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100315
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100316 *level = PG_LEVEL_NONE;
317
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 if (pgd_none(*pgd))
319 return NULL;
Ingo Molnar9df84992008-02-04 16:48:09 +0100320
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321 pud = pud_offset(pgd, address);
322 if (pud_none(*pud))
323 return NULL;
Andi Kleenc2f71ee2008-02-04 16:48:09 +0100324
325 *level = PG_LEVEL_1G;
326 if (pud_large(*pud) || !pud_present(*pud))
327 return (pte_t *)pud;
328
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 pmd = pmd_offset(pud, address);
330 if (pmd_none(*pmd))
331 return NULL;
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100332
333 *level = PG_LEVEL_2M;
Thomas Gleixner9a14aef2008-02-04 16:48:07 +0100334 if (pmd_large(*pmd) || !pmd_present(*pmd))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 return (pte_t *)pmd;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100337 *level = PG_LEVEL_4K;
Ingo Molnar9df84992008-02-04 16:48:09 +0100338
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100339 return pte_offset_kernel(pmd, address);
340}
Pekka Paalanen75bb8832008-05-12 21:20:56 +0200341EXPORT_SYMBOL_GPL(lookup_address);
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100342
Ingo Molnar9df84992008-02-04 16:48:09 +0100343/*
344 * Set the new pmd in all the pgds we know about:
345 */
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100346static void __set_pmd_pte(pte_t *kpte, unsigned long address, pte_t pte)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100347{
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100348 /* change init_mm */
349 set_pte_atomic(kpte, pte);
Ingo Molnar44af6c42008-01-30 13:34:03 +0100350#ifdef CONFIG_X86_32
Ingo Molnare4b71dc2008-01-30 13:34:04 +0100351 if (!SHARED_KERNEL_PMD) {
Ingo Molnar44af6c42008-01-30 13:34:03 +0100352 struct page *page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353
Jeremy Fitzhardingee3ed9102008-01-30 13:34:11 +0100354 list_for_each_entry(page, &pgd_list, lru) {
Ingo Molnar44af6c42008-01-30 13:34:03 +0100355 pgd_t *pgd;
356 pud_t *pud;
357 pmd_t *pmd;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100358
Ingo Molnar44af6c42008-01-30 13:34:03 +0100359 pgd = (pgd_t *)page_address(page) + pgd_index(address);
360 pud = pud_offset(pgd, address);
361 pmd = pmd_offset(pud, address);
362 set_pte_atomic((pte_t *)pmd, pte);
363 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 }
Ingo Molnar44af6c42008-01-30 13:34:03 +0100365#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366}
367
Ingo Molnar9df84992008-02-04 16:48:09 +0100368static int
369try_preserve_large_page(pte_t *kpte, unsigned long address,
370 struct cpa_data *cpa)
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100371{
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100372 unsigned long nextpage_addr, numpages, pmask, psize, flags, addr, pfn;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100373 pte_t new_pte, old_pte, *tmp;
374 pgprot_t old_prot, new_prot;
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100375 int i, do_split = 1;
Harvey Harrisonda7bfc52008-02-09 23:24:08 +0100376 unsigned int level;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100377
Andi Kleenc9caa022008-03-12 03:53:29 +0100378 if (cpa->force_split)
379 return 1;
380
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100381 spin_lock_irqsave(&pgd_lock, flags);
382 /*
383 * Check for races, another CPU might have split this page
384 * up already:
385 */
386 tmp = lookup_address(address, &level);
387 if (tmp != kpte)
388 goto out_unlock;
389
390 switch (level) {
391 case PG_LEVEL_2M:
Andi Kleen31422c52008-02-04 16:48:08 +0100392 psize = PMD_PAGE_SIZE;
393 pmask = PMD_PAGE_MASK;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100394 break;
Andi Kleenf07333f2008-02-04 16:48:09 +0100395#ifdef CONFIG_X86_64
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100396 case PG_LEVEL_1G:
Andi Kleen5d3c8b22008-02-13 16:20:35 +0100397 psize = PUD_PAGE_SIZE;
398 pmask = PUD_PAGE_MASK;
Andi Kleenf07333f2008-02-04 16:48:09 +0100399 break;
400#endif
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100401 default:
Ingo Molnarbeaff632008-02-04 16:48:09 +0100402 do_split = -EINVAL;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100403 goto out_unlock;
404 }
405
406 /*
407 * Calculate the number of pages, which fit into this large
408 * page starting at address:
409 */
410 nextpage_addr = (address + psize) & pmask;
411 numpages = (nextpage_addr - address) >> PAGE_SHIFT;
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100412 if (numpages < cpa->numpages)
413 cpa->numpages = numpages;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100414
415 /*
416 * We are safe now. Check whether the new pgprot is the same:
417 */
418 old_pte = *kpte;
419 old_prot = new_prot = pte_pgprot(old_pte);
420
421 pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr);
422 pgprot_val(new_prot) |= pgprot_val(cpa->mask_set);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100423
424 /*
425 * old_pte points to the large page base address. So we need
426 * to add the offset of the virtual address:
427 */
428 pfn = pte_pfn(old_pte) + ((address & (psize - 1)) >> PAGE_SHIFT);
429 cpa->pfn = pfn;
430
431 new_prot = static_protections(new_prot, address, pfn);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100432
433 /*
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100434 * We need to check the full range, whether
435 * static_protection() requires a different pgprot for one of
436 * the pages in the range we try to preserve:
437 */
438 addr = address + PAGE_SIZE;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100439 pfn++;
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100440 for (i = 1; i < cpa->numpages; i++, addr += PAGE_SIZE, pfn++) {
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100441 pgprot_t chk_prot = static_protections(new_prot, addr, pfn);
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100442
443 if (pgprot_val(chk_prot) != pgprot_val(new_prot))
444 goto out_unlock;
445 }
446
447 /*
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100448 * If there are no changes, return. maxpages has been updated
449 * above:
450 */
451 if (pgprot_val(new_prot) == pgprot_val(old_prot)) {
Ingo Molnarbeaff632008-02-04 16:48:09 +0100452 do_split = 0;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100453 goto out_unlock;
454 }
455
456 /*
457 * We need to change the attributes. Check, whether we can
458 * change the large page in one go. We request a split, when
459 * the address is not aligned and the number of pages is
460 * smaller than the number of pages in the large page. Note
461 * that we limited the number of possible pages already to
462 * the number of pages in the large page.
463 */
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100464 if (address == (nextpage_addr - psize) && cpa->numpages == numpages) {
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100465 /*
466 * The address is aligned and the number of pages
467 * covers the full page.
468 */
469 new_pte = pfn_pte(pte_pfn(old_pte), canon_pgprot(new_prot));
470 __set_pmd_pte(kpte, address, new_pte);
Shaohua Lid75586a2008-08-21 10:46:06 +0800471 cpa->flags |= CPA_FLUSHTLB;
Ingo Molnarbeaff632008-02-04 16:48:09 +0100472 do_split = 0;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100473 }
474
475out_unlock:
476 spin_unlock_irqrestore(&pgd_lock, flags);
Ingo Molnar9df84992008-02-04 16:48:09 +0100477
Ingo Molnarbeaff632008-02-04 16:48:09 +0100478 return do_split;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100479}
480
Ingo Molnar7afe15b2008-01-30 13:33:57 +0100481static int split_large_page(pte_t *kpte, unsigned long address)
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100482{
Thomas Gleixner7b610ee2008-02-04 16:48:10 +0100483 unsigned long flags, pfn, pfninc = 1;
Ingo Molnar86f03982008-01-30 13:34:09 +0100484 unsigned int i, level;
Ingo Molnar9df84992008-02-04 16:48:09 +0100485 pte_t *pbase, *tmp;
486 pgprot_t ref_prot;
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700487 struct page *base;
488
489 if (!debug_pagealloc)
490 spin_unlock(&cpa_lock);
Vegard Nossum9e730232009-02-22 11:28:25 +0100491 base = alloc_pages(GFP_KERNEL | __GFP_NOTRACK, 0);
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700492 if (!debug_pagealloc)
493 spin_lock(&cpa_lock);
Suresh Siddha8311eb82008-09-23 14:00:41 -0700494 if (!base)
495 return -ENOMEM;
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100496
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100497 spin_lock_irqsave(&pgd_lock, flags);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100498 /*
499 * Check for races, another CPU might have split this page
500 * up for us already:
501 */
502 tmp = lookup_address(address, &level);
Ingo Molnar6ce9fc12008-02-04 16:48:08 +0100503 if (tmp != kpte)
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100504 goto out_unlock;
505
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100506 pbase = (pte_t *)page_address(base);
Jeremy Fitzhardinge6944a9c2008-03-17 16:37:01 -0700507 paravirt_alloc_pte(&init_mm, page_to_pfn(base));
Thomas Gleixner07cf89c2008-02-04 16:48:08 +0100508 ref_prot = pte_pgprot(pte_clrhuge(*kpte));
Ingo Molnar7a5714e2009-02-20 17:44:21 +0100509 /*
510 * If we ever want to utilize the PAT bit, we need to
511 * update this function to make sure it's converted from
512 * bit 12 to bit 7 when we cross from the 2MB level to
513 * the 4K level:
514 */
515 WARN_ON_ONCE(pgprot_val(ref_prot) & _PAGE_PAT_LARGE);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100516
Andi Kleenf07333f2008-02-04 16:48:09 +0100517#ifdef CONFIG_X86_64
518 if (level == PG_LEVEL_1G) {
519 pfninc = PMD_PAGE_SIZE >> PAGE_SHIFT;
520 pgprot_val(ref_prot) |= _PAGE_PSE;
Andi Kleenf07333f2008-02-04 16:48:09 +0100521 }
522#endif
523
Thomas Gleixner63c1dcf2008-02-04 16:48:05 +0100524 /*
525 * Get the target pfn from the original entry:
526 */
527 pfn = pte_pfn(*kpte);
Andi Kleenf07333f2008-02-04 16:48:09 +0100528 for (i = 0; i < PTRS_PER_PTE; i++, pfn += pfninc)
Thomas Gleixner63c1dcf2008-02-04 16:48:05 +0100529 set_pte(&pbase[i], pfn_pte(pfn, ref_prot));
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100530
Andi Kleence0c0e52008-05-02 11:46:49 +0200531 if (address >= (unsigned long)__va(0) &&
Yinghai Luf361a452008-07-10 20:38:26 -0700532 address < (unsigned long)__va(max_low_pfn_mapped << PAGE_SHIFT))
533 split_page_count(level);
534
535#ifdef CONFIG_X86_64
536 if (address >= (unsigned long)__va(1UL<<32) &&
Thomas Gleixner65280e62008-05-05 16:35:21 +0200537 address < (unsigned long)__va(max_pfn_mapped << PAGE_SHIFT))
538 split_page_count(level);
Yinghai Luf361a452008-07-10 20:38:26 -0700539#endif
Andi Kleence0c0e52008-05-02 11:46:49 +0200540
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100541 /*
Ingo Molnar07a66d72009-02-20 08:04:13 +0100542 * Install the new, split up pagetable.
Huang, Ying4c881ca2008-01-30 13:34:04 +0100543 *
Ingo Molnar07a66d72009-02-20 08:04:13 +0100544 * We use the standard kernel pagetable protections for the new
545 * pagetable protections, the actual ptes set above control the
546 * primary protection behavior:
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100547 */
Ingo Molnar07a66d72009-02-20 08:04:13 +0100548 __set_pmd_pte(kpte, address, mk_pte(base, __pgprot(_KERNPG_TABLE)));
Ingo Molnar211b3d02009-03-10 22:31:03 +0100549
550 /*
551 * Intel Atom errata AAH41 workaround.
552 *
553 * The real fix should be in hw or in a microcode update, but
554 * we also probabilistically try to reduce the window of having
555 * a large TLB mixed with 4K TLBs while instruction fetches are
556 * going on.
557 */
558 __flush_tlb_all();
559
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100560 base = NULL;
561
562out_unlock:
Thomas Gleixnereb5b5f02008-02-09 23:24:09 +0100563 /*
564 * If we dropped out via the lookup_address check under
565 * pgd_lock then stick the page back into the pool:
566 */
Suresh Siddha8311eb82008-09-23 14:00:41 -0700567 if (base)
568 __free_page(base);
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100569 spin_unlock_irqrestore(&pgd_lock, flags);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100570
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100571 return 0;
572}
573
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800574static int __cpa_process_fault(struct cpa_data *cpa, unsigned long vaddr,
575 int primary)
576{
577 /*
578 * Ignore all non primary paths.
579 */
580 if (!primary)
581 return 0;
582
583 /*
584 * Ignore the NULL PTE for kernel identity mapping, as it is expected
585 * to have holes.
586 * Also set numpages to '1' indicating that we processed cpa req for
587 * one virtual address page and its pfn. TBD: numpages can be set based
588 * on the initial value and the level returned by lookup_address().
589 */
590 if (within(vaddr, PAGE_OFFSET,
591 PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT))) {
592 cpa->numpages = 1;
593 cpa->pfn = __pa(vaddr) >> PAGE_SHIFT;
594 return 0;
595 } else {
596 WARN(1, KERN_WARNING "CPA: called for zero pte. "
597 "vaddr = %lx cpa->vaddr = %lx\n", vaddr,
598 *cpa->vaddr);
599
600 return -EFAULT;
601 }
602}
603
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100604static int __change_page_attr(struct cpa_data *cpa, int primary)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100605{
Shaohua Lid75586a2008-08-21 10:46:06 +0800606 unsigned long address;
Harvey Harrisonda7bfc52008-02-09 23:24:08 +0100607 int do_split, err;
608 unsigned int level;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100609 pte_t *kpte, old_pte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610
Thomas Hellstrom8523acf2009-08-03 09:25:45 +0200611 if (cpa->flags & CPA_PAGES_ARRAY) {
612 struct page *page = cpa->pages[cpa->curpage];
613 if (unlikely(PageHighMem(page)))
614 return 0;
615 address = (unsigned long)page_address(page);
616 } else if (cpa->flags & CPA_ARRAY)
Shaohua Lid75586a2008-08-21 10:46:06 +0800617 address = cpa->vaddr[cpa->curpage];
618 else
619 address = *cpa->vaddr;
Ingo Molnar97f99fe2008-01-30 13:33:55 +0100620repeat:
Ingo Molnarf0646e42008-01-30 13:33:43 +0100621 kpte = lookup_address(address, &level);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 if (!kpte)
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800623 return __cpa_process_fault(cpa, address, primary);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100624
625 old_pte = *kpte;
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800626 if (!pte_val(old_pte))
627 return __cpa_process_fault(cpa, address, primary);
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100628
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100629 if (level == PG_LEVEL_4K) {
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100630 pte_t new_pte;
Arjan van de Ven626c2c92008-02-04 16:48:05 +0100631 pgprot_t new_prot = pte_pgprot(old_pte);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100632 unsigned long pfn = pte_pfn(old_pte);
Thomas Gleixnera72a08a2008-01-30 13:34:07 +0100633
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100634 pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr);
635 pgprot_val(new_prot) |= pgprot_val(cpa->mask_set);
Ingo Molnar86f03982008-01-30 13:34:09 +0100636
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100637 new_prot = static_protections(new_prot, address, pfn);
Ingo Molnar86f03982008-01-30 13:34:09 +0100638
Arjan van de Ven626c2c92008-02-04 16:48:05 +0100639 /*
640 * We need to keep the pfn from the existing PTE,
641 * after all we're only going to change it's attributes
642 * not the memory it points to
643 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100644 new_pte = pfn_pte(pfn, canon_pgprot(new_prot));
645 cpa->pfn = pfn;
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100646 /*
647 * Do we really change anything ?
648 */
649 if (pte_val(old_pte) != pte_val(new_pte)) {
650 set_pte_atomic(kpte, new_pte);
Shaohua Lid75586a2008-08-21 10:46:06 +0800651 cpa->flags |= CPA_FLUSHTLB;
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100652 }
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100653 cpa->numpages = 1;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100654 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655 }
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100656
657 /*
658 * Check, whether we can keep the large page intact
659 * and just change the pte:
660 */
Ingo Molnarbeaff632008-02-04 16:48:09 +0100661 do_split = try_preserve_large_page(kpte, address, cpa);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100662 /*
663 * When the range fits into the existing large page,
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100664 * return. cp->numpages and cpa->tlbflush have been updated in
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100665 * try_large_page:
666 */
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100667 if (do_split <= 0)
668 return do_split;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100669
670 /*
671 * We have to split the large page:
672 */
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100673 err = split_large_page(kpte, address);
674 if (!err) {
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700675 /*
676 * Do a global flush tlb after splitting the large page
677 * and before we do the actual change page attribute in the PTE.
678 *
679 * With out this, we violate the TLB application note, that says
680 * "The TLBs may contain both ordinary and large-page
681 * translations for a 4-KByte range of linear addresses. This
682 * may occur if software modifies the paging structures so that
683 * the page size used for the address range changes. If the two
684 * translations differ with respect to page frame or attributes
685 * (e.g., permissions), processor behavior is undefined and may
686 * be implementation-specific."
687 *
688 * We do this global tlb flush inside the cpa_lock, so that we
689 * don't allow any other cpu, with stale tlb entries change the
690 * page attribute in parallel, that also falls into the
691 * just split large page entry.
692 */
693 flush_tlb_all();
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100694 goto repeat;
695 }
Ingo Molnarbeaff632008-02-04 16:48:09 +0100696
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100697 return err;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100698}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100700static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias);
701
702static int cpa_process_alias(struct cpa_data *cpa)
Ingo Molnar44af6c42008-01-30 13:34:03 +0100703{
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100704 struct cpa_data alias_cpa;
Tejun Heo992f4c12009-06-22 11:56:24 +0900705 unsigned long laddr = (unsigned long)__va(cpa->pfn << PAGE_SHIFT);
Tejun Heoe933a732009-08-14 15:00:53 +0900706 unsigned long vaddr;
Tejun Heo992f4c12009-06-22 11:56:24 +0900707 int ret;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100708
Yinghai Lu965194c2008-07-12 14:31:28 -0700709 if (cpa->pfn >= max_pfn_mapped)
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100710 return 0;
711
Yinghai Luf361a452008-07-10 20:38:26 -0700712#ifdef CONFIG_X86_64
Yinghai Lu965194c2008-07-12 14:31:28 -0700713 if (cpa->pfn >= max_low_pfn_mapped && cpa->pfn < (1UL<<(32-PAGE_SHIFT)))
Yinghai Luf361a452008-07-10 20:38:26 -0700714 return 0;
715#endif
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100716 /*
717 * No need to redo, when the primary call touched the direct
718 * mapping already:
719 */
Thomas Hellstrom8523acf2009-08-03 09:25:45 +0200720 if (cpa->flags & CPA_PAGES_ARRAY) {
721 struct page *page = cpa->pages[cpa->curpage];
722 if (unlikely(PageHighMem(page)))
723 return 0;
724 vaddr = (unsigned long)page_address(page);
725 } else if (cpa->flags & CPA_ARRAY)
Shaohua Lid75586a2008-08-21 10:46:06 +0800726 vaddr = cpa->vaddr[cpa->curpage];
727 else
728 vaddr = *cpa->vaddr;
729
730 if (!(within(vaddr, PAGE_OFFSET,
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800731 PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT)))) {
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100732
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100733 alias_cpa = *cpa;
Tejun Heo992f4c12009-06-22 11:56:24 +0900734 alias_cpa.vaddr = &laddr;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700735 alias_cpa.flags &= ~(CPA_PAGES_ARRAY | CPA_ARRAY);
Shaohua Lid75586a2008-08-21 10:46:06 +0800736
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100737 ret = __change_page_attr_set_clr(&alias_cpa, 0);
Tejun Heo992f4c12009-06-22 11:56:24 +0900738 if (ret)
739 return ret;
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100740 }
Ingo Molnar44af6c42008-01-30 13:34:03 +0100741
Arjan van de Ven488fd992008-01-30 13:34:07 +0100742#ifdef CONFIG_X86_64
Thomas Gleixner08797502008-01-30 13:34:09 +0100743 /*
Tejun Heo992f4c12009-06-22 11:56:24 +0900744 * If the primary call didn't touch the high mapping already
745 * and the physical address is inside the kernel map, we need
Thomas Gleixner08797502008-01-30 13:34:09 +0100746 * to touch the high mapped kernel as well:
747 */
Tejun Heo992f4c12009-06-22 11:56:24 +0900748 if (!within(vaddr, (unsigned long)_text, _brk_end) &&
749 within(cpa->pfn, highmap_start_pfn(), highmap_end_pfn())) {
750 unsigned long temp_cpa_vaddr = (cpa->pfn << PAGE_SHIFT) +
751 __START_KERNEL_map - phys_base;
752 alias_cpa = *cpa;
753 alias_cpa.vaddr = &temp_cpa_vaddr;
754 alias_cpa.flags &= ~(CPA_PAGES_ARRAY | CPA_ARRAY);
Thomas Gleixner08797502008-01-30 13:34:09 +0100755
Tejun Heo992f4c12009-06-22 11:56:24 +0900756 /*
757 * The high mapping range is imprecise, so ignore the
758 * return value.
759 */
760 __change_page_attr_set_clr(&alias_cpa, 0);
761 }
Thomas Gleixner08797502008-01-30 13:34:09 +0100762#endif
Tejun Heo992f4c12009-06-22 11:56:24 +0900763
764 return 0;
Ingo Molnar44af6c42008-01-30 13:34:03 +0100765}
766
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100767static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias)
Thomas Gleixnerff314522008-01-30 13:34:08 +0100768{
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100769 int ret, numpages = cpa->numpages;
Thomas Gleixnerff314522008-01-30 13:34:08 +0100770
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100771 while (numpages) {
772 /*
773 * Store the remaining nr of pages for the large page
774 * preservation check.
775 */
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100776 cpa->numpages = numpages;
Shaohua Lid75586a2008-08-21 10:46:06 +0800777 /* for array changes, we can't use large page */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700778 if (cpa->flags & (CPA_ARRAY | CPA_PAGES_ARRAY))
Shaohua Lid75586a2008-08-21 10:46:06 +0800779 cpa->numpages = 1;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100780
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700781 if (!debug_pagealloc)
782 spin_lock(&cpa_lock);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100783 ret = __change_page_attr(cpa, checkalias);
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700784 if (!debug_pagealloc)
785 spin_unlock(&cpa_lock);
Thomas Gleixnerff314522008-01-30 13:34:08 +0100786 if (ret)
787 return ret;
Thomas Gleixnerff314522008-01-30 13:34:08 +0100788
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100789 if (checkalias) {
790 ret = cpa_process_alias(cpa);
791 if (ret)
792 return ret;
793 }
794
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100795 /*
796 * Adjust the number of pages with the result of the
797 * CPA operation. Either a large page has been
798 * preserved or a single page update happened.
799 */
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100800 BUG_ON(cpa->numpages > numpages);
801 numpages -= cpa->numpages;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700802 if (cpa->flags & (CPA_PAGES_ARRAY | CPA_ARRAY))
Shaohua Lid75586a2008-08-21 10:46:06 +0800803 cpa->curpage++;
804 else
805 *cpa->vaddr += cpa->numpages * PAGE_SIZE;
806
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100807 }
Thomas Gleixnerff314522008-01-30 13:34:08 +0100808 return 0;
809}
810
Andi Kleen6bb83832008-02-04 16:48:06 +0100811static inline int cache_attr(pgprot_t attr)
812{
813 return pgprot_val(attr) &
814 (_PAGE_PAT | _PAGE_PAT_LARGE | _PAGE_PWT | _PAGE_PCD);
815}
816
Shaohua Lid75586a2008-08-21 10:46:06 +0800817static int change_page_attr_set_clr(unsigned long *addr, int numpages,
Andi Kleenc9caa022008-03-12 03:53:29 +0100818 pgprot_t mask_set, pgprot_t mask_clr,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700819 int force_split, int in_flag,
820 struct page **pages)
Thomas Gleixnerff314522008-01-30 13:34:08 +0100821{
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100822 struct cpa_data cpa;
Ingo Molnarcacf8902008-08-21 13:46:33 +0200823 int ret, cache, checkalias;
Jack Steinerfa526d02009-09-03 12:56:02 -0500824 unsigned long baddr = 0;
Thomas Gleixner331e4062008-02-04 16:48:06 +0100825
826 /*
827 * Check, if we are requested to change a not supported
828 * feature:
829 */
830 mask_set = canon_pgprot(mask_set);
831 mask_clr = canon_pgprot(mask_clr);
Andi Kleenc9caa022008-03-12 03:53:29 +0100832 if (!pgprot_val(mask_set) && !pgprot_val(mask_clr) && !force_split)
Thomas Gleixner331e4062008-02-04 16:48:06 +0100833 return 0;
834
Thomas Gleixner69b14152008-02-13 11:04:50 +0100835 /* Ensure we are PAGE_SIZE aligned */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700836 if (in_flag & CPA_ARRAY) {
Shaohua Lid75586a2008-08-21 10:46:06 +0800837 int i;
838 for (i = 0; i < numpages; i++) {
839 if (addr[i] & ~PAGE_MASK) {
840 addr[i] &= PAGE_MASK;
841 WARN_ON_ONCE(1);
842 }
843 }
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700844 } else if (!(in_flag & CPA_PAGES_ARRAY)) {
845 /*
846 * in_flag of CPA_PAGES_ARRAY implies it is aligned.
847 * No need to cehck in that case
848 */
849 if (*addr & ~PAGE_MASK) {
850 *addr &= PAGE_MASK;
851 /*
852 * People should not be passing in unaligned addresses:
853 */
854 WARN_ON_ONCE(1);
855 }
Jack Steinerfa526d02009-09-03 12:56:02 -0500856 /*
857 * Save address for cache flush. *addr is modified in the call
858 * to __change_page_attr_set_clr() below.
859 */
860 baddr = *addr;
Thomas Gleixner69b14152008-02-13 11:04:50 +0100861 }
862
Nick Piggin5843d9a2008-08-01 03:15:21 +0200863 /* Must avoid aliasing mappings in the highmem code */
864 kmap_flush_unused();
865
Nick Piggindb64fe02008-10-18 20:27:03 -0700866 vm_unmap_aliases();
867
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100868 cpa.vaddr = addr;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700869 cpa.pages = pages;
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100870 cpa.numpages = numpages;
871 cpa.mask_set = mask_set;
872 cpa.mask_clr = mask_clr;
Shaohua Lid75586a2008-08-21 10:46:06 +0800873 cpa.flags = 0;
874 cpa.curpage = 0;
Andi Kleenc9caa022008-03-12 03:53:29 +0100875 cpa.force_split = force_split;
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100876
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700877 if (in_flag & (CPA_ARRAY | CPA_PAGES_ARRAY))
878 cpa.flags |= in_flag;
Shaohua Lid75586a2008-08-21 10:46:06 +0800879
Thomas Gleixneraf96e442008-02-15 21:49:46 +0100880 /* No alias checking for _NX bit modifications */
881 checkalias = (pgprot_val(mask_set) | pgprot_val(mask_clr)) != _PAGE_NX;
882
883 ret = __change_page_attr_set_clr(&cpa, checkalias);
Thomas Gleixnerff314522008-01-30 13:34:08 +0100884
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100885 /*
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100886 * Check whether we really changed something:
887 */
Shaohua Lid75586a2008-08-21 10:46:06 +0800888 if (!(cpa.flags & CPA_FLUSHTLB))
Shaohua Li1ac2f7d2008-08-04 14:51:24 +0800889 goto out;
Ingo Molnarcacf8902008-08-21 13:46:33 +0200890
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100891 /*
Andi Kleen6bb83832008-02-04 16:48:06 +0100892 * No need to flush, when we did not set any of the caching
893 * attributes:
894 */
895 cache = cache_attr(mask_set);
896
897 /*
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100898 * On success we use clflush, when the CPU supports it to
899 * avoid the wbindv. If the CPU does not support it and in the
Thomas Gleixneraf1e6842008-01-30 13:34:08 +0100900 * error case we fall back to cpa_flush_all (which uses
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100901 * wbindv):
902 */
Shaohua Lid75586a2008-08-21 10:46:06 +0800903 if (!ret && cpu_has_clflush) {
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700904 if (cpa.flags & (CPA_PAGES_ARRAY | CPA_ARRAY)) {
905 cpa_flush_array(addr, numpages, cache,
906 cpa.flags, pages);
907 } else
Jack Steinerfa526d02009-09-03 12:56:02 -0500908 cpa_flush_range(baddr, numpages, cache);
Shaohua Lid75586a2008-08-21 10:46:06 +0800909 } else
Andi Kleen6bb83832008-02-04 16:48:06 +0100910 cpa_flush_all(cache);
Ingo Molnarcacf8902008-08-21 13:46:33 +0200911
Thomas Gleixner76ebd052008-02-09 23:24:09 +0100912out:
Thomas Gleixnerff314522008-01-30 13:34:08 +0100913 return ret;
914}
915
Shaohua Lid75586a2008-08-21 10:46:06 +0800916static inline int change_page_attr_set(unsigned long *addr, int numpages,
917 pgprot_t mask, int array)
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100918{
Shaohua Lid75586a2008-08-21 10:46:06 +0800919 return change_page_attr_set_clr(addr, numpages, mask, __pgprot(0), 0,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700920 (array ? CPA_ARRAY : 0), NULL);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100921}
922
Shaohua Lid75586a2008-08-21 10:46:06 +0800923static inline int change_page_attr_clear(unsigned long *addr, int numpages,
924 pgprot_t mask, int array)
Thomas Gleixner72932c72008-01-30 13:34:08 +0100925{
Shaohua Lid75586a2008-08-21 10:46:06 +0800926 return change_page_attr_set_clr(addr, numpages, __pgprot(0), mask, 0,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700927 (array ? CPA_ARRAY : 0), NULL);
Thomas Gleixner72932c72008-01-30 13:34:08 +0100928}
929
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -0700930static inline int cpa_set_pages_array(struct page **pages, int numpages,
931 pgprot_t mask)
932{
933 return change_page_attr_set_clr(NULL, numpages, mask, __pgprot(0), 0,
934 CPA_PAGES_ARRAY, pages);
935}
936
937static inline int cpa_clear_pages_array(struct page **pages, int numpages,
938 pgprot_t mask)
939{
940 return change_page_attr_set_clr(NULL, numpages, __pgprot(0), mask, 0,
941 CPA_PAGES_ARRAY, pages);
942}
943
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700944int _set_memory_uc(unsigned long addr, int numpages)
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100945{
Suresh Siddhade33c442008-04-25 17:07:22 -0700946 /*
947 * for now UC MINUS. see comments in ioremap_nocache()
948 */
Shaohua Lid75586a2008-08-21 10:46:06 +0800949 return change_page_attr_set(&addr, numpages,
950 __pgprot(_PAGE_CACHE_UC_MINUS), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100951}
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700952
953int set_memory_uc(unsigned long addr, int numpages)
954{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700955 int ret;
956
Suresh Siddhade33c442008-04-25 17:07:22 -0700957 /*
958 * for now UC MINUS. see comments in ioremap_nocache()
959 */
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700960 ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE,
961 _PAGE_CACHE_UC_MINUS, NULL);
962 if (ret)
963 goto out_err;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700964
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700965 ret = _set_memory_uc(addr, numpages);
966 if (ret)
967 goto out_free;
968
969 return 0;
970
971out_free:
972 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
973out_err:
974 return ret;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700975}
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100976EXPORT_SYMBOL(set_memory_uc);
977
Shaohua Lid75586a2008-08-21 10:46:06 +0800978int set_memory_array_uc(unsigned long *addr, int addrinarray)
979{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700980 int i, j;
981 int ret;
982
Shaohua Lid75586a2008-08-21 10:46:06 +0800983 /*
984 * for now UC MINUS. see comments in ioremap_nocache()
985 */
986 for (i = 0; i < addrinarray; i++) {
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700987 ret = reserve_memtype(__pa(addr[i]), __pa(addr[i]) + PAGE_SIZE,
988 _PAGE_CACHE_UC_MINUS, NULL);
989 if (ret)
990 goto out_free;
Shaohua Lid75586a2008-08-21 10:46:06 +0800991 }
992
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700993 ret = change_page_attr_set(addr, addrinarray,
Shaohua Lid75586a2008-08-21 10:46:06 +0800994 __pgprot(_PAGE_CACHE_UC_MINUS), 1);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700995 if (ret)
996 goto out_free;
Rene Hermanc5e147c2008-08-22 01:02:20 +0200997
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700998 return 0;
999
1000out_free:
1001 for (j = 0; j < i; j++)
1002 free_memtype(__pa(addr[j]), __pa(addr[j]) + PAGE_SIZE);
1003
1004 return ret;
Shaohua Lid75586a2008-08-21 10:46:06 +08001005}
1006EXPORT_SYMBOL(set_memory_array_uc);
1007
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001008int _set_memory_wc(unsigned long addr, int numpages)
1009{
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001010 int ret;
Pallipadi, Venkateshbdc63402009-07-30 14:43:19 -07001011 unsigned long addr_copy = addr;
1012
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001013 ret = change_page_attr_set(&addr, numpages,
1014 __pgprot(_PAGE_CACHE_UC_MINUS), 0);
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001015 if (!ret) {
Pallipadi, Venkateshbdc63402009-07-30 14:43:19 -07001016 ret = change_page_attr_set_clr(&addr_copy, numpages,
1017 __pgprot(_PAGE_CACHE_WC),
1018 __pgprot(_PAGE_CACHE_MASK),
1019 0, 0, NULL);
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001020 }
1021 return ret;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001022}
1023
1024int set_memory_wc(unsigned long addr, int numpages)
1025{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001026 int ret;
1027
Andreas Herrmann499f8f82008-06-10 16:06:21 +02001028 if (!pat_enabled)
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001029 return set_memory_uc(addr, numpages);
1030
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001031 ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE,
1032 _PAGE_CACHE_WC, NULL);
1033 if (ret)
1034 goto out_err;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001035
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001036 ret = _set_memory_wc(addr, numpages);
1037 if (ret)
1038 goto out_free;
1039
1040 return 0;
1041
1042out_free:
1043 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
1044out_err:
1045 return ret;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001046}
1047EXPORT_SYMBOL(set_memory_wc);
1048
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001049int _set_memory_wb(unsigned long addr, int numpages)
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001050{
Shaohua Lid75586a2008-08-21 10:46:06 +08001051 return change_page_attr_clear(&addr, numpages,
1052 __pgprot(_PAGE_CACHE_MASK), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001053}
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001054
1055int set_memory_wb(unsigned long addr, int numpages)
1056{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001057 int ret;
1058
1059 ret = _set_memory_wb(addr, numpages);
1060 if (ret)
1061 return ret;
1062
venkatesh.pallipadi@intel.comc15238d2008-08-20 16:45:51 -07001063 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001064 return 0;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001065}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001066EXPORT_SYMBOL(set_memory_wb);
1067
Shaohua Lid75586a2008-08-21 10:46:06 +08001068int set_memory_array_wb(unsigned long *addr, int addrinarray)
1069{
1070 int i;
venkatesh.pallipadi@intel.coma5593e02009-04-09 14:26:48 -07001071 int ret;
1072
1073 ret = change_page_attr_clear(addr, addrinarray,
1074 __pgprot(_PAGE_CACHE_MASK), 1);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001075 if (ret)
1076 return ret;
Shaohua Lid75586a2008-08-21 10:46:06 +08001077
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001078 for (i = 0; i < addrinarray; i++)
1079 free_memtype(__pa(addr[i]), __pa(addr[i]) + PAGE_SIZE);
Rene Hermanc5e147c2008-08-22 01:02:20 +02001080
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001081 return 0;
Shaohua Lid75586a2008-08-21 10:46:06 +08001082}
1083EXPORT_SYMBOL(set_memory_array_wb);
1084
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001085int set_memory_x(unsigned long addr, int numpages)
1086{
Shaohua Lid75586a2008-08-21 10:46:06 +08001087 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_NX), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001088}
1089EXPORT_SYMBOL(set_memory_x);
1090
1091int set_memory_nx(unsigned long addr, int numpages)
1092{
Shaohua Lid75586a2008-08-21 10:46:06 +08001093 return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_NX), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001094}
1095EXPORT_SYMBOL(set_memory_nx);
1096
1097int set_memory_ro(unsigned long addr, int numpages)
1098{
Shaohua Lid75586a2008-08-21 10:46:06 +08001099 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_RW), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001100}
Bruce Allana03352d2008-09-29 20:19:22 -07001101EXPORT_SYMBOL_GPL(set_memory_ro);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001102
1103int set_memory_rw(unsigned long addr, int numpages)
1104{
Shaohua Lid75586a2008-08-21 10:46:06 +08001105 return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_RW), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001106}
Bruce Allana03352d2008-09-29 20:19:22 -07001107EXPORT_SYMBOL_GPL(set_memory_rw);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001108
1109int set_memory_np(unsigned long addr, int numpages)
1110{
Shaohua Lid75586a2008-08-21 10:46:06 +08001111 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_PRESENT), 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001112}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001113
Andi Kleenc9caa022008-03-12 03:53:29 +01001114int set_memory_4k(unsigned long addr, int numpages)
1115{
Shaohua Lid75586a2008-08-21 10:46:06 +08001116 return change_page_attr_set_clr(&addr, numpages, __pgprot(0),
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001117 __pgprot(0), 1, 0, NULL);
Andi Kleenc9caa022008-03-12 03:53:29 +01001118}
1119
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001120int set_pages_uc(struct page *page, int numpages)
1121{
1122 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001123
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001124 return set_memory_uc(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001125}
1126EXPORT_SYMBOL(set_pages_uc);
1127
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001128int set_pages_array_uc(struct page **pages, int addrinarray)
1129{
1130 unsigned long start;
1131 unsigned long end;
1132 int i;
1133 int free_idx;
1134
1135 for (i = 0; i < addrinarray; i++) {
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001136 if (PageHighMem(pages[i]))
1137 continue;
1138 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001139 end = start + PAGE_SIZE;
1140 if (reserve_memtype(start, end, _PAGE_CACHE_UC_MINUS, NULL))
1141 goto err_out;
1142 }
1143
1144 if (cpa_set_pages_array(pages, addrinarray,
1145 __pgprot(_PAGE_CACHE_UC_MINUS)) == 0) {
1146 return 0; /* Success */
1147 }
1148err_out:
1149 free_idx = i;
1150 for (i = 0; i < free_idx; i++) {
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001151 if (PageHighMem(pages[i]))
1152 continue;
1153 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001154 end = start + PAGE_SIZE;
1155 free_memtype(start, end);
1156 }
1157 return -EINVAL;
1158}
1159EXPORT_SYMBOL(set_pages_array_uc);
1160
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001161int set_pages_wb(struct page *page, int numpages)
1162{
1163 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001164
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001165 return set_memory_wb(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001166}
1167EXPORT_SYMBOL(set_pages_wb);
1168
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001169int set_pages_array_wb(struct page **pages, int addrinarray)
1170{
1171 int retval;
1172 unsigned long start;
1173 unsigned long end;
1174 int i;
1175
1176 retval = cpa_clear_pages_array(pages, addrinarray,
1177 __pgprot(_PAGE_CACHE_MASK));
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001178 if (retval)
1179 return retval;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001180
1181 for (i = 0; i < addrinarray; i++) {
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001182 if (PageHighMem(pages[i]))
1183 continue;
1184 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001185 end = start + PAGE_SIZE;
1186 free_memtype(start, end);
1187 }
1188
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001189 return 0;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001190}
1191EXPORT_SYMBOL(set_pages_array_wb);
1192
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001193int set_pages_x(struct page *page, int numpages)
1194{
1195 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001196
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001197 return set_memory_x(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001198}
1199EXPORT_SYMBOL(set_pages_x);
1200
1201int set_pages_nx(struct page *page, int numpages)
1202{
1203 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001204
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001205 return set_memory_nx(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001206}
1207EXPORT_SYMBOL(set_pages_nx);
1208
1209int set_pages_ro(struct page *page, int numpages)
1210{
1211 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001212
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001213 return set_memory_ro(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001214}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001215
1216int set_pages_rw(struct page *page, int numpages)
1217{
1218 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001219
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001220 return set_memory_rw(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001221}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001222
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223#ifdef CONFIG_DEBUG_PAGEALLOC
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001224
1225static int __set_pages_p(struct page *page, int numpages)
1226{
Shaohua Lid75586a2008-08-21 10:46:06 +08001227 unsigned long tempaddr = (unsigned long) page_address(page);
1228 struct cpa_data cpa = { .vaddr = &tempaddr,
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001229 .numpages = numpages,
1230 .mask_set = __pgprot(_PAGE_PRESENT | _PAGE_RW),
Shaohua Lid75586a2008-08-21 10:46:06 +08001231 .mask_clr = __pgprot(0),
1232 .flags = 0};
Thomas Gleixner72932c72008-01-30 13:34:08 +01001233
Suresh Siddha55121b42008-09-23 14:00:40 -07001234 /*
1235 * No alias checking needed for setting present flag. otherwise,
1236 * we may need to break large pages for 64-bit kernel text
1237 * mappings (this adds to complexity if we want to do this from
1238 * atomic context especially). Let's keep it simple!
1239 */
1240 return __change_page_attr_set_clr(&cpa, 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001241}
1242
1243static int __set_pages_np(struct page *page, int numpages)
1244{
Shaohua Lid75586a2008-08-21 10:46:06 +08001245 unsigned long tempaddr = (unsigned long) page_address(page);
1246 struct cpa_data cpa = { .vaddr = &tempaddr,
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001247 .numpages = numpages,
1248 .mask_set = __pgprot(0),
Shaohua Lid75586a2008-08-21 10:46:06 +08001249 .mask_clr = __pgprot(_PAGE_PRESENT | _PAGE_RW),
1250 .flags = 0};
Thomas Gleixner72932c72008-01-30 13:34:08 +01001251
Suresh Siddha55121b42008-09-23 14:00:40 -07001252 /*
1253 * No alias checking needed for setting not present flag. otherwise,
1254 * we may need to break large pages for 64-bit kernel text
1255 * mappings (this adds to complexity if we want to do this from
1256 * atomic context especially). Let's keep it simple!
1257 */
1258 return __change_page_attr_set_clr(&cpa, 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001259}
1260
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261void kernel_map_pages(struct page *page, int numpages, int enable)
1262{
1263 if (PageHighMem(page))
1264 return;
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001265 if (!enable) {
Ingo Molnarf9b84042006-06-27 02:54:49 -07001266 debug_check_no_locks_freed(page_address(page),
1267 numpages * PAGE_SIZE);
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001268 }
Ingo Molnarde5097c2006-01-09 15:59:21 -08001269
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001270 /*
Ingo Molnar12d6f212008-01-30 13:33:58 +01001271 * If page allocator is not up yet then do not call c_p_a():
1272 */
1273 if (!debug_pagealloc_enabled)
1274 return;
1275
1276 /*
Ingo Molnarf8d84062008-02-13 14:09:53 +01001277 * The return value is ignored as the calls cannot fail.
Suresh Siddha55121b42008-09-23 14:00:40 -07001278 * Large pages for identity mappings are not used at boot time
1279 * and hence no memory allocations during large page split.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001280 */
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001281 if (enable)
1282 __set_pages_p(page, numpages);
1283 else
1284 __set_pages_np(page, numpages);
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001285
1286 /*
Ingo Molnare4b71dc2008-01-30 13:34:04 +01001287 * We should perform an IPI and flush all tlbs,
1288 * but that can deadlock->flush only current cpu:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289 */
1290 __flush_tlb_all();
1291}
Rafael J. Wysocki8a235ef2008-02-20 01:47:44 +01001292
1293#ifdef CONFIG_HIBERNATION
1294
1295bool kernel_page_present(struct page *page)
1296{
1297 unsigned int level;
1298 pte_t *pte;
1299
1300 if (PageHighMem(page))
1301 return false;
1302
1303 pte = lookup_address((unsigned long)page_address(page), &level);
1304 return (pte_val(*pte) & _PAGE_PRESENT);
1305}
1306
1307#endif /* CONFIG_HIBERNATION */
1308
1309#endif /* CONFIG_DEBUG_PAGEALLOC */
Arjan van de Vend1028a12008-01-30 13:34:07 +01001310
1311/*
1312 * The testcases use internal knowledge of the implementation that shouldn't
1313 * be exposed to the rest of the kernel. Include these directly here.
1314 */
1315#ifdef CONFIG_CPA_DEBUG
1316#include "pageattr-test.c"
1317#endif