blob: b494fc4a986ed313e230a304148b2835814b1473 [file] [log] [blame]
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001/*
2 * Copyright 2002 Andi Kleen, SuSE Labs.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * Thanks to Ben LaHaise for precious feedback.
Ingo Molnar9f4c8152008-01-30 13:33:41 +01004 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005#include <linux/highmem.h>
Ingo Molnar81922062008-01-30 13:34:04 +01006#include <linux/bootmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07007#include <linux/module.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +01008#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009#include <linux/slab.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010010#include <linux/mm.h>
Thomas Gleixner76ebd052008-02-09 23:24:09 +010011#include <linux/interrupt.h>
Thomas Gleixneree7ae7a2008-04-17 17:40:45 +020012#include <linux/seq_file.h>
13#include <linux/debugfs.h>
Tejun Heoe59a1bb2009-06-22 11:56:24 +090014#include <linux/pfn.h>
Tejun Heo8c4bfc62009-07-04 08:10:59 +090015#include <linux/percpu.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010016
Thomas Gleixner950f9d92008-01-30 13:34:06 +010017#include <asm/e820.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <asm/processor.h>
19#include <asm/tlbflush.h>
Dave Jonesf8af0952006-01-06 00:12:10 -080020#include <asm/sections.h>
Jeremy Fitzhardinge93dbda72009-02-26 17:35:44 -080021#include <asm/setup.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010022#include <asm/uaccess.h>
23#include <asm/pgalloc.h>
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010024#include <asm/proto.h>
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -070025#include <asm/pat.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
Ingo Molnar9df84992008-02-04 16:48:09 +010027/*
28 * The current flushing context - we pass it instead of 5 arguments:
29 */
Thomas Gleixner72e458d2008-02-04 16:48:07 +010030struct cpa_data {
Shaohua Lid75586a2008-08-21 10:46:06 +080031 unsigned long *vaddr;
Thomas Gleixner72e458d2008-02-04 16:48:07 +010032 pgprot_t mask_set;
33 pgprot_t mask_clr;
Thomas Gleixner65e074d2008-02-04 16:48:07 +010034 int numpages;
Shaohua Lid75586a2008-08-21 10:46:06 +080035 int flags;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010036 unsigned long pfn;
Andi Kleenc9caa022008-03-12 03:53:29 +010037 unsigned force_split : 1;
Shaohua Lid75586a2008-08-21 10:46:06 +080038 int curpage;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -070039 struct page **pages;
Thomas Gleixner72e458d2008-02-04 16:48:07 +010040};
41
Suresh Siddhaad5ca552008-09-23 14:00:42 -070042/*
43 * Serialize cpa() (for !DEBUG_PAGEALLOC which uses large identity mappings)
44 * using cpa_lock. So that we don't allow any other cpu, with stale large tlb
45 * entries change the page attribute in parallel to some other cpu
46 * splitting a large page entry along with changing the attribute.
47 */
48static DEFINE_SPINLOCK(cpa_lock);
49
Shaohua Lid75586a2008-08-21 10:46:06 +080050#define CPA_FLUSHTLB 1
51#define CPA_ARRAY 2
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -070052#define CPA_PAGES_ARRAY 4
Shaohua Lid75586a2008-08-21 10:46:06 +080053
Thomas Gleixner65280e62008-05-05 16:35:21 +020054#ifdef CONFIG_PROC_FS
Andi Kleence0c0e52008-05-02 11:46:49 +020055static unsigned long direct_pages_count[PG_LEVEL_NUM];
56
Thomas Gleixner65280e62008-05-05 16:35:21 +020057void update_page_count(int level, unsigned long pages)
Andi Kleence0c0e52008-05-02 11:46:49 +020058{
Andi Kleence0c0e52008-05-02 11:46:49 +020059 unsigned long flags;
Thomas Gleixner65280e62008-05-05 16:35:21 +020060
Andi Kleence0c0e52008-05-02 11:46:49 +020061 /* Protect against CPA */
62 spin_lock_irqsave(&pgd_lock, flags);
63 direct_pages_count[level] += pages;
64 spin_unlock_irqrestore(&pgd_lock, flags);
Andi Kleence0c0e52008-05-02 11:46:49 +020065}
66
Thomas Gleixner65280e62008-05-05 16:35:21 +020067static void split_page_count(int level)
68{
69 direct_pages_count[level]--;
70 direct_pages_count[level - 1] += PTRS_PER_PTE;
71}
72
Alexey Dobriyane1759c22008-10-15 23:50:22 +040073void arch_report_meminfo(struct seq_file *m)
Thomas Gleixner65280e62008-05-05 16:35:21 +020074{
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000075 seq_printf(m, "DirectMap4k: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010076 direct_pages_count[PG_LEVEL_4K] << 2);
77#if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000078 seq_printf(m, "DirectMap2M: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010079 direct_pages_count[PG_LEVEL_2M] << 11);
80#else
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000081 seq_printf(m, "DirectMap4M: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010082 direct_pages_count[PG_LEVEL_2M] << 12);
83#endif
Thomas Gleixner65280e62008-05-05 16:35:21 +020084#ifdef CONFIG_X86_64
Hugh Dickinsa06de632008-08-15 13:58:32 +010085 if (direct_gbpages)
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000086 seq_printf(m, "DirectMap1G: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010087 direct_pages_count[PG_LEVEL_1G] << 20);
Thomas Gleixner65280e62008-05-05 16:35:21 +020088#endif
Thomas Gleixner65280e62008-05-05 16:35:21 +020089}
90#else
91static inline void split_page_count(int level) { }
92#endif
93
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010094#ifdef CONFIG_X86_64
95
96static inline unsigned long highmap_start_pfn(void)
97{
98 return __pa(_text) >> PAGE_SHIFT;
99}
100
101static inline unsigned long highmap_end_pfn(void)
102{
Jeremy Fitzhardinge93dbda72009-02-26 17:35:44 -0800103 return __pa(roundup(_brk_end, PMD_SIZE)) >> PAGE_SHIFT;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100104}
105
106#endif
107
Ingo Molnar92cb54a2008-02-13 14:37:52 +0100108#ifdef CONFIG_DEBUG_PAGEALLOC
109# define debug_pagealloc 1
110#else
111# define debug_pagealloc 0
112#endif
113
Arjan van de Vened724be2008-01-30 13:34:04 +0100114static inline int
115within(unsigned long addr, unsigned long start, unsigned long end)
Ingo Molnar687c4822008-01-30 13:34:04 +0100116{
Arjan van de Vened724be2008-01-30 13:34:04 +0100117 return addr >= start && addr < end;
118}
119
120/*
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100121 * Flushing functions
122 */
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100123
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100124/**
125 * clflush_cache_range - flush a cache range with clflush
126 * @addr: virtual start address
127 * @size: number of bytes to flush
128 *
129 * clflush is an unordered instruction which needs fencing with mfence
130 * to avoid ordering issues.
131 */
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100132void clflush_cache_range(void *vaddr, unsigned int size)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100133{
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100134 void *vend = vaddr + size - 1;
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100135
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100136 mb();
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100137
138 for (; vaddr < vend; vaddr += boot_cpu_data.x86_clflush_size)
139 clflush(vaddr);
140 /*
141 * Flush any possible final partial cacheline:
142 */
143 clflush(vend);
144
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100145 mb();
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100146}
Eric Anholte517a5e2009-09-10 17:48:48 -0700147EXPORT_SYMBOL_GPL(clflush_cache_range);
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100148
Thomas Gleixneraf1e6842008-01-30 13:34:08 +0100149static void __cpa_flush_all(void *arg)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100150{
Andi Kleen6bb83832008-02-04 16:48:06 +0100151 unsigned long cache = (unsigned long)arg;
152
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100153 /*
154 * Flush all to work around Errata in early athlons regarding
155 * large page flushing.
156 */
157 __flush_tlb_all();
158
venkatesh.pallipadi@intel.com0b827532009-05-22 13:23:37 -0700159 if (cache && boot_cpu_data.x86 >= 4)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100160 wbinvd();
161}
162
Andi Kleen6bb83832008-02-04 16:48:06 +0100163static void cpa_flush_all(unsigned long cache)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100164{
165 BUG_ON(irqs_disabled());
166
Jens Axboe15c8b6c2008-05-09 09:39:44 +0200167 on_each_cpu(__cpa_flush_all, (void *) cache, 1);
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100168}
169
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100170static void __cpa_flush_range(void *arg)
171{
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100172 /*
173 * We could optimize that further and do individual per page
174 * tlb invalidates for a low number of pages. Caveat: we must
175 * flush the high aliases on 64bit as well.
176 */
177 __flush_tlb_all();
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100178}
179
Andi Kleen6bb83832008-02-04 16:48:06 +0100180static void cpa_flush_range(unsigned long start, int numpages, int cache)
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100181{
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100182 unsigned int i, level;
183 unsigned long addr;
184
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100185 BUG_ON(irqs_disabled());
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100186 WARN_ON(PAGE_ALIGN(start) != start);
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100187
Jens Axboe15c8b6c2008-05-09 09:39:44 +0200188 on_each_cpu(__cpa_flush_range, NULL, 1);
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100189
Andi Kleen6bb83832008-02-04 16:48:06 +0100190 if (!cache)
191 return;
192
Thomas Gleixner3b233e52008-01-30 13:34:08 +0100193 /*
194 * We only need to flush on one CPU,
195 * clflush is a MESI-coherent instruction that
196 * will cause all other CPUs to flush the same
197 * cachelines:
198 */
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100199 for (i = 0, addr = start; i < numpages; i++, addr += PAGE_SIZE) {
200 pte_t *pte = lookup_address(addr, &level);
201
202 /*
203 * Only flush present addresses:
204 */
Thomas Gleixner7bfb72e2008-02-04 16:48:08 +0100205 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100206 clflush_cache_range((void *) addr, PAGE_SIZE);
207 }
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100208}
209
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700210static void cpa_flush_array(unsigned long *start, int numpages, int cache,
211 int in_flags, struct page **pages)
Shaohua Lid75586a2008-08-21 10:46:06 +0800212{
213 unsigned int i, level;
Pallipadi, Venkatesh21717872009-05-26 10:33:35 -0700214 unsigned long do_wbinvd = cache && numpages >= 1024; /* 4M threshold */
Shaohua Lid75586a2008-08-21 10:46:06 +0800215
216 BUG_ON(irqs_disabled());
217
Pallipadi, Venkatesh21717872009-05-26 10:33:35 -0700218 on_each_cpu(__cpa_flush_all, (void *) do_wbinvd, 1);
Shaohua Lid75586a2008-08-21 10:46:06 +0800219
Pallipadi, Venkatesh21717872009-05-26 10:33:35 -0700220 if (!cache || do_wbinvd)
Shaohua Lid75586a2008-08-21 10:46:06 +0800221 return;
222
Shaohua Lid75586a2008-08-21 10:46:06 +0800223 /*
224 * We only need to flush on one CPU,
225 * clflush is a MESI-coherent instruction that
226 * will cause all other CPUs to flush the same
227 * cachelines:
228 */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700229 for (i = 0; i < numpages; i++) {
230 unsigned long addr;
231 pte_t *pte;
232
233 if (in_flags & CPA_PAGES_ARRAY)
234 addr = (unsigned long)page_address(pages[i]);
235 else
236 addr = start[i];
237
238 pte = lookup_address(addr, &level);
Shaohua Lid75586a2008-08-21 10:46:06 +0800239
240 /*
241 * Only flush present addresses:
242 */
243 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700244 clflush_cache_range((void *)addr, PAGE_SIZE);
Shaohua Lid75586a2008-08-21 10:46:06 +0800245 }
246}
247
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100248/*
Arjan van de Vened724be2008-01-30 13:34:04 +0100249 * Certain areas of memory on x86 require very specific protection flags,
250 * for example the BIOS area or kernel text. Callers don't always get this
251 * right (again, ioremap() on BIOS memory is not uncommon) so this function
252 * checks and fixes these known static required protection bits.
253 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100254static inline pgprot_t static_protections(pgprot_t prot, unsigned long address,
255 unsigned long pfn)
Arjan van de Vened724be2008-01-30 13:34:04 +0100256{
257 pgprot_t forbidden = __pgprot(0);
258
Ingo Molnar687c4822008-01-30 13:34:04 +0100259 /*
Arjan van de Vened724be2008-01-30 13:34:04 +0100260 * The BIOS area between 640k and 1Mb needs to be executable for
261 * PCI BIOS based config access (CONFIG_PCI_GOBIOS) support.
Ingo Molnar687c4822008-01-30 13:34:04 +0100262 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100263 if (within(pfn, BIOS_BEGIN >> PAGE_SHIFT, BIOS_END >> PAGE_SHIFT))
Arjan van de Vened724be2008-01-30 13:34:04 +0100264 pgprot_val(forbidden) |= _PAGE_NX;
265
266 /*
267 * The kernel text needs to be executable for obvious reasons
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100268 * Does not cover __inittext since that is gone later on. On
269 * 64bit we do not enforce !NX on the low mapping
Arjan van de Vened724be2008-01-30 13:34:04 +0100270 */
271 if (within(address, (unsigned long)_text, (unsigned long)_etext))
272 pgprot_val(forbidden) |= _PAGE_NX;
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100273
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100274 /*
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100275 * The .rodata section needs to be read-only. Using the pfn
276 * catches all aliases.
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100277 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100278 if (within(pfn, __pa((unsigned long)__start_rodata) >> PAGE_SHIFT,
279 __pa((unsigned long)__end_rodata) >> PAGE_SHIFT))
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100280 pgprot_val(forbidden) |= _PAGE_RW;
Arjan van de Vened724be2008-01-30 13:34:04 +0100281
Suresh Siddha74e08172009-10-14 14:46:56 -0700282#if defined(CONFIG_X86_64) && defined(CONFIG_DEBUG_RODATA)
283 /*
284 * Kernel text mappings for the large page aligned .rodata section
285 * will be read-only. For the kernel identity mappings covering
286 * the holes caused by this alignment can be anything.
287 *
288 * This will preserve the large page mappings for kernel text/data
289 * at no extra cost.
290 */
291 if (within(address, (unsigned long)_text,
292 (unsigned long)__end_rodata_hpage_align))
293 pgprot_val(forbidden) |= _PAGE_RW;
294#endif
295
Arjan van de Vened724be2008-01-30 13:34:04 +0100296 prot = __pgprot(pgprot_val(prot) & ~pgprot_val(forbidden));
Ingo Molnar687c4822008-01-30 13:34:04 +0100297
298 return prot;
299}
300
Thomas Gleixner9a14aef2008-02-04 16:48:07 +0100301/*
302 * Lookup the page table entry for a virtual address. Return a pointer
303 * to the entry and the level of the mapping.
304 *
305 * Note: We return pud and pmd either when the entry is marked large
306 * or when the present bit is not set. Otherwise we would return a
307 * pointer to a nonexisting mapping.
308 */
Harvey Harrisonda7bfc52008-02-09 23:24:08 +0100309pte_t *lookup_address(unsigned long address, unsigned int *level)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100310{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311 pgd_t *pgd = pgd_offset_k(address);
312 pud_t *pud;
313 pmd_t *pmd;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100314
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100315 *level = PG_LEVEL_NONE;
316
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 if (pgd_none(*pgd))
318 return NULL;
Ingo Molnar9df84992008-02-04 16:48:09 +0100319
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 pud = pud_offset(pgd, address);
321 if (pud_none(*pud))
322 return NULL;
Andi Kleenc2f71ee2008-02-04 16:48:09 +0100323
324 *level = PG_LEVEL_1G;
325 if (pud_large(*pud) || !pud_present(*pud))
326 return (pte_t *)pud;
327
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 pmd = pmd_offset(pud, address);
329 if (pmd_none(*pmd))
330 return NULL;
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100331
332 *level = PG_LEVEL_2M;
Thomas Gleixner9a14aef2008-02-04 16:48:07 +0100333 if (pmd_large(*pmd) || !pmd_present(*pmd))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 return (pte_t *)pmd;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100336 *level = PG_LEVEL_4K;
Ingo Molnar9df84992008-02-04 16:48:09 +0100337
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100338 return pte_offset_kernel(pmd, address);
339}
Pekka Paalanen75bb8832008-05-12 21:20:56 +0200340EXPORT_SYMBOL_GPL(lookup_address);
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100341
Ingo Molnar9df84992008-02-04 16:48:09 +0100342/*
343 * Set the new pmd in all the pgds we know about:
344 */
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100345static void __set_pmd_pte(pte_t *kpte, unsigned long address, pte_t pte)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100346{
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100347 /* change init_mm */
348 set_pte_atomic(kpte, pte);
Ingo Molnar44af6c42008-01-30 13:34:03 +0100349#ifdef CONFIG_X86_32
Ingo Molnare4b71dc2008-01-30 13:34:04 +0100350 if (!SHARED_KERNEL_PMD) {
Ingo Molnar44af6c42008-01-30 13:34:03 +0100351 struct page *page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352
Jeremy Fitzhardingee3ed9102008-01-30 13:34:11 +0100353 list_for_each_entry(page, &pgd_list, lru) {
Ingo Molnar44af6c42008-01-30 13:34:03 +0100354 pgd_t *pgd;
355 pud_t *pud;
356 pmd_t *pmd;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100357
Ingo Molnar44af6c42008-01-30 13:34:03 +0100358 pgd = (pgd_t *)page_address(page) + pgd_index(address);
359 pud = pud_offset(pgd, address);
360 pmd = pmd_offset(pud, address);
361 set_pte_atomic((pte_t *)pmd, pte);
362 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363 }
Ingo Molnar44af6c42008-01-30 13:34:03 +0100364#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365}
366
Ingo Molnar9df84992008-02-04 16:48:09 +0100367static int
368try_preserve_large_page(pte_t *kpte, unsigned long address,
369 struct cpa_data *cpa)
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100370{
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100371 unsigned long nextpage_addr, numpages, pmask, psize, flags, addr, pfn;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100372 pte_t new_pte, old_pte, *tmp;
373 pgprot_t old_prot, new_prot;
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100374 int i, do_split = 1;
Harvey Harrisonda7bfc52008-02-09 23:24:08 +0100375 unsigned int level;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100376
Andi Kleenc9caa022008-03-12 03:53:29 +0100377 if (cpa->force_split)
378 return 1;
379
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100380 spin_lock_irqsave(&pgd_lock, flags);
381 /*
382 * Check for races, another CPU might have split this page
383 * up already:
384 */
385 tmp = lookup_address(address, &level);
386 if (tmp != kpte)
387 goto out_unlock;
388
389 switch (level) {
390 case PG_LEVEL_2M:
Andi Kleen31422c52008-02-04 16:48:08 +0100391 psize = PMD_PAGE_SIZE;
392 pmask = PMD_PAGE_MASK;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100393 break;
Andi Kleenf07333f2008-02-04 16:48:09 +0100394#ifdef CONFIG_X86_64
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100395 case PG_LEVEL_1G:
Andi Kleen5d3c8b22008-02-13 16:20:35 +0100396 psize = PUD_PAGE_SIZE;
397 pmask = PUD_PAGE_MASK;
Andi Kleenf07333f2008-02-04 16:48:09 +0100398 break;
399#endif
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100400 default:
Ingo Molnarbeaff632008-02-04 16:48:09 +0100401 do_split = -EINVAL;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100402 goto out_unlock;
403 }
404
405 /*
406 * Calculate the number of pages, which fit into this large
407 * page starting at address:
408 */
409 nextpage_addr = (address + psize) & pmask;
410 numpages = (nextpage_addr - address) >> PAGE_SHIFT;
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100411 if (numpages < cpa->numpages)
412 cpa->numpages = numpages;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100413
414 /*
415 * We are safe now. Check whether the new pgprot is the same:
416 */
417 old_pte = *kpte;
418 old_prot = new_prot = pte_pgprot(old_pte);
419
420 pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr);
421 pgprot_val(new_prot) |= pgprot_val(cpa->mask_set);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100422
423 /*
424 * old_pte points to the large page base address. So we need
425 * to add the offset of the virtual address:
426 */
427 pfn = pte_pfn(old_pte) + ((address & (psize - 1)) >> PAGE_SHIFT);
428 cpa->pfn = pfn;
429
430 new_prot = static_protections(new_prot, address, pfn);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100431
432 /*
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100433 * We need to check the full range, whether
434 * static_protection() requires a different pgprot for one of
435 * the pages in the range we try to preserve:
436 */
437 addr = address + PAGE_SIZE;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100438 pfn++;
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100439 for (i = 1; i < cpa->numpages; i++, addr += PAGE_SIZE, pfn++) {
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100440 pgprot_t chk_prot = static_protections(new_prot, addr, pfn);
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100441
442 if (pgprot_val(chk_prot) != pgprot_val(new_prot))
443 goto out_unlock;
444 }
445
446 /*
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100447 * If there are no changes, return. maxpages has been updated
448 * above:
449 */
450 if (pgprot_val(new_prot) == pgprot_val(old_prot)) {
Ingo Molnarbeaff632008-02-04 16:48:09 +0100451 do_split = 0;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100452 goto out_unlock;
453 }
454
455 /*
456 * We need to change the attributes. Check, whether we can
457 * change the large page in one go. We request a split, when
458 * the address is not aligned and the number of pages is
459 * smaller than the number of pages in the large page. Note
460 * that we limited the number of possible pages already to
461 * the number of pages in the large page.
462 */
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100463 if (address == (nextpage_addr - psize) && cpa->numpages == numpages) {
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100464 /*
465 * The address is aligned and the number of pages
466 * covers the full page.
467 */
468 new_pte = pfn_pte(pte_pfn(old_pte), canon_pgprot(new_prot));
469 __set_pmd_pte(kpte, address, new_pte);
Shaohua Lid75586a2008-08-21 10:46:06 +0800470 cpa->flags |= CPA_FLUSHTLB;
Ingo Molnarbeaff632008-02-04 16:48:09 +0100471 do_split = 0;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100472 }
473
474out_unlock:
475 spin_unlock_irqrestore(&pgd_lock, flags);
Ingo Molnar9df84992008-02-04 16:48:09 +0100476
Ingo Molnarbeaff632008-02-04 16:48:09 +0100477 return do_split;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100478}
479
Ingo Molnar7afe15b2008-01-30 13:33:57 +0100480static int split_large_page(pte_t *kpte, unsigned long address)
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100481{
Thomas Gleixner7b610ee2008-02-04 16:48:10 +0100482 unsigned long flags, pfn, pfninc = 1;
Ingo Molnar86f03982008-01-30 13:34:09 +0100483 unsigned int i, level;
Ingo Molnar9df84992008-02-04 16:48:09 +0100484 pte_t *pbase, *tmp;
485 pgprot_t ref_prot;
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700486 struct page *base;
487
488 if (!debug_pagealloc)
489 spin_unlock(&cpa_lock);
Vegard Nossum9e730232009-02-22 11:28:25 +0100490 base = alloc_pages(GFP_KERNEL | __GFP_NOTRACK, 0);
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700491 if (!debug_pagealloc)
492 spin_lock(&cpa_lock);
Suresh Siddha8311eb82008-09-23 14:00:41 -0700493 if (!base)
494 return -ENOMEM;
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100495
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100496 spin_lock_irqsave(&pgd_lock, flags);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100497 /*
498 * Check for races, another CPU might have split this page
499 * up for us already:
500 */
501 tmp = lookup_address(address, &level);
Ingo Molnar6ce9fc12008-02-04 16:48:08 +0100502 if (tmp != kpte)
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100503 goto out_unlock;
504
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100505 pbase = (pte_t *)page_address(base);
Jeremy Fitzhardinge6944a9c2008-03-17 16:37:01 -0700506 paravirt_alloc_pte(&init_mm, page_to_pfn(base));
Thomas Gleixner07cf89c2008-02-04 16:48:08 +0100507 ref_prot = pte_pgprot(pte_clrhuge(*kpte));
Ingo Molnar7a5714e2009-02-20 17:44:21 +0100508 /*
509 * If we ever want to utilize the PAT bit, we need to
510 * update this function to make sure it's converted from
511 * bit 12 to bit 7 when we cross from the 2MB level to
512 * the 4K level:
513 */
514 WARN_ON_ONCE(pgprot_val(ref_prot) & _PAGE_PAT_LARGE);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100515
Andi Kleenf07333f2008-02-04 16:48:09 +0100516#ifdef CONFIG_X86_64
517 if (level == PG_LEVEL_1G) {
518 pfninc = PMD_PAGE_SIZE >> PAGE_SHIFT;
519 pgprot_val(ref_prot) |= _PAGE_PSE;
Andi Kleenf07333f2008-02-04 16:48:09 +0100520 }
521#endif
522
Thomas Gleixner63c1dcf2008-02-04 16:48:05 +0100523 /*
524 * Get the target pfn from the original entry:
525 */
526 pfn = pte_pfn(*kpte);
Andi Kleenf07333f2008-02-04 16:48:09 +0100527 for (i = 0; i < PTRS_PER_PTE; i++, pfn += pfninc)
Thomas Gleixner63c1dcf2008-02-04 16:48:05 +0100528 set_pte(&pbase[i], pfn_pte(pfn, ref_prot));
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100529
Andi Kleence0c0e52008-05-02 11:46:49 +0200530 if (address >= (unsigned long)__va(0) &&
Yinghai Luf361a452008-07-10 20:38:26 -0700531 address < (unsigned long)__va(max_low_pfn_mapped << PAGE_SHIFT))
532 split_page_count(level);
533
534#ifdef CONFIG_X86_64
535 if (address >= (unsigned long)__va(1UL<<32) &&
Thomas Gleixner65280e62008-05-05 16:35:21 +0200536 address < (unsigned long)__va(max_pfn_mapped << PAGE_SHIFT))
537 split_page_count(level);
Yinghai Luf361a452008-07-10 20:38:26 -0700538#endif
Andi Kleence0c0e52008-05-02 11:46:49 +0200539
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100540 /*
Ingo Molnar07a66d72009-02-20 08:04:13 +0100541 * Install the new, split up pagetable.
Huang, Ying4c881ca2008-01-30 13:34:04 +0100542 *
Ingo Molnar07a66d72009-02-20 08:04:13 +0100543 * We use the standard kernel pagetable protections for the new
544 * pagetable protections, the actual ptes set above control the
545 * primary protection behavior:
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100546 */
Ingo Molnar07a66d72009-02-20 08:04:13 +0100547 __set_pmd_pte(kpte, address, mk_pte(base, __pgprot(_KERNPG_TABLE)));
Ingo Molnar211b3d02009-03-10 22:31:03 +0100548
549 /*
550 * Intel Atom errata AAH41 workaround.
551 *
552 * The real fix should be in hw or in a microcode update, but
553 * we also probabilistically try to reduce the window of having
554 * a large TLB mixed with 4K TLBs while instruction fetches are
555 * going on.
556 */
557 __flush_tlb_all();
558
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100559 base = NULL;
560
561out_unlock:
Thomas Gleixnereb5b5f02008-02-09 23:24:09 +0100562 /*
563 * If we dropped out via the lookup_address check under
564 * pgd_lock then stick the page back into the pool:
565 */
Suresh Siddha8311eb82008-09-23 14:00:41 -0700566 if (base)
567 __free_page(base);
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100568 spin_unlock_irqrestore(&pgd_lock, flags);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100569
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100570 return 0;
571}
572
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800573static int __cpa_process_fault(struct cpa_data *cpa, unsigned long vaddr,
574 int primary)
575{
576 /*
577 * Ignore all non primary paths.
578 */
579 if (!primary)
580 return 0;
581
582 /*
583 * Ignore the NULL PTE for kernel identity mapping, as it is expected
584 * to have holes.
585 * Also set numpages to '1' indicating that we processed cpa req for
586 * one virtual address page and its pfn. TBD: numpages can be set based
587 * on the initial value and the level returned by lookup_address().
588 */
589 if (within(vaddr, PAGE_OFFSET,
590 PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT))) {
591 cpa->numpages = 1;
592 cpa->pfn = __pa(vaddr) >> PAGE_SHIFT;
593 return 0;
594 } else {
595 WARN(1, KERN_WARNING "CPA: called for zero pte. "
596 "vaddr = %lx cpa->vaddr = %lx\n", vaddr,
597 *cpa->vaddr);
598
599 return -EFAULT;
600 }
601}
602
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100603static int __change_page_attr(struct cpa_data *cpa, int primary)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100604{
Shaohua Lid75586a2008-08-21 10:46:06 +0800605 unsigned long address;
Harvey Harrisonda7bfc52008-02-09 23:24:08 +0100606 int do_split, err;
607 unsigned int level;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100608 pte_t *kpte, old_pte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609
Thomas Hellstrom8523acf2009-08-03 09:25:45 +0200610 if (cpa->flags & CPA_PAGES_ARRAY) {
611 struct page *page = cpa->pages[cpa->curpage];
612 if (unlikely(PageHighMem(page)))
613 return 0;
614 address = (unsigned long)page_address(page);
615 } else if (cpa->flags & CPA_ARRAY)
Shaohua Lid75586a2008-08-21 10:46:06 +0800616 address = cpa->vaddr[cpa->curpage];
617 else
618 address = *cpa->vaddr;
Ingo Molnar97f99fe2008-01-30 13:33:55 +0100619repeat:
Ingo Molnarf0646e42008-01-30 13:33:43 +0100620 kpte = lookup_address(address, &level);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621 if (!kpte)
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800622 return __cpa_process_fault(cpa, address, primary);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100623
624 old_pte = *kpte;
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800625 if (!pte_val(old_pte))
626 return __cpa_process_fault(cpa, address, primary);
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100627
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100628 if (level == PG_LEVEL_4K) {
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100629 pte_t new_pte;
Arjan van de Ven626c2c92008-02-04 16:48:05 +0100630 pgprot_t new_prot = pte_pgprot(old_pte);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100631 unsigned long pfn = pte_pfn(old_pte);
Thomas Gleixnera72a08a2008-01-30 13:34:07 +0100632
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100633 pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr);
634 pgprot_val(new_prot) |= pgprot_val(cpa->mask_set);
Ingo Molnar86f03982008-01-30 13:34:09 +0100635
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100636 new_prot = static_protections(new_prot, address, pfn);
Ingo Molnar86f03982008-01-30 13:34:09 +0100637
Arjan van de Ven626c2c92008-02-04 16:48:05 +0100638 /*
639 * We need to keep the pfn from the existing PTE,
640 * after all we're only going to change it's attributes
641 * not the memory it points to
642 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100643 new_pte = pfn_pte(pfn, canon_pgprot(new_prot));
644 cpa->pfn = pfn;
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100645 /*
646 * Do we really change anything ?
647 */
648 if (pte_val(old_pte) != pte_val(new_pte)) {
649 set_pte_atomic(kpte, new_pte);
Shaohua Lid75586a2008-08-21 10:46:06 +0800650 cpa->flags |= CPA_FLUSHTLB;
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100651 }
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100652 cpa->numpages = 1;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100653 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654 }
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100655
656 /*
657 * Check, whether we can keep the large page intact
658 * and just change the pte:
659 */
Ingo Molnarbeaff632008-02-04 16:48:09 +0100660 do_split = try_preserve_large_page(kpte, address, cpa);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100661 /*
662 * When the range fits into the existing large page,
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100663 * return. cp->numpages and cpa->tlbflush have been updated in
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100664 * try_large_page:
665 */
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100666 if (do_split <= 0)
667 return do_split;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100668
669 /*
670 * We have to split the large page:
671 */
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100672 err = split_large_page(kpte, address);
673 if (!err) {
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700674 /*
675 * Do a global flush tlb after splitting the large page
676 * and before we do the actual change page attribute in the PTE.
677 *
678 * With out this, we violate the TLB application note, that says
679 * "The TLBs may contain both ordinary and large-page
680 * translations for a 4-KByte range of linear addresses. This
681 * may occur if software modifies the paging structures so that
682 * the page size used for the address range changes. If the two
683 * translations differ with respect to page frame or attributes
684 * (e.g., permissions), processor behavior is undefined and may
685 * be implementation-specific."
686 *
687 * We do this global tlb flush inside the cpa_lock, so that we
688 * don't allow any other cpu, with stale tlb entries change the
689 * page attribute in parallel, that also falls into the
690 * just split large page entry.
691 */
692 flush_tlb_all();
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100693 goto repeat;
694 }
Ingo Molnarbeaff632008-02-04 16:48:09 +0100695
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100696 return err;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100697}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100699static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias);
700
701static int cpa_process_alias(struct cpa_data *cpa)
Ingo Molnar44af6c42008-01-30 13:34:03 +0100702{
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100703 struct cpa_data alias_cpa;
Tejun Heo992f4c12009-06-22 11:56:24 +0900704 unsigned long laddr = (unsigned long)__va(cpa->pfn << PAGE_SHIFT);
Tejun Heoe933a732009-08-14 15:00:53 +0900705 unsigned long vaddr;
Tejun Heo992f4c12009-06-22 11:56:24 +0900706 int ret;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100707
Yinghai Lu965194c2008-07-12 14:31:28 -0700708 if (cpa->pfn >= max_pfn_mapped)
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100709 return 0;
710
Yinghai Luf361a452008-07-10 20:38:26 -0700711#ifdef CONFIG_X86_64
Yinghai Lu965194c2008-07-12 14:31:28 -0700712 if (cpa->pfn >= max_low_pfn_mapped && cpa->pfn < (1UL<<(32-PAGE_SHIFT)))
Yinghai Luf361a452008-07-10 20:38:26 -0700713 return 0;
714#endif
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100715 /*
716 * No need to redo, when the primary call touched the direct
717 * mapping already:
718 */
Thomas Hellstrom8523acf2009-08-03 09:25:45 +0200719 if (cpa->flags & CPA_PAGES_ARRAY) {
720 struct page *page = cpa->pages[cpa->curpage];
721 if (unlikely(PageHighMem(page)))
722 return 0;
723 vaddr = (unsigned long)page_address(page);
724 } else if (cpa->flags & CPA_ARRAY)
Shaohua Lid75586a2008-08-21 10:46:06 +0800725 vaddr = cpa->vaddr[cpa->curpage];
726 else
727 vaddr = *cpa->vaddr;
728
729 if (!(within(vaddr, PAGE_OFFSET,
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800730 PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT)))) {
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100731
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100732 alias_cpa = *cpa;
Tejun Heo992f4c12009-06-22 11:56:24 +0900733 alias_cpa.vaddr = &laddr;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700734 alias_cpa.flags &= ~(CPA_PAGES_ARRAY | CPA_ARRAY);
Shaohua Lid75586a2008-08-21 10:46:06 +0800735
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100736 ret = __change_page_attr_set_clr(&alias_cpa, 0);
Tejun Heo992f4c12009-06-22 11:56:24 +0900737 if (ret)
738 return ret;
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100739 }
Ingo Molnar44af6c42008-01-30 13:34:03 +0100740
Arjan van de Ven488fd992008-01-30 13:34:07 +0100741#ifdef CONFIG_X86_64
Thomas Gleixner08797502008-01-30 13:34:09 +0100742 /*
Tejun Heo992f4c12009-06-22 11:56:24 +0900743 * If the primary call didn't touch the high mapping already
744 * and the physical address is inside the kernel map, we need
Thomas Gleixner08797502008-01-30 13:34:09 +0100745 * to touch the high mapped kernel as well:
746 */
Tejun Heo992f4c12009-06-22 11:56:24 +0900747 if (!within(vaddr, (unsigned long)_text, _brk_end) &&
748 within(cpa->pfn, highmap_start_pfn(), highmap_end_pfn())) {
749 unsigned long temp_cpa_vaddr = (cpa->pfn << PAGE_SHIFT) +
750 __START_KERNEL_map - phys_base;
751 alias_cpa = *cpa;
752 alias_cpa.vaddr = &temp_cpa_vaddr;
753 alias_cpa.flags &= ~(CPA_PAGES_ARRAY | CPA_ARRAY);
Thomas Gleixner08797502008-01-30 13:34:09 +0100754
Tejun Heo992f4c12009-06-22 11:56:24 +0900755 /*
756 * The high mapping range is imprecise, so ignore the
757 * return value.
758 */
759 __change_page_attr_set_clr(&alias_cpa, 0);
760 }
Thomas Gleixner08797502008-01-30 13:34:09 +0100761#endif
Tejun Heo992f4c12009-06-22 11:56:24 +0900762
763 return 0;
Ingo Molnar44af6c42008-01-30 13:34:03 +0100764}
765
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100766static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias)
Thomas Gleixnerff314522008-01-30 13:34:08 +0100767{
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100768 int ret, numpages = cpa->numpages;
Thomas Gleixnerff314522008-01-30 13:34:08 +0100769
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100770 while (numpages) {
771 /*
772 * Store the remaining nr of pages for the large page
773 * preservation check.
774 */
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100775 cpa->numpages = numpages;
Shaohua Lid75586a2008-08-21 10:46:06 +0800776 /* for array changes, we can't use large page */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700777 if (cpa->flags & (CPA_ARRAY | CPA_PAGES_ARRAY))
Shaohua Lid75586a2008-08-21 10:46:06 +0800778 cpa->numpages = 1;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100779
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700780 if (!debug_pagealloc)
781 spin_lock(&cpa_lock);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100782 ret = __change_page_attr(cpa, checkalias);
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700783 if (!debug_pagealloc)
784 spin_unlock(&cpa_lock);
Thomas Gleixnerff314522008-01-30 13:34:08 +0100785 if (ret)
786 return ret;
Thomas Gleixnerff314522008-01-30 13:34:08 +0100787
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100788 if (checkalias) {
789 ret = cpa_process_alias(cpa);
790 if (ret)
791 return ret;
792 }
793
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100794 /*
795 * Adjust the number of pages with the result of the
796 * CPA operation. Either a large page has been
797 * preserved or a single page update happened.
798 */
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100799 BUG_ON(cpa->numpages > numpages);
800 numpages -= cpa->numpages;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700801 if (cpa->flags & (CPA_PAGES_ARRAY | CPA_ARRAY))
Shaohua Lid75586a2008-08-21 10:46:06 +0800802 cpa->curpage++;
803 else
804 *cpa->vaddr += cpa->numpages * PAGE_SIZE;
805
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100806 }
Thomas Gleixnerff314522008-01-30 13:34:08 +0100807 return 0;
808}
809
Andi Kleen6bb83832008-02-04 16:48:06 +0100810static inline int cache_attr(pgprot_t attr)
811{
812 return pgprot_val(attr) &
813 (_PAGE_PAT | _PAGE_PAT_LARGE | _PAGE_PWT | _PAGE_PCD);
814}
815
Shaohua Lid75586a2008-08-21 10:46:06 +0800816static int change_page_attr_set_clr(unsigned long *addr, int numpages,
Andi Kleenc9caa022008-03-12 03:53:29 +0100817 pgprot_t mask_set, pgprot_t mask_clr,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700818 int force_split, int in_flag,
819 struct page **pages)
Thomas Gleixnerff314522008-01-30 13:34:08 +0100820{
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100821 struct cpa_data cpa;
Ingo Molnarcacf8902008-08-21 13:46:33 +0200822 int ret, cache, checkalias;
Jack Steinerfa526d02009-09-03 12:56:02 -0500823 unsigned long baddr = 0;
Thomas Gleixner331e4062008-02-04 16:48:06 +0100824
825 /*
826 * Check, if we are requested to change a not supported
827 * feature:
828 */
829 mask_set = canon_pgprot(mask_set);
830 mask_clr = canon_pgprot(mask_clr);
Andi Kleenc9caa022008-03-12 03:53:29 +0100831 if (!pgprot_val(mask_set) && !pgprot_val(mask_clr) && !force_split)
Thomas Gleixner331e4062008-02-04 16:48:06 +0100832 return 0;
833
Thomas Gleixner69b14152008-02-13 11:04:50 +0100834 /* Ensure we are PAGE_SIZE aligned */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700835 if (in_flag & CPA_ARRAY) {
Shaohua Lid75586a2008-08-21 10:46:06 +0800836 int i;
837 for (i = 0; i < numpages; i++) {
838 if (addr[i] & ~PAGE_MASK) {
839 addr[i] &= PAGE_MASK;
840 WARN_ON_ONCE(1);
841 }
842 }
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700843 } else if (!(in_flag & CPA_PAGES_ARRAY)) {
844 /*
845 * in_flag of CPA_PAGES_ARRAY implies it is aligned.
846 * No need to cehck in that case
847 */
848 if (*addr & ~PAGE_MASK) {
849 *addr &= PAGE_MASK;
850 /*
851 * People should not be passing in unaligned addresses:
852 */
853 WARN_ON_ONCE(1);
854 }
Jack Steinerfa526d02009-09-03 12:56:02 -0500855 /*
856 * Save address for cache flush. *addr is modified in the call
857 * to __change_page_attr_set_clr() below.
858 */
859 baddr = *addr;
Thomas Gleixner69b14152008-02-13 11:04:50 +0100860 }
861
Nick Piggin5843d9a2008-08-01 03:15:21 +0200862 /* Must avoid aliasing mappings in the highmem code */
863 kmap_flush_unused();
864
Nick Piggindb64fe02008-10-18 20:27:03 -0700865 vm_unmap_aliases();
866
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100867 cpa.vaddr = addr;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700868 cpa.pages = pages;
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100869 cpa.numpages = numpages;
870 cpa.mask_set = mask_set;
871 cpa.mask_clr = mask_clr;
Shaohua Lid75586a2008-08-21 10:46:06 +0800872 cpa.flags = 0;
873 cpa.curpage = 0;
Andi Kleenc9caa022008-03-12 03:53:29 +0100874 cpa.force_split = force_split;
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100875
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700876 if (in_flag & (CPA_ARRAY | CPA_PAGES_ARRAY))
877 cpa.flags |= in_flag;
Shaohua Lid75586a2008-08-21 10:46:06 +0800878
Thomas Gleixneraf96e442008-02-15 21:49:46 +0100879 /* No alias checking for _NX bit modifications */
880 checkalias = (pgprot_val(mask_set) | pgprot_val(mask_clr)) != _PAGE_NX;
881
882 ret = __change_page_attr_set_clr(&cpa, checkalias);
Thomas Gleixnerff314522008-01-30 13:34:08 +0100883
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100884 /*
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100885 * Check whether we really changed something:
886 */
Shaohua Lid75586a2008-08-21 10:46:06 +0800887 if (!(cpa.flags & CPA_FLUSHTLB))
Shaohua Li1ac2f7d2008-08-04 14:51:24 +0800888 goto out;
Ingo Molnarcacf8902008-08-21 13:46:33 +0200889
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100890 /*
Andi Kleen6bb83832008-02-04 16:48:06 +0100891 * No need to flush, when we did not set any of the caching
892 * attributes:
893 */
894 cache = cache_attr(mask_set);
895
896 /*
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100897 * On success we use clflush, when the CPU supports it to
898 * avoid the wbindv. If the CPU does not support it and in the
Thomas Gleixneraf1e6842008-01-30 13:34:08 +0100899 * error case we fall back to cpa_flush_all (which uses
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100900 * wbindv):
901 */
Shaohua Lid75586a2008-08-21 10:46:06 +0800902 if (!ret && cpu_has_clflush) {
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700903 if (cpa.flags & (CPA_PAGES_ARRAY | CPA_ARRAY)) {
904 cpa_flush_array(addr, numpages, cache,
905 cpa.flags, pages);
906 } else
Jack Steinerfa526d02009-09-03 12:56:02 -0500907 cpa_flush_range(baddr, numpages, cache);
Shaohua Lid75586a2008-08-21 10:46:06 +0800908 } else
Andi Kleen6bb83832008-02-04 16:48:06 +0100909 cpa_flush_all(cache);
Ingo Molnarcacf8902008-08-21 13:46:33 +0200910
Thomas Gleixner76ebd052008-02-09 23:24:09 +0100911out:
Thomas Gleixnerff314522008-01-30 13:34:08 +0100912 return ret;
913}
914
Shaohua Lid75586a2008-08-21 10:46:06 +0800915static inline int change_page_attr_set(unsigned long *addr, int numpages,
916 pgprot_t mask, int array)
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100917{
Shaohua Lid75586a2008-08-21 10:46:06 +0800918 return change_page_attr_set_clr(addr, numpages, mask, __pgprot(0), 0,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700919 (array ? CPA_ARRAY : 0), NULL);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100920}
921
Shaohua Lid75586a2008-08-21 10:46:06 +0800922static inline int change_page_attr_clear(unsigned long *addr, int numpages,
923 pgprot_t mask, int array)
Thomas Gleixner72932c72008-01-30 13:34:08 +0100924{
Shaohua Lid75586a2008-08-21 10:46:06 +0800925 return change_page_attr_set_clr(addr, numpages, __pgprot(0), mask, 0,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700926 (array ? CPA_ARRAY : 0), NULL);
Thomas Gleixner72932c72008-01-30 13:34:08 +0100927}
928
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -0700929static inline int cpa_set_pages_array(struct page **pages, int numpages,
930 pgprot_t mask)
931{
932 return change_page_attr_set_clr(NULL, numpages, mask, __pgprot(0), 0,
933 CPA_PAGES_ARRAY, pages);
934}
935
936static inline int cpa_clear_pages_array(struct page **pages, int numpages,
937 pgprot_t mask)
938{
939 return change_page_attr_set_clr(NULL, numpages, __pgprot(0), mask, 0,
940 CPA_PAGES_ARRAY, pages);
941}
942
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700943int _set_memory_uc(unsigned long addr, int numpages)
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100944{
Suresh Siddhade33c442008-04-25 17:07:22 -0700945 /*
946 * for now UC MINUS. see comments in ioremap_nocache()
947 */
Shaohua Lid75586a2008-08-21 10:46:06 +0800948 return change_page_attr_set(&addr, numpages,
949 __pgprot(_PAGE_CACHE_UC_MINUS), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100950}
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700951
952int set_memory_uc(unsigned long addr, int numpages)
953{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700954 int ret;
955
Suresh Siddhade33c442008-04-25 17:07:22 -0700956 /*
957 * for now UC MINUS. see comments in ioremap_nocache()
958 */
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700959 ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE,
960 _PAGE_CACHE_UC_MINUS, NULL);
961 if (ret)
962 goto out_err;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700963
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700964 ret = _set_memory_uc(addr, numpages);
965 if (ret)
966 goto out_free;
967
968 return 0;
969
970out_free:
971 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
972out_err:
973 return ret;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700974}
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100975EXPORT_SYMBOL(set_memory_uc);
976
Shaohua Lid75586a2008-08-21 10:46:06 +0800977int set_memory_array_uc(unsigned long *addr, int addrinarray)
978{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700979 int i, j;
980 int ret;
981
Shaohua Lid75586a2008-08-21 10:46:06 +0800982 /*
983 * for now UC MINUS. see comments in ioremap_nocache()
984 */
985 for (i = 0; i < addrinarray; i++) {
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700986 ret = reserve_memtype(__pa(addr[i]), __pa(addr[i]) + PAGE_SIZE,
987 _PAGE_CACHE_UC_MINUS, NULL);
988 if (ret)
989 goto out_free;
Shaohua Lid75586a2008-08-21 10:46:06 +0800990 }
991
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700992 ret = change_page_attr_set(addr, addrinarray,
Shaohua Lid75586a2008-08-21 10:46:06 +0800993 __pgprot(_PAGE_CACHE_UC_MINUS), 1);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700994 if (ret)
995 goto out_free;
Rene Hermanc5e147c2008-08-22 01:02:20 +0200996
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700997 return 0;
998
999out_free:
1000 for (j = 0; j < i; j++)
1001 free_memtype(__pa(addr[j]), __pa(addr[j]) + PAGE_SIZE);
1002
1003 return ret;
Shaohua Lid75586a2008-08-21 10:46:06 +08001004}
1005EXPORT_SYMBOL(set_memory_array_uc);
1006
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001007int _set_memory_wc(unsigned long addr, int numpages)
1008{
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001009 int ret;
Pallipadi, Venkateshbdc63402009-07-30 14:43:19 -07001010 unsigned long addr_copy = addr;
1011
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001012 ret = change_page_attr_set(&addr, numpages,
1013 __pgprot(_PAGE_CACHE_UC_MINUS), 0);
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001014 if (!ret) {
Pallipadi, Venkateshbdc63402009-07-30 14:43:19 -07001015 ret = change_page_attr_set_clr(&addr_copy, numpages,
1016 __pgprot(_PAGE_CACHE_WC),
1017 __pgprot(_PAGE_CACHE_MASK),
1018 0, 0, NULL);
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001019 }
1020 return ret;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001021}
1022
1023int set_memory_wc(unsigned long addr, int numpages)
1024{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001025 int ret;
1026
Andreas Herrmann499f8f82008-06-10 16:06:21 +02001027 if (!pat_enabled)
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001028 return set_memory_uc(addr, numpages);
1029
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001030 ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE,
1031 _PAGE_CACHE_WC, NULL);
1032 if (ret)
1033 goto out_err;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001034
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001035 ret = _set_memory_wc(addr, numpages);
1036 if (ret)
1037 goto out_free;
1038
1039 return 0;
1040
1041out_free:
1042 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
1043out_err:
1044 return ret;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001045}
1046EXPORT_SYMBOL(set_memory_wc);
1047
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001048int _set_memory_wb(unsigned long addr, int numpages)
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001049{
Shaohua Lid75586a2008-08-21 10:46:06 +08001050 return change_page_attr_clear(&addr, numpages,
1051 __pgprot(_PAGE_CACHE_MASK), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001052}
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001053
1054int set_memory_wb(unsigned long addr, int numpages)
1055{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001056 int ret;
1057
1058 ret = _set_memory_wb(addr, numpages);
1059 if (ret)
1060 return ret;
1061
venkatesh.pallipadi@intel.comc15238d2008-08-20 16:45:51 -07001062 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001063 return 0;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001064}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001065EXPORT_SYMBOL(set_memory_wb);
1066
Shaohua Lid75586a2008-08-21 10:46:06 +08001067int set_memory_array_wb(unsigned long *addr, int addrinarray)
1068{
1069 int i;
venkatesh.pallipadi@intel.coma5593e02009-04-09 14:26:48 -07001070 int ret;
1071
1072 ret = change_page_attr_clear(addr, addrinarray,
1073 __pgprot(_PAGE_CACHE_MASK), 1);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001074 if (ret)
1075 return ret;
Shaohua Lid75586a2008-08-21 10:46:06 +08001076
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001077 for (i = 0; i < addrinarray; i++)
1078 free_memtype(__pa(addr[i]), __pa(addr[i]) + PAGE_SIZE);
Rene Hermanc5e147c2008-08-22 01:02:20 +02001079
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001080 return 0;
Shaohua Lid75586a2008-08-21 10:46:06 +08001081}
1082EXPORT_SYMBOL(set_memory_array_wb);
1083
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001084int set_memory_x(unsigned long addr, int numpages)
1085{
Shaohua Lid75586a2008-08-21 10:46:06 +08001086 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_NX), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001087}
1088EXPORT_SYMBOL(set_memory_x);
1089
1090int set_memory_nx(unsigned long addr, int numpages)
1091{
Shaohua Lid75586a2008-08-21 10:46:06 +08001092 return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_NX), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001093}
1094EXPORT_SYMBOL(set_memory_nx);
1095
1096int set_memory_ro(unsigned long addr, int numpages)
1097{
Shaohua Lid75586a2008-08-21 10:46:06 +08001098 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_RW), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001099}
Bruce Allana03352d2008-09-29 20:19:22 -07001100EXPORT_SYMBOL_GPL(set_memory_ro);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001101
1102int set_memory_rw(unsigned long addr, int numpages)
1103{
Shaohua Lid75586a2008-08-21 10:46:06 +08001104 return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_RW), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001105}
Bruce Allana03352d2008-09-29 20:19:22 -07001106EXPORT_SYMBOL_GPL(set_memory_rw);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001107
1108int set_memory_np(unsigned long addr, int numpages)
1109{
Shaohua Lid75586a2008-08-21 10:46:06 +08001110 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_PRESENT), 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001111}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001112
Andi Kleenc9caa022008-03-12 03:53:29 +01001113int set_memory_4k(unsigned long addr, int numpages)
1114{
Shaohua Lid75586a2008-08-21 10:46:06 +08001115 return change_page_attr_set_clr(&addr, numpages, __pgprot(0),
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001116 __pgprot(0), 1, 0, NULL);
Andi Kleenc9caa022008-03-12 03:53:29 +01001117}
1118
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001119int set_pages_uc(struct page *page, int numpages)
1120{
1121 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001122
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001123 return set_memory_uc(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001124}
1125EXPORT_SYMBOL(set_pages_uc);
1126
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001127int set_pages_array_uc(struct page **pages, int addrinarray)
1128{
1129 unsigned long start;
1130 unsigned long end;
1131 int i;
1132 int free_idx;
1133
1134 for (i = 0; i < addrinarray; i++) {
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001135 if (PageHighMem(pages[i]))
1136 continue;
1137 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001138 end = start + PAGE_SIZE;
1139 if (reserve_memtype(start, end, _PAGE_CACHE_UC_MINUS, NULL))
1140 goto err_out;
1141 }
1142
1143 if (cpa_set_pages_array(pages, addrinarray,
1144 __pgprot(_PAGE_CACHE_UC_MINUS)) == 0) {
1145 return 0; /* Success */
1146 }
1147err_out:
1148 free_idx = i;
1149 for (i = 0; i < free_idx; i++) {
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001150 if (PageHighMem(pages[i]))
1151 continue;
1152 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001153 end = start + PAGE_SIZE;
1154 free_memtype(start, end);
1155 }
1156 return -EINVAL;
1157}
1158EXPORT_SYMBOL(set_pages_array_uc);
1159
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001160int set_pages_wb(struct page *page, int numpages)
1161{
1162 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001163
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001164 return set_memory_wb(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001165}
1166EXPORT_SYMBOL(set_pages_wb);
1167
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001168int set_pages_array_wb(struct page **pages, int addrinarray)
1169{
1170 int retval;
1171 unsigned long start;
1172 unsigned long end;
1173 int i;
1174
1175 retval = cpa_clear_pages_array(pages, addrinarray,
1176 __pgprot(_PAGE_CACHE_MASK));
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001177 if (retval)
1178 return retval;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001179
1180 for (i = 0; i < addrinarray; i++) {
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001181 if (PageHighMem(pages[i]))
1182 continue;
1183 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001184 end = start + PAGE_SIZE;
1185 free_memtype(start, end);
1186 }
1187
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001188 return 0;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001189}
1190EXPORT_SYMBOL(set_pages_array_wb);
1191
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001192int set_pages_x(struct page *page, int numpages)
1193{
1194 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001195
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001196 return set_memory_x(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001197}
1198EXPORT_SYMBOL(set_pages_x);
1199
1200int set_pages_nx(struct page *page, int numpages)
1201{
1202 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001203
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001204 return set_memory_nx(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001205}
1206EXPORT_SYMBOL(set_pages_nx);
1207
1208int set_pages_ro(struct page *page, int numpages)
1209{
1210 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001211
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001212 return set_memory_ro(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001213}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001214
1215int set_pages_rw(struct page *page, int numpages)
1216{
1217 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001218
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001219 return set_memory_rw(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001220}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001221
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222#ifdef CONFIG_DEBUG_PAGEALLOC
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001223
1224static int __set_pages_p(struct page *page, int numpages)
1225{
Shaohua Lid75586a2008-08-21 10:46:06 +08001226 unsigned long tempaddr = (unsigned long) page_address(page);
1227 struct cpa_data cpa = { .vaddr = &tempaddr,
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001228 .numpages = numpages,
1229 .mask_set = __pgprot(_PAGE_PRESENT | _PAGE_RW),
Shaohua Lid75586a2008-08-21 10:46:06 +08001230 .mask_clr = __pgprot(0),
1231 .flags = 0};
Thomas Gleixner72932c72008-01-30 13:34:08 +01001232
Suresh Siddha55121b42008-09-23 14:00:40 -07001233 /*
1234 * No alias checking needed for setting present flag. otherwise,
1235 * we may need to break large pages for 64-bit kernel text
1236 * mappings (this adds to complexity if we want to do this from
1237 * atomic context especially). Let's keep it simple!
1238 */
1239 return __change_page_attr_set_clr(&cpa, 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001240}
1241
1242static int __set_pages_np(struct page *page, int numpages)
1243{
Shaohua Lid75586a2008-08-21 10:46:06 +08001244 unsigned long tempaddr = (unsigned long) page_address(page);
1245 struct cpa_data cpa = { .vaddr = &tempaddr,
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001246 .numpages = numpages,
1247 .mask_set = __pgprot(0),
Shaohua Lid75586a2008-08-21 10:46:06 +08001248 .mask_clr = __pgprot(_PAGE_PRESENT | _PAGE_RW),
1249 .flags = 0};
Thomas Gleixner72932c72008-01-30 13:34:08 +01001250
Suresh Siddha55121b42008-09-23 14:00:40 -07001251 /*
1252 * No alias checking needed for setting not present flag. otherwise,
1253 * we may need to break large pages for 64-bit kernel text
1254 * mappings (this adds to complexity if we want to do this from
1255 * atomic context especially). Let's keep it simple!
1256 */
1257 return __change_page_attr_set_clr(&cpa, 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001258}
1259
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260void kernel_map_pages(struct page *page, int numpages, int enable)
1261{
1262 if (PageHighMem(page))
1263 return;
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001264 if (!enable) {
Ingo Molnarf9b84042006-06-27 02:54:49 -07001265 debug_check_no_locks_freed(page_address(page),
1266 numpages * PAGE_SIZE);
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001267 }
Ingo Molnarde5097c2006-01-09 15:59:21 -08001268
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001269 /*
Ingo Molnar12d6f212008-01-30 13:33:58 +01001270 * If page allocator is not up yet then do not call c_p_a():
1271 */
1272 if (!debug_pagealloc_enabled)
1273 return;
1274
1275 /*
Ingo Molnarf8d84062008-02-13 14:09:53 +01001276 * The return value is ignored as the calls cannot fail.
Suresh Siddha55121b42008-09-23 14:00:40 -07001277 * Large pages for identity mappings are not used at boot time
1278 * and hence no memory allocations during large page split.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279 */
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001280 if (enable)
1281 __set_pages_p(page, numpages);
1282 else
1283 __set_pages_np(page, numpages);
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001284
1285 /*
Ingo Molnare4b71dc2008-01-30 13:34:04 +01001286 * We should perform an IPI and flush all tlbs,
1287 * but that can deadlock->flush only current cpu:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001288 */
1289 __flush_tlb_all();
1290}
Rafael J. Wysocki8a235ef2008-02-20 01:47:44 +01001291
1292#ifdef CONFIG_HIBERNATION
1293
1294bool kernel_page_present(struct page *page)
1295{
1296 unsigned int level;
1297 pte_t *pte;
1298
1299 if (PageHighMem(page))
1300 return false;
1301
1302 pte = lookup_address((unsigned long)page_address(page), &level);
1303 return (pte_val(*pte) & _PAGE_PRESENT);
1304}
1305
1306#endif /* CONFIG_HIBERNATION */
1307
1308#endif /* CONFIG_DEBUG_PAGEALLOC */
Arjan van de Vend1028a12008-01-30 13:34:07 +01001309
1310/*
1311 * The testcases use internal knowledge of the implementation that shouldn't
1312 * be exposed to the rest of the kernel. Include these directly here.
1313 */
1314#ifdef CONFIG_CPA_DEBUG
1315#include "pageattr-test.c"
1316#endif