blob: 6a5eb2b29418da1a60b091b162271ddca0fcede3 [file] [log] [blame]
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
Johannes Berg128e63e2013-01-21 21:39:26 +01008 * Copyright(c) 2007 - 2013 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
Emmanuel Grumbach410dc5a2013-02-18 09:22:28 +020025 * in the file called COPYING.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030026 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
Johannes Berg128e63e2013-01-21 21:39:26 +010033 * Copyright(c) 2005 - 2013 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030034 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -080063#include <linux/pci.h>
64#include <linux/pci-aspm.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070065#include <linux/interrupt.h>
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -070066#include <linux/debugfs.h>
Emmanuel Grumbachcf614292012-01-08 16:33:58 +020067#include <linux/sched.h>
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070068#include <linux/bitops.h>
69#include <linux/gfp.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070070
Johannes Berg82575102012-04-03 16:44:37 -070071#include "iwl-drv.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030072#include "iwl-trans.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070073#include "iwl-csr.h"
74#include "iwl-prph.h"
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -070075#include "iwl-agn-hw.h"
Johannes Berg6468a012012-05-16 19:13:54 +020076#include "internal.h"
Johannes Berg0439bb62012-03-05 11:24:45 -080077
Lilach Edelsteine139dc42013-01-13 13:31:10 +020078static void __iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans,
79 u32 reg, u32 mask, u32 value)
80{
81 u32 v;
82
83#ifdef CONFIG_IWLWIFI_DEBUG
84 WARN_ON_ONCE(value & ~mask);
85#endif
86
87 v = iwl_read32(trans, reg);
88 v &= ~mask;
89 v |= value;
90 iwl_write32(trans, reg, v);
91}
92
93static inline void __iwl_trans_pcie_clear_bit(struct iwl_trans *trans,
94 u32 reg, u32 mask)
95{
96 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, 0);
97}
98
99static inline void __iwl_trans_pcie_set_bit(struct iwl_trans *trans,
100 u32 reg, u32 mask)
101{
102 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, mask);
103}
104
Johannes Bergddaf5a52013-01-08 11:25:44 +0100105static void iwl_pcie_set_pwr(struct iwl_trans *trans, bool vaux)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300106{
Johannes Bergddaf5a52013-01-08 11:25:44 +0100107 if (vaux && pci_pme_capable(to_pci_dev(trans->dev), PCI_D3cold))
108 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
109 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
110 ~APMG_PS_CTRL_MSK_PWR_SRC);
111 else
112 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
113 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
114 ~APMG_PS_CTRL_MSK_PWR_SRC);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300115}
116
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200117/* PCI registers */
118#define PCI_CFG_RETRY_TIMEOUT 0x041
Emmanuel Grumbach597b3892014-09-23 23:02:41 +0300119#define PCI_EXP_DEVCTL2_LTR_EN 0x0400
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200120
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200121static void iwl_pcie_apm_config(struct iwl_trans *trans)
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200122{
Johannes Berg20d3b642012-05-16 22:54:29 +0200123 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200124 u16 lctl;
Emmanuel Grumbach597b3892014-09-23 23:02:41 +0300125 u16 cap;
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200126
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200127 /*
128 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
129 * Check if BIOS (or OS) enabled L1-ASPM on this device.
130 * If so (likely), disable L0S, so device moves directly L0->L1;
131 * costs negligible amount of power savings.
132 * If not (unlikely), enable L0S, so there is at least some
133 * power savings, even without L1.
134 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200135 pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, &lctl);
Emmanuel Grumbach597b3892014-09-23 23:02:41 +0300136 if (lctl & PCI_EXP_LNKCTL_ASPM_L1)
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200137 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Emmanuel Grumbach597b3892014-09-23 23:02:41 +0300138 else
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200139 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Bjorn Helgaas438a0f02012-12-05 13:51:21 -0700140 trans->pm_support = !(lctl & PCI_EXP_LNKCTL_ASPM_L0S);
Emmanuel Grumbach597b3892014-09-23 23:02:41 +0300141
142 pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_DEVCTL2, &cap);
143 trans->ltr_enabled = cap & PCI_EXP_DEVCTL2_LTR_EN;
144 dev_info(trans->dev, "L1 %sabled - LTR %sabled\n",
145 (lctl & PCI_EXP_LNKCTL_ASPM_L1) ? "En" : "Dis",
146 trans->ltr_enabled ? "En" : "Dis");
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200147}
148
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200149/*
150 * Start up NIC's basic functionality after it has been reset
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200151 * (e.g. after platform boot, or shutdown via iwl_pcie_apm_stop())
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200152 * NOTE: This does not load uCode nor start the embedded processor
153 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200154static int iwl_pcie_apm_init(struct iwl_trans *trans)
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200155{
Don Fry83626402012-03-07 09:52:37 -0800156 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200157 int ret = 0;
158 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
159
160 /*
161 * Use "set_bit" below rather than "write", to preserve any hardware
162 * bits already set by default after reset.
163 */
164
165 /* Disable L0S exit timer (platform NMI Work/Around) */
166 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
Johannes Berg20d3b642012-05-16 22:54:29 +0200167 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200168
169 /*
170 * Disable L0s without affecting L1;
171 * don't wait for ICH L0s (ICH bug W/A)
172 */
173 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
Johannes Berg20d3b642012-05-16 22:54:29 +0200174 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200175
176 /* Set FH wait threshold to maximum (HW error during stress W/A) */
177 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
178
179 /*
180 * Enable HAP INTA (interrupt from management bus) to
181 * wake device's PCI Express link L1a -> L0s
182 */
183 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200184 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200185
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200186 iwl_pcie_apm_config(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200187
188 /* Configure analog phase-lock-loop before activating to D0A */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700189 if (trans->cfg->base_params->pll_cfg_val)
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200190 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700191 trans->cfg->base_params->pll_cfg_val);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200192
193 /*
194 * Set "initialization complete" bit to move adapter from
195 * D0U* --> D0A* (powered-up active) state.
196 */
197 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
198
199 /*
200 * Wait for clock stabilization; once stabilized, access to
201 * device-internal resources is supported, e.g. iwl_write_prph()
202 * and accesses to uCode SRAM.
203 */
204 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +0200205 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
206 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200207 if (ret < 0) {
208 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
209 goto out;
210 }
211
212 /*
Emmanuel Grumbach50920a12013-12-24 14:15:41 +0200213 * Enable the oscillator to count wake up time for L1 exit. This
214 * consumes slightly more power (100uA) - but allows to be sure
215 * that we wake up from L1 on time.
216 *
217 * This looks weird: read twice the same register, discard the
218 * value, set a bit, and yet again, read that same register
219 * just to discard the value. But that's the way the hardware
220 * seems to like it.
221 */
222 iwl_read_prph(trans, OSC_CLK);
223 iwl_read_prph(trans, OSC_CLK);
224 iwl_set_bits_prph(trans, OSC_CLK, OSC_CLK_FORCE_CONTROL);
225 iwl_read_prph(trans, OSC_CLK);
226 iwl_read_prph(trans, OSC_CLK);
227
228 /*
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200229 * Enable DMA clock and wait for it to stabilize.
230 *
231 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
232 * do not disable clocks. This preserves any hardware bits already
233 * set by default in "CLK_CTRL_REG" after reset.
234 */
235 iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
236 udelay(20);
237
238 /* Disable L1-Active */
239 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
240 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
241
Don Fry83626402012-03-07 09:52:37 -0800242 set_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200243
244out:
245 return ret;
246}
247
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200248static int iwl_pcie_apm_stop_master(struct iwl_trans *trans)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200249{
250 int ret = 0;
251
252 /* stop device's busmaster DMA activity */
253 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
254
255 ret = iwl_poll_bit(trans, CSR_RESET,
Johannes Berg20d3b642012-05-16 22:54:29 +0200256 CSR_RESET_REG_FLAG_MASTER_DISABLED,
257 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200258 if (ret)
259 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
260
261 IWL_DEBUG_INFO(trans, "stop master\n");
262
263 return ret;
264}
265
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200266static void iwl_pcie_apm_stop(struct iwl_trans *trans)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200267{
Don Fry83626402012-03-07 09:52:37 -0800268 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200269 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
270
Don Fry83626402012-03-07 09:52:37 -0800271 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200272
273 /* Stop device's DMA activity */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200274 iwl_pcie_apm_stop_master(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200275
276 /* Reset the entire device */
277 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
278
279 udelay(10);
280
281 /*
282 * Clear "initialization complete" bit to move adapter from
283 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
284 */
285 iwl_clear_bit(trans, CSR_GP_CNTRL,
286 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
287}
288
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200289static int iwl_pcie_nic_init(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300290{
Johannes Berg7b114882012-02-05 13:55:11 -0800291 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300292 unsigned long flags;
293
294 /* nic_init */
Johannes Berg7b114882012-02-05 13:55:11 -0800295 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200296 iwl_pcie_apm_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300297
Johannes Berg7b114882012-02-05 13:55:11 -0800298 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300299
Johannes Bergddaf5a52013-01-08 11:25:44 +0100300 iwl_pcie_set_pwr(trans, false);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300301
Johannes Bergecdb9752012-03-06 13:31:03 -0800302 iwl_op_mode_nic_config(trans->op_mode);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300303
304 /* Allocate the RX queue, or reset if it is already allocated */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200305 iwl_pcie_rx_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300306
307 /* Allocate or reset and init all Tx and Command queues */
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200308 if (iwl_pcie_tx_init(trans))
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300309 return -ENOMEM;
310
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700311 if (trans->cfg->base_params->shadow_reg_enable) {
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300312 /* enable shadow regs in HW */
Johannes Berg20d3b642012-05-16 22:54:29 +0200313 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
Meenakshi Venkataramand38069d2012-05-16 22:54:30 +0200314 IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300315 }
316
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300317 return 0;
318}
319
320#define HW_READY_TIMEOUT (50)
321
322/* Note: returns poll_bit return value, which is >= 0 if success */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200323static int iwl_pcie_set_hw_ready(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300324{
325 int ret;
326
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200327 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200328 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300329
330 /* See if we got it */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200331 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200332 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
333 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
334 HW_READY_TIMEOUT);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300335
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700336 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300337 return ret;
338}
339
340/* Note: returns standard 0/-ERROR code */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200341static int iwl_pcie_prepare_card_hw(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300342{
343 int ret;
Emmanuel Grumbach289e55012012-08-05 16:55:06 +0300344 int t = 0;
Emmanuel Grumbache729ddc2014-05-08 12:15:22 +0300345 int iter;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300346
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700347 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300348
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200349 ret = iwl_pcie_set_hw_ready(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200350 /* If the card is ready, exit 0 */
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300351 if (ret >= 0)
352 return 0;
353
Emmanuel Grumbache729ddc2014-05-08 12:15:22 +0300354 for (iter = 0; iter < 10; iter++) {
355 /* If HW is not ready, prepare the conditions to check again */
356 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
357 CSR_HW_IF_CONFIG_REG_PREPARE);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300358
Emmanuel Grumbache729ddc2014-05-08 12:15:22 +0300359 do {
360 ret = iwl_pcie_set_hw_ready(trans);
361 if (ret >= 0)
362 return 0;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300363
Emmanuel Grumbache729ddc2014-05-08 12:15:22 +0300364 usleep_range(200, 1000);
365 t += 200;
366 } while (t < 150000);
367 msleep(25);
368 }
369
370 IWL_DEBUG_INFO(trans, "got NIC after %d iterations\n", iter);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300371
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300372 return ret;
373}
374
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200375/*
376 * ucode
377 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200378static int iwl_pcie_load_firmware_chunk(struct iwl_trans *trans, u32 dst_addr,
Johannes Berg83f84d72012-09-10 11:50:18 +0200379 dma_addr_t phy_addr, u32 byte_cnt)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200380{
Johannes Berg13df1aa2012-03-06 13:31:00 -0800381 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200382 int ret;
383
Johannes Berg13df1aa2012-03-06 13:31:00 -0800384 trans_pcie->ucode_write_complete = false;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200385
386 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200387 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
388 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200389
390 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200391 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
392 dst_addr);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200393
394 iwl_write_direct32(trans,
Johannes Berg83f84d72012-09-10 11:50:18 +0200395 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
396 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200397
398 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200399 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
400 (iwl_get_dma_hi_addr(phy_addr)
401 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200402
403 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200404 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
405 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
406 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
407 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200408
409 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200410 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
411 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
412 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
413 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200414
Johannes Berg13df1aa2012-03-06 13:31:00 -0800415 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
416 trans_pcie->ucode_write_complete, 5 * HZ);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200417 if (!ret) {
Johannes Berg83f84d72012-09-10 11:50:18 +0200418 IWL_ERR(trans, "Failed to load firmware chunk!\n");
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200419 return -ETIMEDOUT;
420 }
421
422 return 0;
423}
424
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200425static int iwl_pcie_load_section(struct iwl_trans *trans, u8 section_num,
Johannes Berg83f84d72012-09-10 11:50:18 +0200426 const struct fw_desc *section)
427{
428 u8 *v_addr;
429 dma_addr_t p_addr;
430 u32 offset;
431 int ret = 0;
432
433 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
434 section_num);
435
436 v_addr = dma_alloc_coherent(trans->dev, PAGE_SIZE, &p_addr, GFP_KERNEL);
437 if (!v_addr)
438 return -ENOMEM;
439
440 for (offset = 0; offset < section->len; offset += PAGE_SIZE) {
441 u32 copy_size;
442
443 copy_size = min_t(u32, PAGE_SIZE, section->len - offset);
444
445 memcpy(v_addr, (u8 *)section->data + offset, copy_size);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200446 ret = iwl_pcie_load_firmware_chunk(trans,
447 section->offset + offset,
448 p_addr, copy_size);
Johannes Berg83f84d72012-09-10 11:50:18 +0200449 if (ret) {
450 IWL_ERR(trans,
451 "Could not load the [%d] uCode section\n",
452 section_num);
453 break;
454 }
455 }
456
457 dma_free_coherent(trans->dev, PAGE_SIZE, v_addr, p_addr);
458 return ret;
459}
460
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200461static int iwl_pcie_load_given_ucode(struct iwl_trans *trans,
Johannes Berg0692fe42012-03-06 13:30:37 -0800462 const struct fw_img *image)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200463{
Johannes Berg2d1c0042012-09-09 20:59:17 +0200464 int i, ret = 0;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200465
Johannes Berg2d1c0042012-09-09 20:59:17 +0200466 for (i = 0; i < IWL_UCODE_SECTION_MAX; i++) {
Johannes Berg83f84d72012-09-10 11:50:18 +0200467 if (!image->sec[i].data)
Johannes Berg2d1c0042012-09-09 20:59:17 +0200468 break;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200469
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200470 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
Johannes Berg2d1c0042012-09-09 20:59:17 +0200471 if (ret)
472 return ret;
473 }
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200474
475 /* Remove all resets to allow NIC to operate */
476 iwl_write32(trans, CSR_RESET, 0);
477
478 return 0;
479}
480
Johannes Berg0692fe42012-03-06 13:30:37 -0800481static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
Emmanuel Grumbach6ae02f32012-12-24 11:10:43 +0200482 const struct fw_img *fw, bool run_in_rfkill)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300483{
Johannes Bergd18aa872012-11-06 16:36:21 +0100484 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300485 int ret;
Johannes Bergc9eec952012-03-06 13:30:43 -0800486 bool hw_rfkill;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300487
Johannes Berg496bab32012-03-06 13:30:45 -0800488 /* This may fail if AMT took ownership of the device */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200489 if (iwl_pcie_prepare_card_hw(trans)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700490 IWL_WARN(trans, "Exit HW not ready\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300491 return -EIO;
492 }
493
Johannes Bergd18aa872012-11-06 16:36:21 +0100494 clear_bit(STATUS_FW_ERROR, &trans_pcie->status);
495
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +0200496 iwl_enable_rfkill_int(trans);
497
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300498 /* If platform's RF_KILL switch is NOT set to KILL */
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200499 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach46200202013-03-13 16:38:32 +0200500 if (hw_rfkill)
501 set_bit(STATUS_RFKILL, &trans_pcie->status);
502 else
503 clear_bit(STATUS_RFKILL, &trans_pcie->status);
Johannes Bergc9eec952012-03-06 13:30:43 -0800504 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbach6ae02f32012-12-24 11:10:43 +0200505 if (hw_rfkill && !run_in_rfkill)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300506 return -ERFKILL;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300507
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200508 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300509
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200510 ret = iwl_pcie_nic_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300511 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700512 IWL_ERR(trans, "Unable to init nic\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300513 return ret;
514 }
515
516 /* make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200517 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
518 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300519 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
520
521 /* clear (again), then enable host interrupts */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200522 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700523 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300524
525 /* really make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200526 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
527 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300528
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200529 /* Load the given image to the HW */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200530 return iwl_pcie_load_given_ucode(trans, fw);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300531}
532
Emmanuel Grumbachadca1232012-10-25 23:08:27 +0200533static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr)
Emmanuel Grumbached6a3802012-01-02 16:10:08 +0200534{
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200535 iwl_pcie_reset_ict(trans);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200536 iwl_pcie_tx_start(trans, scd_addr);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700537}
538
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800539static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700540{
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800541 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Johannes Berg20d3b642012-05-16 22:54:29 +0200542 unsigned long flags;
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700543
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800544 /* tell the device to stop sending interrupts */
Johannes Berg7b114882012-02-05 13:55:11 -0800545 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700546 iwl_disable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -0800547 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700548
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300549 /* device going down, Stop using ICT table */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200550 iwl_pcie_disable_ict(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300551
552 /*
553 * If a HW restart happens during firmware loading,
554 * then the firmware loading might call this function
555 * and later it might be called again due to the
556 * restart. So don't process again if the device is
557 * already dead.
558 */
Don Fry83626402012-03-07 09:52:37 -0800559 if (test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status)) {
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200560 iwl_pcie_tx_stop(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200561 iwl_pcie_rx_stop(trans);
Johannes Berg63791032012-09-06 15:33:42 +0200562
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300563 /* Power-down device's busmaster DMA clocks */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200564 iwl_write_prph(trans, APMG_CLK_DIS_REG,
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300565 APMG_CLK_VAL_DMA_CLK_RQT);
566 udelay(5);
567 }
568
569 /* Make sure (redundant) we've released our request to stay awake */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200570 iwl_clear_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +0200571 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300572
573 /* Stop the device, and put it in low power state */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200574 iwl_pcie_apm_stop(trans);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800575
576 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
577 * Clean again the interrupt here
578 */
Johannes Berg7b114882012-02-05 13:55:11 -0800579 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800580 iwl_disable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -0800581 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800582
Emmanuel Grumbach218733c2012-03-31 08:28:38 -0700583 iwl_enable_rfkill_int(trans);
584
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800585 /* stop and reset the on-board processor */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200586 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
Don Fry74fda972012-03-20 16:36:54 -0700587
588 /* clear all status bits */
589 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
590 clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
591 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Don Fry01d651d2012-03-23 08:34:31 -0700592 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200593 clear_bit(STATUS_RFKILL, &trans_pcie->status);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300594}
595
Johannes Bergddaf5a52013-01-08 11:25:44 +0100596static void iwl_trans_pcie_d3_suspend(struct iwl_trans *trans)
Johannes Berg2dd4f9f2012-03-05 11:24:35 -0800597{
598 /* let the ucode operate on its own */
599 iwl_write32(trans, CSR_UCODE_DRV_GP1_SET,
600 CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE);
601
602 iwl_disable_interrupts(trans);
Johannes Bergddaf5a52013-01-08 11:25:44 +0100603 iwl_pcie_disable_ict(trans);
604
Johannes Berg2dd4f9f2012-03-05 11:24:35 -0800605 iwl_clear_bit(trans, CSR_GP_CNTRL,
606 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Johannes Bergddaf5a52013-01-08 11:25:44 +0100607 iwl_clear_bit(trans, CSR_GP_CNTRL,
608 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
609
610 /*
611 * reset TX queues -- some of their registers reset during S3
612 * so if we don't reset everything here the D3 image would try
613 * to execute some invalid memory upon resume
614 */
615 iwl_trans_pcie_tx_reset(trans);
616
617 iwl_pcie_set_pwr(trans, true);
618}
619
620static int iwl_trans_pcie_d3_resume(struct iwl_trans *trans,
621 enum iwl_d3_status *status)
622{
623 u32 val;
624 int ret;
625
626 iwl_pcie_set_pwr(trans, false);
627
628 val = iwl_read32(trans, CSR_RESET);
629 if (val & CSR_RESET_REG_FLAG_NEVO_RESET) {
630 *status = IWL_D3_STATUS_RESET;
631 return 0;
632 }
633
634 /*
635 * Also enables interrupts - none will happen as the device doesn't
636 * know we're waking it up, only when the opmode actually tells it
637 * after this call.
638 */
639 iwl_pcie_reset_ict(trans);
640
641 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
642 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
643
644 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
645 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
646 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
647 25000);
648 if (ret) {
649 IWL_ERR(trans, "Failed to resume the device (mac ready)\n");
650 return ret;
651 }
652
653 iwl_trans_pcie_tx_reset(trans);
654
655 ret = iwl_pcie_rx_init(trans);
656 if (ret) {
657 IWL_ERR(trans, "Failed to resume the device (RX reset)\n");
658 return ret;
659 }
660
661 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
662 CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE);
663
664 *status = IWL_D3_STATUS_ALIVE;
665 return 0;
Johannes Berg2dd4f9f2012-03-05 11:24:35 -0800666}
667
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +0200668static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
Emmanuel Grumbacha27367d2011-07-04 09:06:44 +0300669{
Emmanuel Grumbach46200202013-03-13 16:38:32 +0200670 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Johannes Bergc9eec952012-03-06 13:30:43 -0800671 bool hw_rfkill;
Johannes Berga8b691e2012-12-27 23:08:06 +0100672 int err;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +0300673
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200674 err = iwl_pcie_prepare_card_hw(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200675 if (err) {
Johannes Bergd6f1c312012-06-28 16:49:29 +0200676 IWL_ERR(trans, "Error while preparing HW: %d\n", err);
Johannes Berga8b691e2012-12-27 23:08:06 +0100677 return err;
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200678 }
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200679
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200680 iwl_pcie_apm_init(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200681
Emmanuel Grumbach226c02c2012-03-28 10:33:09 +0200682 /* From now on, the op_mode will be kept updated about RF kill state */
683 iwl_enable_rfkill_int(trans);
684
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200685 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach46200202013-03-13 16:38:32 +0200686 if (hw_rfkill)
687 set_bit(STATUS_RFKILL, &trans_pcie->status);
688 else
689 clear_bit(STATUS_RFKILL, &trans_pcie->status);
Johannes Bergc9eec952012-03-06 13:30:43 -0800690 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbachd48e2072012-01-08 13:48:21 +0200691
Johannes Berga8b691e2012-12-27 23:08:06 +0100692 return 0;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300693}
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700694
Emmanuel Grumbach218733c2012-03-31 08:28:38 -0700695static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans,
696 bool op_mode_leaving)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200697{
Johannes Berg20d3b642012-05-16 22:54:29 +0200698 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +0200699 bool hw_rfkill;
Emmanuel Grumbach218733c2012-03-31 08:28:38 -0700700 unsigned long flags;
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +0200701
David Spinadelee7d7372012-08-12 08:14:04 +0300702 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
703 iwl_disable_interrupts(trans);
704 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
705
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200706 iwl_pcie_apm_stop(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200707
Emmanuel Grumbach218733c2012-03-31 08:28:38 -0700708 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
709 iwl_disable_interrupts(trans);
710 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
711
Emmanuel Grumbach8d96bb62012-12-04 22:53:30 +0200712 iwl_pcie_disable_ict(trans);
713
Emmanuel Grumbach218733c2012-03-31 08:28:38 -0700714 if (!op_mode_leaving) {
715 /*
716 * Even if we stop the HW, we still want the RF kill
717 * interrupt
718 */
719 iwl_enable_rfkill_int(trans);
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +0200720
Emmanuel Grumbach218733c2012-03-31 08:28:38 -0700721 /*
722 * Check again since the RF kill state may have changed while
723 * all the interrupts were disabled, in this case we couldn't
724 * receive the RF kill interrupt and update the state in the
725 * op_mode.
726 */
727 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach46200202013-03-13 16:38:32 +0200728 if (hw_rfkill)
729 set_bit(STATUS_RFKILL, &trans_pcie->status);
730 else
731 clear_bit(STATUS_RFKILL, &trans_pcie->status);
Emmanuel Grumbach218733c2012-03-31 08:28:38 -0700732 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
733 }
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200734}
735
Emmanuel Grumbach03905492012-01-03 13:48:07 +0200736static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
737{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -0800738 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +0200739}
740
741static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
742{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -0800743 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +0200744}
745
746static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
747{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -0800748 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +0200749}
750
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +0200751static u32 iwl_trans_pcie_read_prph(struct iwl_trans *trans, u32 reg)
752{
Amnon Pazf9477c12013-02-27 11:28:16 +0200753 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_RADDR,
754 ((reg & 0x000FFFFF) | (3 << 24)));
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +0200755 return iwl_trans_pcie_read32(trans, HBUS_TARG_PRPH_RDAT);
756}
757
758static void iwl_trans_pcie_write_prph(struct iwl_trans *trans, u32 addr,
759 u32 val)
760{
761 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WADDR,
Amnon Pazf9477c12013-02-27 11:28:16 +0200762 ((addr & 0x000FFFFF) | (3 << 24)));
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +0200763 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WDAT, val);
764}
765
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800766static void iwl_trans_pcie_configure(struct iwl_trans *trans,
Johannes Berg9eae88f2012-03-15 13:26:52 -0700767 const struct iwl_trans_config *trans_cfg)
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800768{
769 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
770
771 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
Emmanuel Grumbachb04db9a2012-06-21 11:53:44 +0300772 trans_pcie->cmd_fifo = trans_cfg->cmd_fifo;
Johannes Bergd663ee72012-03-10 13:00:07 -0800773 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
774 trans_pcie->n_no_reclaim_cmds = 0;
775 else
776 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
777 if (trans_pcie->n_no_reclaim_cmds)
778 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
779 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
Johannes Berg9eae88f2012-03-15 13:26:52 -0700780
Johannes Bergb2cf4102012-04-09 17:46:51 -0700781 trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
782 if (trans_pcie->rx_buf_size_8k)
783 trans_pcie->rx_page_order = get_order(8 * 1024);
784 else
785 trans_pcie->rx_page_order = get_order(4 * 1024);
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700786
787 trans_pcie->wd_timeout =
788 msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
Johannes Bergd9fb6462012-03-26 08:23:39 -0700789
790 trans_pcie->command_names = trans_cfg->command_names;
Emmanuel Grumbach046db342012-12-05 15:07:54 +0200791 trans_pcie->bc_table_dword = trans_cfg->bc_table_dword;
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800792}
793
Johannes Bergd1ff5252012-04-12 06:24:30 -0700794void iwl_trans_pcie_free(struct iwl_trans *trans)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700795{
Johannes Berg20d3b642012-05-16 22:54:29 +0200796 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800797
Johannes Berg0aa86df2012-12-27 22:58:21 +0100798 synchronize_irq(trans_pcie->pci_dev->irq);
Johannes Berg0aa86df2012-12-27 22:58:21 +0100799
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200800 iwl_pcie_tx_free(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200801 iwl_pcie_rx_free(trans);
Johannes Berg63791032012-09-06 15:33:42 +0200802
Johannes Berga8b691e2012-12-27 23:08:06 +0100803 free_irq(trans_pcie->pci_dev->irq, trans);
804 iwl_pcie_free_ict(trans);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800805
806 pci_disable_msi(trans_pcie->pci_dev);
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -0800807 iounmap(trans_pcie->hw_base);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800808 pci_release_regions(trans_pcie->pci_dev);
809 pci_disable_device(trans_pcie->pci_dev);
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +0300810 kmem_cache_destroy(trans->dev_cmd_pool);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800811
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700812 kfree(trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700813}
814
Don Fry47107e82012-03-15 13:27:06 -0700815static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
816{
817 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
818
819 if (state)
Don Fry01d651d2012-03-23 08:34:31 -0700820 set_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
Don Fry47107e82012-03-15 13:27:06 -0700821 else
Don Fry01d651d2012-03-23 08:34:31 -0700822 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
Don Fry47107e82012-03-15 13:27:06 -0700823}
824
Johannes Bergc01a4042011-09-15 11:46:45 -0700825#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -0700826static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
827{
Emmanuel Grumbach57210f72011-08-25 23:10:52 -0700828 return 0;
829}
830
831static int iwl_trans_pcie_resume(struct iwl_trans *trans)
832{
Johannes Bergc9eec952012-03-06 13:30:43 -0800833 bool hw_rfkill;
Emmanuel Grumbach57210f72011-08-25 23:10:52 -0700834
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +0200835 iwl_enable_rfkill_int(trans);
836
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200837 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach7120d982012-02-09 16:08:15 +0200838 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbach57210f72011-08-25 23:10:52 -0700839
840 return 0;
841}
Johannes Bergc01a4042011-09-15 11:46:45 -0700842#endif /* CONFIG_PM_SLEEP */
Emmanuel Grumbach57210f72011-08-25 23:10:52 -0700843
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200844static bool iwl_trans_pcie_grab_nic_access(struct iwl_trans *trans, bool silent,
845 unsigned long *flags)
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200846{
847 int ret;
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200848 struct iwl_trans_pcie *pcie_trans = IWL_TRANS_GET_PCIE_TRANS(trans);
849 spin_lock_irqsave(&pcie_trans->reg_lock, *flags);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200850
851 /* this bit wakes up the NIC */
Lilach Edelsteine139dc42013-01-13 13:31:10 +0200852 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
853 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200854
855 /*
856 * These bits say the device is running, and should keep running for
857 * at least a short while (at least as long as MAC_ACCESS_REQ stays 1),
858 * but they do not indicate that embedded SRAM is restored yet;
859 * 3945 and 4965 have volatile SRAM, and must save/restore contents
860 * to/from host DRAM when sleeping/waking for power-saving.
861 * Each direction takes approximately 1/4 millisecond; with this
862 * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a
863 * series of register accesses are expected (e.g. reading Event Log),
864 * to keep device from sleeping.
865 *
866 * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that
867 * SRAM is okay/restored. We don't check that here because this call
868 * is just for hardware register access; but GP1 MAC_SLEEP check is a
869 * good idea before accessing 3945/4965 SRAM (e.g. reading Event Log).
870 *
871 * 5000 series and later (including 1000 series) have non-volatile SRAM,
872 * and do not save/restore SRAM when power cycling.
873 */
874 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
875 CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
876 (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
877 CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000);
878 if (unlikely(ret < 0)) {
879 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_FORCE_NMI);
880 if (!silent) {
881 u32 val = iwl_read32(trans, CSR_GP_CNTRL);
882 WARN_ONCE(1,
883 "Timeout waiting for hardware access (CSR_GP_CNTRL 0x%08x)\n",
884 val);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200885 spin_unlock_irqrestore(&pcie_trans->reg_lock, *flags);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200886 return false;
887 }
888 }
889
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200890 /*
891 * Fool sparse by faking we release the lock - sparse will
892 * track nic_access anyway.
893 */
894 __release(&pcie_trans->reg_lock);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200895 return true;
896}
897
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200898static void iwl_trans_pcie_release_nic_access(struct iwl_trans *trans,
899 unsigned long *flags)
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200900{
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200901 struct iwl_trans_pcie *pcie_trans = IWL_TRANS_GET_PCIE_TRANS(trans);
902
903 lockdep_assert_held(&pcie_trans->reg_lock);
904
905 /*
906 * Fool sparse by faking we acquiring the lock - sparse will
907 * track nic_access anyway.
908 */
909 __acquire(&pcie_trans->reg_lock);
910
Lilach Edelsteine139dc42013-01-13 13:31:10 +0200911 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
912 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200913 /*
914 * Above we read the CSR_GP_CNTRL register, which will flush
915 * any previous writes, but we need the write that clears the
916 * MAC_ACCESS_REQ bit to be performed before any other writes
917 * scheduled on different CPUs (after we drop reg_lock).
918 */
919 mmiowb();
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200920 spin_unlock_irqrestore(&pcie_trans->reg_lock, *flags);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200921}
922
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +0200923static int iwl_trans_pcie_read_mem(struct iwl_trans *trans, u32 addr,
924 void *buf, int dwords)
925{
926 unsigned long flags;
927 int offs, ret = 0;
928 u32 *vals = buf;
929
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200930 if (iwl_trans_grab_nic_access(trans, false, &flags)) {
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +0200931 iwl_write32(trans, HBUS_TARG_MEM_RADDR, addr);
932 for (offs = 0; offs < dwords; offs++)
933 vals[offs] = iwl_read32(trans, HBUS_TARG_MEM_RDAT);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200934 iwl_trans_release_nic_access(trans, &flags);
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +0200935 } else {
936 ret = -EBUSY;
937 }
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +0200938 return ret;
939}
940
941static int iwl_trans_pcie_write_mem(struct iwl_trans *trans, u32 addr,
942 void *buf, int dwords)
943{
944 unsigned long flags;
945 int offs, ret = 0;
946 u32 *vals = buf;
947
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200948 if (iwl_trans_grab_nic_access(trans, false, &flags)) {
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +0200949 iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr);
950 for (offs = 0; offs < dwords; offs++)
Emmanuel Grumbach01387ff2013-01-09 11:37:59 +0200951 iwl_write32(trans, HBUS_TARG_MEM_WDAT,
952 vals ? vals[offs] : 0);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200953 iwl_trans_release_nic_access(trans, &flags);
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +0200954 } else {
955 ret = -EBUSY;
956 }
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +0200957 return ret;
958}
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200959
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -0700960#define IWL_FLUSH_WAIT_MS 2000
961
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200962static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -0700963{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700964 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200965 struct iwl_txq *txq;
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -0700966 struct iwl_queue *q;
967 int cnt;
968 unsigned long now = jiffies;
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +0200969 u32 scd_sram_addr;
970 u8 buf[16];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -0700971 int ret = 0;
972
973 /* waiting for all the tx frames complete might take a while */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700974 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -0800975 if (cnt == trans_pcie->cmd_queue)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -0700976 continue;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700977 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -0700978 q = &txq->q;
979 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
980 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
981 msleep(1);
982
983 if (q->read_ptr != q->write_ptr) {
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +0200984 IWL_ERR(trans,
985 "fail to flush all tx fifo queues Q %d\n", cnt);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -0700986 ret = -ETIMEDOUT;
987 break;
988 }
989 }
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +0200990
991 if (!ret)
992 return 0;
993
994 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
995 txq->q.read_ptr, txq->q.write_ptr);
996
997 scd_sram_addr = trans_pcie->scd_base_addr +
998 SCD_TX_STTS_QUEUE_OFFSET(txq->q.id);
999 iwl_trans_read_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));
1000
1001 iwl_print_hex_error(trans, buf, sizeof(buf));
1002
1003 for (cnt = 0; cnt < FH_TCSR_CHNL_NUM; cnt++)
1004 IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", cnt,
1005 iwl_read_direct32(trans, FH_TX_TRB_REG(cnt)));
1006
1007 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
1008 u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(cnt));
1009 u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
1010 bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
1011 u32 tbl_dw =
1012 iwl_trans_read_mem32(trans, trans_pcie->scd_base_addr +
1013 SCD_TRANS_TBL_OFFSET_QUEUE(cnt));
1014
1015 if (cnt & 0x1)
1016 tbl_dw = (tbl_dw & 0xFFFF0000) >> 16;
1017 else
1018 tbl_dw = tbl_dw & 0x0000FFFF;
1019
1020 IWL_ERR(trans,
1021 "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n",
1022 cnt, active ? "" : "in", fifo, tbl_dw,
1023 iwl_read_prph(trans,
1024 SCD_QUEUE_RDPTR(cnt)) & (txq->q.n_bd - 1),
1025 iwl_read_prph(trans, SCD_QUEUE_WRPTR(cnt)));
1026 }
1027
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001028 return ret;
1029}
1030
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001031static void iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans, u32 reg,
1032 u32 mask, u32 value)
1033{
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001034 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001035 unsigned long flags;
1036
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001037 spin_lock_irqsave(&trans_pcie->reg_lock, flags);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001038 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, value);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001039 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001040}
1041
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001042static const char *get_fh_string(int cmd)
1043{
Johannes Bergd9fb6462012-03-26 08:23:39 -07001044#define IWL_CMD(x) case x: return #x
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001045 switch (cmd) {
1046 IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
1047 IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
1048 IWL_CMD(FH_RSCSR_CHNL0_WPTR);
1049 IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
1050 IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
1051 IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
1052 IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
1053 IWL_CMD(FH_TSSR_TX_STATUS_REG);
1054 IWL_CMD(FH_TSSR_TX_ERROR_REG);
1055 default:
1056 return "UNKNOWN";
1057 }
Johannes Bergd9fb6462012-03-26 08:23:39 -07001058#undef IWL_CMD
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001059}
1060
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001061int iwl_pcie_dump_fh(struct iwl_trans *trans, char **buf)
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001062{
1063 int i;
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001064 static const u32 fh_tbl[] = {
1065 FH_RSCSR_CHNL0_STTS_WPTR_REG,
1066 FH_RSCSR_CHNL0_RBDCB_BASE_REG,
1067 FH_RSCSR_CHNL0_WPTR,
1068 FH_MEM_RCSR_CHNL0_CONFIG_REG,
1069 FH_MEM_RSSR_SHARED_CTRL_REG,
1070 FH_MEM_RSSR_RX_STATUS_REG,
1071 FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
1072 FH_TSSR_TX_STATUS_REG,
1073 FH_TSSR_TX_ERROR_REG
1074 };
Johannes Berg94543a82012-08-21 18:57:10 +02001075
1076#ifdef CONFIG_IWLWIFI_DEBUGFS
1077 if (buf) {
1078 int pos = 0;
1079 size_t bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
1080
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001081 *buf = kmalloc(bufsz, GFP_KERNEL);
1082 if (!*buf)
1083 return -ENOMEM;
Johannes Berg94543a82012-08-21 18:57:10 +02001084
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001085 pos += scnprintf(*buf + pos, bufsz - pos,
1086 "FH register values:\n");
Johannes Berg94543a82012-08-21 18:57:10 +02001087
1088 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++)
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001089 pos += scnprintf(*buf + pos, bufsz - pos,
1090 " %34s: 0X%08x\n",
1091 get_fh_string(fh_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001092 iwl_read_direct32(trans, fh_tbl[i]));
Johannes Berg94543a82012-08-21 18:57:10 +02001093
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001094 return pos;
1095 }
1096#endif
Johannes Berg94543a82012-08-21 18:57:10 +02001097
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001098 IWL_ERR(trans, "FH register values:\n");
Johannes Berg94543a82012-08-21 18:57:10 +02001099 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++)
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001100 IWL_ERR(trans, " %34s: 0X%08x\n",
1101 get_fh_string(fh_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001102 iwl_read_direct32(trans, fh_tbl[i]));
Johannes Berg94543a82012-08-21 18:57:10 +02001103
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001104 return 0;
1105}
1106
1107static const char *get_csr_string(int cmd)
1108{
Johannes Bergd9fb6462012-03-26 08:23:39 -07001109#define IWL_CMD(x) case x: return #x
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001110 switch (cmd) {
1111 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1112 IWL_CMD(CSR_INT_COALESCING);
1113 IWL_CMD(CSR_INT);
1114 IWL_CMD(CSR_INT_MASK);
1115 IWL_CMD(CSR_FH_INT_STATUS);
1116 IWL_CMD(CSR_GPIO_IN);
1117 IWL_CMD(CSR_RESET);
1118 IWL_CMD(CSR_GP_CNTRL);
1119 IWL_CMD(CSR_HW_REV);
1120 IWL_CMD(CSR_EEPROM_REG);
1121 IWL_CMD(CSR_EEPROM_GP);
1122 IWL_CMD(CSR_OTP_GP_REG);
1123 IWL_CMD(CSR_GIO_REG);
1124 IWL_CMD(CSR_GP_UCODE_REG);
1125 IWL_CMD(CSR_GP_DRIVER_REG);
1126 IWL_CMD(CSR_UCODE_DRV_GP1);
1127 IWL_CMD(CSR_UCODE_DRV_GP2);
1128 IWL_CMD(CSR_LED_REG);
1129 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1130 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1131 IWL_CMD(CSR_ANA_PLL_CFG);
1132 IWL_CMD(CSR_HW_REV_WA_REG);
1133 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1134 default:
1135 return "UNKNOWN";
1136 }
Johannes Bergd9fb6462012-03-26 08:23:39 -07001137#undef IWL_CMD
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001138}
1139
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001140void iwl_pcie_dump_csr(struct iwl_trans *trans)
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001141{
1142 int i;
1143 static const u32 csr_tbl[] = {
1144 CSR_HW_IF_CONFIG_REG,
1145 CSR_INT_COALESCING,
1146 CSR_INT,
1147 CSR_INT_MASK,
1148 CSR_FH_INT_STATUS,
1149 CSR_GPIO_IN,
1150 CSR_RESET,
1151 CSR_GP_CNTRL,
1152 CSR_HW_REV,
1153 CSR_EEPROM_REG,
1154 CSR_EEPROM_GP,
1155 CSR_OTP_GP_REG,
1156 CSR_GIO_REG,
1157 CSR_GP_UCODE_REG,
1158 CSR_GP_DRIVER_REG,
1159 CSR_UCODE_DRV_GP1,
1160 CSR_UCODE_DRV_GP2,
1161 CSR_LED_REG,
1162 CSR_DRAM_INT_TBL_REG,
1163 CSR_GIO_CHICKEN_BITS,
1164 CSR_ANA_PLL_CFG,
1165 CSR_HW_REV_WA_REG,
1166 CSR_DBG_HPET_MEM_REG
1167 };
1168 IWL_ERR(trans, "CSR values:\n");
1169 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1170 "CSR_INT_PERIODIC_REG)\n");
1171 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1172 IWL_ERR(trans, " %25s: 0X%08x\n",
1173 get_csr_string(csr_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001174 iwl_read32(trans, csr_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001175 }
1176}
1177
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -07001178#ifdef CONFIG_IWLWIFI_DEBUGFS
1179/* create and remove of files */
1180#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001181 if (!debugfs_create_file(#name, mode, parent, trans, \
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -07001182 &iwl_dbgfs_##name##_ops)) \
Meenakshi Venkataraman9da987a2012-07-16 18:43:56 -07001183 goto err; \
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -07001184} while (0)
1185
1186/* file operation */
1187#define DEBUGFS_READ_FUNC(name) \
1188static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
1189 char __user *user_buf, \
1190 size_t count, loff_t *ppos);
1191
1192#define DEBUGFS_WRITE_FUNC(name) \
1193static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
1194 const char __user *user_buf, \
1195 size_t count, loff_t *ppos);
1196
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -07001197#define DEBUGFS_READ_FILE_OPS(name) \
1198 DEBUGFS_READ_FUNC(name); \
1199static const struct file_operations iwl_dbgfs_##name##_ops = { \
1200 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001201 .open = simple_open, \
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -07001202 .llseek = generic_file_llseek, \
1203};
1204
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001205#define DEBUGFS_WRITE_FILE_OPS(name) \
1206 DEBUGFS_WRITE_FUNC(name); \
1207static const struct file_operations iwl_dbgfs_##name##_ops = { \
1208 .write = iwl_dbgfs_##name##_write, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001209 .open = simple_open, \
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001210 .llseek = generic_file_llseek, \
1211};
1212
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -07001213#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
1214 DEBUGFS_READ_FUNC(name); \
1215 DEBUGFS_WRITE_FUNC(name); \
1216static const struct file_operations iwl_dbgfs_##name##_ops = { \
1217 .write = iwl_dbgfs_##name##_write, \
1218 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001219 .open = simple_open, \
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -07001220 .llseek = generic_file_llseek, \
1221};
1222
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -07001223static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001224 char __user *user_buf,
1225 size_t count, loff_t *ppos)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001226{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001227 struct iwl_trans *trans = file->private_data;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001228 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001229 struct iwl_txq *txq;
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -07001230 struct iwl_queue *q;
1231 char *buf;
1232 int pos = 0;
1233 int cnt;
1234 int ret;
Wey-Yi Guy1745e442012-03-09 11:13:40 -08001235 size_t bufsz;
1236
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001237 bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -07001238
Johannes Bergf9e75442012-03-30 09:37:39 +02001239 if (!trans_pcie->txq)
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -07001240 return -EAGAIN;
Johannes Bergf9e75442012-03-30 09:37:39 +02001241
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -07001242 buf = kzalloc(bufsz, GFP_KERNEL);
1243 if (!buf)
1244 return -ENOMEM;
1245
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001246 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001247 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -07001248 q = &txq->q;
1249 pos += scnprintf(buf + pos, bufsz - pos,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001250 "hwq %.2d: read=%u write=%u use=%d stop=%d\n",
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -07001251 cnt, q->read_ptr, q->write_ptr,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001252 !!test_bit(cnt, trans_pcie->queue_used),
1253 !!test_bit(cnt, trans_pcie->queue_stopped));
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -07001254 }
1255 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1256 kfree(buf);
1257 return ret;
1258}
1259
1260static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001261 char __user *user_buf,
1262 size_t count, loff_t *ppos)
1263{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001264 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001265 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001266 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -07001267 char buf[256];
1268 int pos = 0;
1269 const size_t bufsz = sizeof(buf);
1270
1271 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1272 rxq->read);
1273 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1274 rxq->write);
1275 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1276 rxq->free_count);
1277 if (rxq->rb_stts) {
1278 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1279 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1280 } else {
1281 pos += scnprintf(buf + pos, bufsz - pos,
1282 "closed_rb_num: Not Allocated\n");
1283 }
1284 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1285}
1286
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001287static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1288 char __user *user_buf,
Johannes Berg20d3b642012-05-16 22:54:29 +02001289 size_t count, loff_t *ppos)
1290{
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001291 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001292 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001293 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1294
1295 int pos = 0;
1296 char *buf;
1297 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1298 ssize_t ret;
1299
1300 buf = kzalloc(bufsz, GFP_KERNEL);
Johannes Bergf9e75442012-03-30 09:37:39 +02001301 if (!buf)
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001302 return -ENOMEM;
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001303
1304 pos += scnprintf(buf + pos, bufsz - pos,
1305 "Interrupt Statistics Report:\n");
1306
1307 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1308 isr_stats->hw);
1309 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1310 isr_stats->sw);
1311 if (isr_stats->sw || isr_stats->hw) {
1312 pos += scnprintf(buf + pos, bufsz - pos,
1313 "\tLast Restarting Code: 0x%X\n",
1314 isr_stats->err_code);
1315 }
1316#ifdef CONFIG_IWLWIFI_DEBUG
1317 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1318 isr_stats->sch);
1319 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1320 isr_stats->alive);
1321#endif
1322 pos += scnprintf(buf + pos, bufsz - pos,
1323 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1324
1325 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1326 isr_stats->ctkill);
1327
1328 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1329 isr_stats->wakeup);
1330
1331 pos += scnprintf(buf + pos, bufsz - pos,
1332 "Rx command responses:\t\t %u\n", isr_stats->rx);
1333
1334 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1335 isr_stats->tx);
1336
1337 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1338 isr_stats->unhandled);
1339
1340 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1341 kfree(buf);
1342 return ret;
1343}
1344
1345static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1346 const char __user *user_buf,
1347 size_t count, loff_t *ppos)
1348{
1349 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001350 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001351 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1352
1353 char buf[8];
1354 int buf_size;
1355 u32 reset_flag;
1356
1357 memset(buf, 0, sizeof(buf));
1358 buf_size = min(count, sizeof(buf) - 1);
1359 if (copy_from_user(buf, user_buf, buf_size))
1360 return -EFAULT;
1361 if (sscanf(buf, "%x", &reset_flag) != 1)
1362 return -EFAULT;
1363 if (reset_flag == 0)
1364 memset(isr_stats, 0, sizeof(*isr_stats));
1365
1366 return count;
1367}
1368
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001369static ssize_t iwl_dbgfs_csr_write(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001370 const char __user *user_buf,
1371 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001372{
1373 struct iwl_trans *trans = file->private_data;
1374 char buf[8];
1375 int buf_size;
1376 int csr;
1377
1378 memset(buf, 0, sizeof(buf));
1379 buf_size = min(count, sizeof(buf) - 1);
1380 if (copy_from_user(buf, user_buf, buf_size))
1381 return -EFAULT;
1382 if (sscanf(buf, "%d", &csr) != 1)
1383 return -EFAULT;
1384
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001385 iwl_pcie_dump_csr(trans);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001386
1387 return count;
1388}
1389
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001390static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001391 char __user *user_buf,
1392 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001393{
1394 struct iwl_trans *trans = file->private_data;
Johannes Berg94543a82012-08-21 18:57:10 +02001395 char *buf = NULL;
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001396 int pos = 0;
1397 ssize_t ret = -EFAULT;
1398
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001399 ret = pos = iwl_pcie_dump_fh(trans, &buf);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001400 if (buf) {
1401 ret = simple_read_from_buffer(user_buf,
1402 count, ppos, buf, pos);
1403 kfree(buf);
1404 }
1405
1406 return ret;
1407}
1408
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001409DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001410DEBUGFS_READ_FILE_OPS(fh_reg);
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -07001411DEBUGFS_READ_FILE_OPS(rx_queue);
1412DEBUGFS_READ_FILE_OPS(tx_queue);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001413DEBUGFS_WRITE_FILE_OPS(csr);
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -07001414
1415/*
1416 * Create the debugfs files and directories
1417 *
1418 */
1419static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +02001420 struct dentry *dir)
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -07001421{
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -07001422 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
1423 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001424 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001425 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
1426 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -07001427 return 0;
Meenakshi Venkataraman9da987a2012-07-16 18:43:56 -07001428
1429err:
1430 IWL_ERR(trans, "failed to create the trans debugfs entry\n");
1431 return -ENOMEM;
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -07001432}
1433#else
1434static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +02001435 struct dentry *dir)
1436{
1437 return 0;
1438}
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -07001439#endif /*CONFIG_IWLWIFI_DEBUGFS */
1440
Johannes Bergd1ff5252012-04-12 06:24:30 -07001441static const struct iwl_trans_ops trans_ops_pcie = {
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001442 .start_hw = iwl_trans_pcie_start_hw,
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001443 .stop_hw = iwl_trans_pcie_stop_hw,
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001444 .fw_alive = iwl_trans_pcie_fw_alive,
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001445 .start_fw = iwl_trans_pcie_start_fw,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001446 .stop_device = iwl_trans_pcie_stop_device,
1447
Johannes Bergddaf5a52013-01-08 11:25:44 +01001448 .d3_suspend = iwl_trans_pcie_d3_suspend,
1449 .d3_resume = iwl_trans_pcie_d3_resume,
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001450
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001451 .send_cmd = iwl_trans_pcie_send_hcmd,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001452
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001453 .tx = iwl_trans_pcie_tx,
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001454 .reclaim = iwl_trans_pcie_reclaim,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001455
Emmanuel Grumbachd0624be2012-05-29 13:07:30 +03001456 .txq_disable = iwl_trans_pcie_txq_disable,
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03001457 .txq_enable = iwl_trans_pcie_txq_enable,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001458
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -07001459 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001460
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001461 .wait_tx_queue_empty = iwl_trans_pcie_wait_txq_empty,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001462
Johannes Bergc01a4042011-09-15 11:46:45 -07001463#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001464 .suspend = iwl_trans_pcie_suspend,
1465 .resume = iwl_trans_pcie_resume,
Johannes Bergc01a4042011-09-15 11:46:45 -07001466#endif
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001467 .write8 = iwl_trans_pcie_write8,
1468 .write32 = iwl_trans_pcie_write32,
1469 .read32 = iwl_trans_pcie_read32,
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +02001470 .read_prph = iwl_trans_pcie_read_prph,
1471 .write_prph = iwl_trans_pcie_write_prph,
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001472 .read_mem = iwl_trans_pcie_read_mem,
1473 .write_mem = iwl_trans_pcie_write_mem,
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001474 .configure = iwl_trans_pcie_configure,
Don Fry47107e82012-03-15 13:27:06 -07001475 .set_pmi = iwl_trans_pcie_set_pmi,
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001476 .grab_nic_access = iwl_trans_pcie_grab_nic_access,
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001477 .release_nic_access = iwl_trans_pcie_release_nic_access,
1478 .set_bits_mask = iwl_trans_pcie_set_bits_mask,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001479};
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001480
Emmanuel Grumbach87ce05a2012-03-26 09:03:18 -07001481struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001482 const struct pci_device_id *ent,
1483 const struct iwl_cfg *cfg)
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001484{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001485 struct iwl_trans_pcie *trans_pcie;
1486 struct iwl_trans *trans;
1487 u16 pci_cmd;
1488 int err;
1489
1490 trans = kzalloc(sizeof(struct iwl_trans) +
Johannes Berg20d3b642012-05-16 22:54:29 +02001491 sizeof(struct iwl_trans_pcie), GFP_KERNEL);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001492
Emmanuel Grumbachdbeca582012-11-13 13:19:33 +02001493 if (!trans)
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001494 return NULL;
1495
1496 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1497
1498 trans->ops = &trans_ops_pcie;
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001499 trans->cfg = cfg;
Johannes Berg2bfb5092012-12-27 21:43:48 +01001500 trans_lockdep_init(trans);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001501 trans_pcie->trans = trans;
Johannes Berg7b114882012-02-05 13:55:11 -08001502 spin_lock_init(&trans_pcie->irq_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001503 spin_lock_init(&trans_pcie->reg_lock);
Johannes Berg13df1aa2012-03-06 13:31:00 -08001504 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001505
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001506 if (pci_enable_device(pdev)) {
1507 err = -ENODEV;
1508 goto out_no_pci;
1509 }
1510
Emmanuel Grumbach67bdd3c2013-07-29 23:05:18 +03001511 /* W/A - seems to solve weird behavior. We need to remove this if we
1512 * don't want to stay in L1 all the time. This wastes a lot of power */
1513 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
1514 PCIE_LINK_STATE_CLKPM);
1515
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001516 pci_set_master(pdev);
1517
1518 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
1519 if (!err)
1520 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
1521 if (err) {
1522 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
1523 if (!err)
1524 err = pci_set_consistent_dma_mask(pdev,
Johannes Berg20d3b642012-05-16 22:54:29 +02001525 DMA_BIT_MASK(32));
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001526 /* both attempts failed: */
1527 if (err) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07001528 dev_err(&pdev->dev, "No suitable DMA available\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001529 goto out_pci_disable_device;
1530 }
1531 }
1532
1533 err = pci_request_regions(pdev, DRV_NAME);
1534 if (err) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07001535 dev_err(&pdev->dev, "pci_request_regions failed\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001536 goto out_pci_disable_device;
1537 }
1538
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001539 trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001540 if (!trans_pcie->hw_base) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07001541 dev_err(&pdev->dev, "pci_ioremap_bar failed\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001542 err = -ENODEV;
1543 goto out_pci_release_regions;
1544 }
1545
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001546 /* We disable the RETRY_TIMEOUT register (0x41) to keep
1547 * PCI Tx retries from interfering with C3 CPU state */
1548 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
1549
1550 err = pci_enable_msi(pdev);
Emmanuel Grumbach9f904b32012-11-13 13:35:43 +02001551 if (err) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07001552 dev_err(&pdev->dev, "pci_enable_msi failed(0X%x)\n", err);
Emmanuel Grumbach9f904b32012-11-13 13:35:43 +02001553 /* enable rfkill interrupt: hw bug w/a */
1554 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
1555 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
1556 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
1557 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
1558 }
1559 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001560
1561 trans->dev = &pdev->dev;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001562 trans_pcie->pci_dev = pdev;
Emmanuel Grumbach08079a42012-01-09 16:23:00 +02001563 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
Emmanuel Grumbach99673ee2012-01-08 21:19:45 +02001564 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
Emmanuel Grumbach9ca85962012-01-08 21:19:45 +02001565 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
1566 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001567
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08001568 /* Initialize the wait queue for commands */
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001569 init_waitqueue_head(&trans_pcie->wait_command_queue);
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08001570
Johannes Berg3ec45882012-07-12 13:56:28 +02001571 snprintf(trans->dev_cmd_pool_name, sizeof(trans->dev_cmd_pool_name),
1572 "iwl_cmd_pool:%s", dev_name(trans->dev));
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001573
1574 trans->dev_cmd_headroom = 0;
1575 trans->dev_cmd_pool =
Johannes Berg3ec45882012-07-12 13:56:28 +02001576 kmem_cache_create(trans->dev_cmd_pool_name,
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001577 sizeof(struct iwl_device_cmd)
1578 + trans->dev_cmd_headroom,
1579 sizeof(void *),
1580 SLAB_HWCACHE_ALIGN,
1581 NULL);
1582
1583 if (!trans->dev_cmd_pool)
1584 goto out_pci_disable_msi;
1585
Johannes Berga8b691e2012-12-27 23:08:06 +01001586 trans_pcie->inta_mask = CSR_INI_SET_MASK;
1587
Johannes Berga8b691e2012-12-27 23:08:06 +01001588 if (iwl_pcie_alloc_ict(trans))
1589 goto out_free_cmd_pool;
1590
Johannes Berg2bfb5092012-12-27 21:43:48 +01001591 if (request_threaded_irq(pdev->irq, iwl_pcie_isr_ict,
1592 iwl_pcie_irq_handler,
1593 IRQF_SHARED, DRV_NAME, trans)) {
Johannes Berga8b691e2012-12-27 23:08:06 +01001594 IWL_ERR(trans, "Error allocating IRQ %d\n", pdev->irq);
1595 goto out_free_ict;
1596 }
1597
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001598 return trans;
1599
Johannes Berga8b691e2012-12-27 23:08:06 +01001600out_free_ict:
1601 iwl_pcie_free_ict(trans);
1602out_free_cmd_pool:
1603 kmem_cache_destroy(trans->dev_cmd_pool);
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001604out_pci_disable_msi:
1605 pci_disable_msi(pdev);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001606out_pci_release_regions:
1607 pci_release_regions(pdev);
1608out_pci_disable_device:
1609 pci_disable_device(pdev);
1610out_no_pci:
1611 kfree(trans);
1612 return NULL;
1613}