blob: 19c11e3b548118d6dea86dfe33aad0e3a012a024 [file] [log] [blame]
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -08008 * Copyright(c) 2007 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
26 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -080033 * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030034 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -080063#include <linux/pci.h>
64#include <linux/pci-aspm.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070065#include <linux/interrupt.h>
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -070066#include <linux/debugfs.h>
Emmanuel Grumbachcf614292012-01-08 16:33:58 +020067#include <linux/sched.h>
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070068#include <linux/bitops.h>
69#include <linux/gfp.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070070
Johannes Berg82575102012-04-03 16:44:37 -070071#include "iwl-drv.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030072#include "iwl-trans.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070073#include "iwl-csr.h"
74#include "iwl-prph.h"
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -070075#include "iwl-agn-hw.h"
Johannes Berg6468a012012-05-16 19:13:54 +020076#include "internal.h"
Emmanuel Grumbach02aca582011-06-28 08:58:41 -070077
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +020078static void iwl_pcie_set_pwr_vmain(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +030079{
80/*
81 * (for documentation purposes)
82 * to set power to V_AUX, do:
83
84 if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020085 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +030086 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
87 ~APMG_PS_CTRL_MSK_PWR_SRC);
88 */
89
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020090 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +030091 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
92 ~APMG_PS_CTRL_MSK_PWR_SRC);
93}
94
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +020095/* PCI registers */
96#define PCI_CFG_RETRY_TIMEOUT 0x041
97#define PCI_CFG_LINK_CTRL_VAL_L0S_EN 0x01
98#define PCI_CFG_LINK_CTRL_VAL_L1_EN 0x02
99
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200100static void iwl_pcie_apm_config(struct iwl_trans *trans)
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200101{
Johannes Berg20d3b642012-05-16 22:54:29 +0200102 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200103 u16 lctl;
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200104
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200105 /*
106 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
107 * Check if BIOS (or OS) enabled L1-ASPM on this device.
108 * If so (likely), disable L0S, so device moves directly L0->L1;
109 * costs negligible amount of power savings.
110 * If not (unlikely), enable L0S, so there is at least some
111 * power savings, even without L1.
112 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200113 pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, &lctl);
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200114
115 if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) ==
116 PCI_CFG_LINK_CTRL_VAL_L1_EN) {
117 /* L1-ASPM enabled; disable(!) L0S */
118 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
119 dev_printk(KERN_INFO, trans->dev,
120 "L1 Enabled; Disabling L0S\n");
121 } else {
122 /* L1-ASPM disabled; enable(!) L0S */
123 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
124 dev_printk(KERN_INFO, trans->dev,
125 "L1 Disabled; Enabling L0S\n");
126 }
Emmanuel Grumbachf6d0e9b2012-01-08 21:19:45 +0200127 trans->pm_support = !(lctl & PCI_CFG_LINK_CTRL_VAL_L0S_EN);
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200128}
129
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200130/*
131 * Start up NIC's basic functionality after it has been reset
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200132 * (e.g. after platform boot, or shutdown via iwl_pcie_apm_stop())
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200133 * NOTE: This does not load uCode nor start the embedded processor
134 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200135static int iwl_pcie_apm_init(struct iwl_trans *trans)
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200136{
Don Fry83626402012-03-07 09:52:37 -0800137 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200138 int ret = 0;
139 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
140
141 /*
142 * Use "set_bit" below rather than "write", to preserve any hardware
143 * bits already set by default after reset.
144 */
145
146 /* Disable L0S exit timer (platform NMI Work/Around) */
147 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
Johannes Berg20d3b642012-05-16 22:54:29 +0200148 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200149
150 /*
151 * Disable L0s without affecting L1;
152 * don't wait for ICH L0s (ICH bug W/A)
153 */
154 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
Johannes Berg20d3b642012-05-16 22:54:29 +0200155 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200156
157 /* Set FH wait threshold to maximum (HW error during stress W/A) */
158 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
159
160 /*
161 * Enable HAP INTA (interrupt from management bus) to
162 * wake device's PCI Express link L1a -> L0s
163 */
164 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200165 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200166
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200167 iwl_pcie_apm_config(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200168
169 /* Configure analog phase-lock-loop before activating to D0A */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700170 if (trans->cfg->base_params->pll_cfg_val)
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200171 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700172 trans->cfg->base_params->pll_cfg_val);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200173
174 /*
175 * Set "initialization complete" bit to move adapter from
176 * D0U* --> D0A* (powered-up active) state.
177 */
178 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
179
180 /*
181 * Wait for clock stabilization; once stabilized, access to
182 * device-internal resources is supported, e.g. iwl_write_prph()
183 * and accesses to uCode SRAM.
184 */
185 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +0200186 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
187 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200188 if (ret < 0) {
189 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
190 goto out;
191 }
192
193 /*
194 * Enable DMA clock and wait for it to stabilize.
195 *
196 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
197 * do not disable clocks. This preserves any hardware bits already
198 * set by default in "CLK_CTRL_REG" after reset.
199 */
200 iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
201 udelay(20);
202
203 /* Disable L1-Active */
204 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
205 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
206
Don Fry83626402012-03-07 09:52:37 -0800207 set_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200208
209out:
210 return ret;
211}
212
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200213static int iwl_pcie_apm_stop_master(struct iwl_trans *trans)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200214{
215 int ret = 0;
216
217 /* stop device's busmaster DMA activity */
218 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
219
220 ret = iwl_poll_bit(trans, CSR_RESET,
Johannes Berg20d3b642012-05-16 22:54:29 +0200221 CSR_RESET_REG_FLAG_MASTER_DISABLED,
222 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200223 if (ret)
224 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
225
226 IWL_DEBUG_INFO(trans, "stop master\n");
227
228 return ret;
229}
230
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200231static void iwl_pcie_apm_stop(struct iwl_trans *trans)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200232{
Don Fry83626402012-03-07 09:52:37 -0800233 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200234 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
235
Don Fry83626402012-03-07 09:52:37 -0800236 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200237
238 /* Stop device's DMA activity */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200239 iwl_pcie_apm_stop_master(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200240
241 /* Reset the entire device */
242 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
243
244 udelay(10);
245
246 /*
247 * Clear "initialization complete" bit to move adapter from
248 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
249 */
250 iwl_clear_bit(trans, CSR_GP_CNTRL,
251 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
252}
253
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200254static int iwl_pcie_nic_init(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300255{
Johannes Berg7b114882012-02-05 13:55:11 -0800256 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300257 unsigned long flags;
258
259 /* nic_init */
Johannes Berg7b114882012-02-05 13:55:11 -0800260 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200261 iwl_pcie_apm_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300262
263 /* Set interrupt coalescing calibration timer to default (512 usecs) */
Johannes Berg20d3b642012-05-16 22:54:29 +0200264 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_CALIB_TIMEOUT_DEF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300265
Johannes Berg7b114882012-02-05 13:55:11 -0800266 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300267
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200268 iwl_pcie_set_pwr_vmain(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300269
Johannes Bergecdb9752012-03-06 13:31:03 -0800270 iwl_op_mode_nic_config(trans->op_mode);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300271
272 /* Allocate the RX queue, or reset if it is already allocated */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200273 iwl_pcie_rx_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300274
275 /* Allocate or reset and init all Tx and Command queues */
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200276 if (iwl_pcie_tx_init(trans))
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300277 return -ENOMEM;
278
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700279 if (trans->cfg->base_params->shadow_reg_enable) {
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300280 /* enable shadow regs in HW */
Johannes Berg20d3b642012-05-16 22:54:29 +0200281 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
Meenakshi Venkataramand38069d2012-05-16 22:54:30 +0200282 IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300283 }
284
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300285 return 0;
286}
287
288#define HW_READY_TIMEOUT (50)
289
290/* Note: returns poll_bit return value, which is >= 0 if success */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200291static int iwl_pcie_set_hw_ready(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300292{
293 int ret;
294
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200295 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200296 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300297
298 /* See if we got it */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200299 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200300 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
301 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
302 HW_READY_TIMEOUT);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300303
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700304 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300305 return ret;
306}
307
308/* Note: returns standard 0/-ERROR code */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200309static int iwl_pcie_prepare_card_hw(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300310{
311 int ret;
Emmanuel Grumbach289e55012012-08-05 16:55:06 +0300312 int t = 0;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300313
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700314 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300315
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200316 ret = iwl_pcie_set_hw_ready(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200317 /* If the card is ready, exit 0 */
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300318 if (ret >= 0)
319 return 0;
320
321 /* If HW is not ready, prepare the conditions to check again */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200322 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200323 CSR_HW_IF_CONFIG_REG_PREPARE);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300324
Emmanuel Grumbach289e55012012-08-05 16:55:06 +0300325 do {
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200326 ret = iwl_pcie_set_hw_ready(trans);
Emmanuel Grumbach289e55012012-08-05 16:55:06 +0300327 if (ret >= 0)
328 return 0;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300329
Emmanuel Grumbach289e55012012-08-05 16:55:06 +0300330 usleep_range(200, 1000);
331 t += 200;
332 } while (t < 150000);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300333
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300334 return ret;
335}
336
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200337/*
338 * ucode
339 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200340static int iwl_pcie_load_firmware_chunk(struct iwl_trans *trans, u32 dst_addr,
Johannes Berg83f84d72012-09-10 11:50:18 +0200341 dma_addr_t phy_addr, u32 byte_cnt)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200342{
Johannes Berg13df1aa2012-03-06 13:31:00 -0800343 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200344 int ret;
345
Johannes Berg13df1aa2012-03-06 13:31:00 -0800346 trans_pcie->ucode_write_complete = false;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200347
348 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200349 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
350 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200351
352 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200353 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
354 dst_addr);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200355
356 iwl_write_direct32(trans,
Johannes Berg83f84d72012-09-10 11:50:18 +0200357 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
358 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200359
360 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200361 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
362 (iwl_get_dma_hi_addr(phy_addr)
363 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200364
365 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200366 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
367 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
368 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
369 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200370
371 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200372 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
373 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
374 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
375 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200376
Johannes Berg13df1aa2012-03-06 13:31:00 -0800377 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
378 trans_pcie->ucode_write_complete, 5 * HZ);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200379 if (!ret) {
Johannes Berg83f84d72012-09-10 11:50:18 +0200380 IWL_ERR(trans, "Failed to load firmware chunk!\n");
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200381 return -ETIMEDOUT;
382 }
383
384 return 0;
385}
386
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200387static int iwl_pcie_load_section(struct iwl_trans *trans, u8 section_num,
Johannes Berg83f84d72012-09-10 11:50:18 +0200388 const struct fw_desc *section)
389{
390 u8 *v_addr;
391 dma_addr_t p_addr;
392 u32 offset;
393 int ret = 0;
394
395 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
396 section_num);
397
398 v_addr = dma_alloc_coherent(trans->dev, PAGE_SIZE, &p_addr, GFP_KERNEL);
399 if (!v_addr)
400 return -ENOMEM;
401
402 for (offset = 0; offset < section->len; offset += PAGE_SIZE) {
403 u32 copy_size;
404
405 copy_size = min_t(u32, PAGE_SIZE, section->len - offset);
406
407 memcpy(v_addr, (u8 *)section->data + offset, copy_size);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200408 ret = iwl_pcie_load_firmware_chunk(trans,
409 section->offset + offset,
410 p_addr, copy_size);
Johannes Berg83f84d72012-09-10 11:50:18 +0200411 if (ret) {
412 IWL_ERR(trans,
413 "Could not load the [%d] uCode section\n",
414 section_num);
415 break;
416 }
417 }
418
419 dma_free_coherent(trans->dev, PAGE_SIZE, v_addr, p_addr);
420 return ret;
421}
422
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200423static int iwl_pcie_load_given_ucode(struct iwl_trans *trans,
Johannes Berg0692fe42012-03-06 13:30:37 -0800424 const struct fw_img *image)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200425{
Johannes Berg2d1c0042012-09-09 20:59:17 +0200426 int i, ret = 0;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200427
Johannes Berg2d1c0042012-09-09 20:59:17 +0200428 for (i = 0; i < IWL_UCODE_SECTION_MAX; i++) {
Johannes Berg83f84d72012-09-10 11:50:18 +0200429 if (!image->sec[i].data)
Johannes Berg2d1c0042012-09-09 20:59:17 +0200430 break;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200431
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200432 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
Johannes Berg2d1c0042012-09-09 20:59:17 +0200433 if (ret)
434 return ret;
435 }
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200436
437 /* Remove all resets to allow NIC to operate */
438 iwl_write32(trans, CSR_RESET, 0);
439
440 return 0;
441}
442
Johannes Berg0692fe42012-03-06 13:30:37 -0800443static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
444 const struct fw_img *fw)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300445{
Johannes Bergd18aa872012-11-06 16:36:21 +0100446 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300447 int ret;
Johannes Bergc9eec952012-03-06 13:30:43 -0800448 bool hw_rfkill;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300449
Johannes Berg496bab32012-03-06 13:30:45 -0800450 /* This may fail if AMT took ownership of the device */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200451 if (iwl_pcie_prepare_card_hw(trans)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700452 IWL_WARN(trans, "Exit HW not ready\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300453 return -EIO;
454 }
455
Johannes Bergd18aa872012-11-06 16:36:21 +0100456 clear_bit(STATUS_FW_ERROR, &trans_pcie->status);
457
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +0200458 iwl_enable_rfkill_int(trans);
459
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300460 /* If platform's RF_KILL switch is NOT set to KILL */
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200461 hw_rfkill = iwl_is_rfkill_set(trans);
Johannes Bergc9eec952012-03-06 13:30:43 -0800462 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +0200463 if (hw_rfkill)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300464 return -ERFKILL;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300465
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200466 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300467
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200468 ret = iwl_pcie_nic_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300469 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700470 IWL_ERR(trans, "Unable to init nic\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300471 return ret;
472 }
473
474 /* make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200475 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
476 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300477 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
478
479 /* clear (again), then enable host interrupts */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200480 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700481 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300482
483 /* really make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200484 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
485 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300486
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200487 /* Load the given image to the HW */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200488 return iwl_pcie_load_given_ucode(trans, fw);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300489}
490
Emmanuel Grumbachadca1232012-10-25 23:08:27 +0200491static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr)
Emmanuel Grumbached6a3802012-01-02 16:10:08 +0200492{
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200493 iwl_pcie_reset_ict(trans);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200494 iwl_pcie_tx_start(trans, scd_addr);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700495}
496
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800497static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700498{
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800499 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Johannes Berg20d3b642012-05-16 22:54:29 +0200500 unsigned long flags;
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700501
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800502 /* tell the device to stop sending interrupts */
Johannes Berg7b114882012-02-05 13:55:11 -0800503 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700504 iwl_disable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -0800505 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700506
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300507 /* device going down, Stop using ICT table */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200508 iwl_pcie_disable_ict(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300509
510 /*
511 * If a HW restart happens during firmware loading,
512 * then the firmware loading might call this function
513 * and later it might be called again due to the
514 * restart. So don't process again if the device is
515 * already dead.
516 */
Don Fry83626402012-03-07 09:52:37 -0800517 if (test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status)) {
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200518 iwl_pcie_tx_stop(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200519 iwl_pcie_rx_stop(trans);
Johannes Berg63791032012-09-06 15:33:42 +0200520
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300521 /* Power-down device's busmaster DMA clocks */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200522 iwl_write_prph(trans, APMG_CLK_DIS_REG,
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300523 APMG_CLK_VAL_DMA_CLK_RQT);
524 udelay(5);
525 }
526
527 /* Make sure (redundant) we've released our request to stay awake */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200528 iwl_clear_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +0200529 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300530
531 /* Stop the device, and put it in low power state */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200532 iwl_pcie_apm_stop(trans);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800533
534 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
535 * Clean again the interrupt here
536 */
Johannes Berg7b114882012-02-05 13:55:11 -0800537 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800538 iwl_disable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -0800539 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800540
Emmanuel Grumbach218733c2012-03-31 08:28:38 -0700541 iwl_enable_rfkill_int(trans);
542
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800543 /* wait to make sure we flush pending tasklet*/
Johannes Berg75595532012-03-06 13:31:01 -0800544 synchronize_irq(trans_pcie->irq);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800545 tasklet_kill(&trans_pcie->irq_tasklet);
546
Johannes Berg1ee158d2012-02-17 10:07:44 -0800547 cancel_work_sync(&trans_pcie->rx_replenish);
548
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800549 /* stop and reset the on-board processor */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200550 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
Don Fry74fda972012-03-20 16:36:54 -0700551
552 /* clear all status bits */
553 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
554 clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
555 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Don Fry01d651d2012-03-23 08:34:31 -0700556 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200557 clear_bit(STATUS_RFKILL, &trans_pcie->status);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300558}
559
Johannes Berg2dd4f9f2012-03-05 11:24:35 -0800560static void iwl_trans_pcie_wowlan_suspend(struct iwl_trans *trans)
561{
562 /* let the ucode operate on its own */
563 iwl_write32(trans, CSR_UCODE_DRV_GP1_SET,
564 CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE);
565
566 iwl_disable_interrupts(trans);
567 iwl_clear_bit(trans, CSR_GP_CNTRL,
568 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
569}
570
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +0200571static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
Emmanuel Grumbacha27367d2011-07-04 09:06:44 +0300572{
Johannes Berg20d3b642012-05-16 22:54:29 +0200573 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +0300574 int err;
Johannes Bergc9eec952012-03-06 13:30:43 -0800575 bool hw_rfkill;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +0300576
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700577 trans_pcie->inta_mask = CSR_INI_SET_MASK;
Emmanuel Grumbach1e89cbac2011-07-20 17:51:22 -0700578
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +0200579 if (!trans_pcie->irq_requested) {
580 tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200581 iwl_pcie_tasklet, (unsigned long)trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700582
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200583 iwl_pcie_alloc_ict(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +0300584
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200585 err = request_irq(trans_pcie->irq, iwl_pcie_isr_ict,
586 IRQF_SHARED, DRV_NAME, trans);
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +0200587 if (err) {
588 IWL_ERR(trans, "Error allocating IRQ %d\n",
Johannes Berg75595532012-03-06 13:31:01 -0800589 trans_pcie->irq);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200590 goto error;
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +0200591 }
592
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +0200593 trans_pcie->irq_requested = true;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +0300594 }
595
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200596 err = iwl_pcie_prepare_card_hw(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200597 if (err) {
Johannes Bergd6f1c312012-06-28 16:49:29 +0200598 IWL_ERR(trans, "Error while preparing HW: %d\n", err);
Johannes Bergf057ac42012-01-29 18:36:01 -0800599 goto err_free_irq;
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200600 }
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200601
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200602 iwl_pcie_apm_init(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200603
Emmanuel Grumbach226c02c2012-03-28 10:33:09 +0200604 /* From now on, the op_mode will be kept updated about RF kill state */
605 iwl_enable_rfkill_int(trans);
606
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200607 hw_rfkill = iwl_is_rfkill_set(trans);
Johannes Bergc9eec952012-03-06 13:30:43 -0800608 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbachd48e2072012-01-08 13:48:21 +0200609
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200610 return err;
611
Johannes Bergf057ac42012-01-29 18:36:01 -0800612err_free_irq:
Emmanuel Grumbacha7be50b2012-09-18 19:48:59 +0200613 trans_pcie->irq_requested = false;
Johannes Berg75595532012-03-06 13:31:01 -0800614 free_irq(trans_pcie->irq, trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200615error:
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200616 iwl_pcie_free_ict(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200617 tasklet_kill(&trans_pcie->irq_tasklet);
618 return err;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300619}
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700620
Emmanuel Grumbach218733c2012-03-31 08:28:38 -0700621static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans,
622 bool op_mode_leaving)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200623{
Johannes Berg20d3b642012-05-16 22:54:29 +0200624 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +0200625 bool hw_rfkill;
Emmanuel Grumbach218733c2012-03-31 08:28:38 -0700626 unsigned long flags;
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +0200627
David Spinadelee7d7372012-08-12 08:14:04 +0300628 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
629 iwl_disable_interrupts(trans);
630 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
631
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200632 iwl_pcie_apm_stop(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200633
Emmanuel Grumbach218733c2012-03-31 08:28:38 -0700634 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
635 iwl_disable_interrupts(trans);
636 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
637
Emmanuel Grumbach218733c2012-03-31 08:28:38 -0700638 if (!op_mode_leaving) {
639 /*
640 * Even if we stop the HW, we still want the RF kill
641 * interrupt
642 */
643 iwl_enable_rfkill_int(trans);
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +0200644
Emmanuel Grumbach218733c2012-03-31 08:28:38 -0700645 /*
646 * Check again since the RF kill state may have changed while
647 * all the interrupts were disabled, in this case we couldn't
648 * receive the RF kill interrupt and update the state in the
649 * op_mode.
650 */
651 hw_rfkill = iwl_is_rfkill_set(trans);
652 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
653 }
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200654}
655
Emmanuel Grumbach03905492012-01-03 13:48:07 +0200656static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
657{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -0800658 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +0200659}
660
661static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
662{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -0800663 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +0200664}
665
666static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
667{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -0800668 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +0200669}
670
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800671static void iwl_trans_pcie_configure(struct iwl_trans *trans,
Johannes Berg9eae88f2012-03-15 13:26:52 -0700672 const struct iwl_trans_config *trans_cfg)
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800673{
674 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
675
676 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
Emmanuel Grumbachb04db9a2012-06-21 11:53:44 +0300677 trans_pcie->cmd_fifo = trans_cfg->cmd_fifo;
Johannes Bergd663ee72012-03-10 13:00:07 -0800678 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
679 trans_pcie->n_no_reclaim_cmds = 0;
680 else
681 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
682 if (trans_pcie->n_no_reclaim_cmds)
683 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
684 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
Johannes Berg9eae88f2012-03-15 13:26:52 -0700685
Johannes Bergb2cf4102012-04-09 17:46:51 -0700686 trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
687 if (trans_pcie->rx_buf_size_8k)
688 trans_pcie->rx_page_order = get_order(8 * 1024);
689 else
690 trans_pcie->rx_page_order = get_order(4 * 1024);
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700691
692 trans_pcie->wd_timeout =
693 msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
Johannes Bergd9fb6462012-03-26 08:23:39 -0700694
695 trans_pcie->command_names = trans_cfg->command_names;
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800696}
697
Johannes Bergd1ff5252012-04-12 06:24:30 -0700698void iwl_trans_pcie_free(struct iwl_trans *trans)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700699{
Johannes Berg20d3b642012-05-16 22:54:29 +0200700 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800701
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200702 iwl_pcie_tx_free(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200703 iwl_pcie_rx_free(trans);
Johannes Berg63791032012-09-06 15:33:42 +0200704
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +0200705 if (trans_pcie->irq_requested == true) {
Johannes Berg75595532012-03-06 13:31:01 -0800706 free_irq(trans_pcie->irq, trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200707 iwl_pcie_free_ict(trans);
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +0200708 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800709
710 pci_disable_msi(trans_pcie->pci_dev);
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -0800711 iounmap(trans_pcie->hw_base);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800712 pci_release_regions(trans_pcie->pci_dev);
713 pci_disable_device(trans_pcie->pci_dev);
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +0300714 kmem_cache_destroy(trans->dev_cmd_pool);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800715
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700716 kfree(trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700717}
718
Don Fry47107e82012-03-15 13:27:06 -0700719static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
720{
721 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
722
723 if (state)
Don Fry01d651d2012-03-23 08:34:31 -0700724 set_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
Don Fry47107e82012-03-15 13:27:06 -0700725 else
Don Fry01d651d2012-03-23 08:34:31 -0700726 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
Don Fry47107e82012-03-15 13:27:06 -0700727}
728
Johannes Bergc01a4042011-09-15 11:46:45 -0700729#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -0700730static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
731{
Emmanuel Grumbach57210f72011-08-25 23:10:52 -0700732 return 0;
733}
734
735static int iwl_trans_pcie_resume(struct iwl_trans *trans)
736{
Johannes Bergc9eec952012-03-06 13:30:43 -0800737 bool hw_rfkill;
Emmanuel Grumbach57210f72011-08-25 23:10:52 -0700738
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +0200739 iwl_enable_rfkill_int(trans);
740
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200741 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach7120d982012-02-09 16:08:15 +0200742 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbach57210f72011-08-25 23:10:52 -0700743
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +0200744 if (!hw_rfkill)
745 iwl_enable_interrupts(trans);
746
Emmanuel Grumbach57210f72011-08-25 23:10:52 -0700747 return 0;
748}
Johannes Bergc01a4042011-09-15 11:46:45 -0700749#endif /* CONFIG_PM_SLEEP */
Emmanuel Grumbach57210f72011-08-25 23:10:52 -0700750
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -0700751#define IWL_FLUSH_WAIT_MS 2000
752
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200753static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -0700754{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700755 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200756 struct iwl_txq *txq;
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -0700757 struct iwl_queue *q;
758 int cnt;
759 unsigned long now = jiffies;
760 int ret = 0;
761
762 /* waiting for all the tx frames complete might take a while */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700763 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -0800764 if (cnt == trans_pcie->cmd_queue)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -0700765 continue;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700766 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -0700767 q = &txq->q;
768 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
769 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
770 msleep(1);
771
772 if (q->read_ptr != q->write_ptr) {
773 IWL_ERR(trans, "fail to flush all tx fifo queues\n");
774 ret = -ETIMEDOUT;
775 break;
776 }
777 }
778 return ret;
779}
780
Emmanuel Grumbachff620842011-09-06 09:31:25 -0700781static const char *get_fh_string(int cmd)
782{
Johannes Bergd9fb6462012-03-26 08:23:39 -0700783#define IWL_CMD(x) case x: return #x
Emmanuel Grumbachff620842011-09-06 09:31:25 -0700784 switch (cmd) {
785 IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
786 IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
787 IWL_CMD(FH_RSCSR_CHNL0_WPTR);
788 IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
789 IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
790 IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
791 IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
792 IWL_CMD(FH_TSSR_TX_STATUS_REG);
793 IWL_CMD(FH_TSSR_TX_ERROR_REG);
794 default:
795 return "UNKNOWN";
796 }
Johannes Bergd9fb6462012-03-26 08:23:39 -0700797#undef IWL_CMD
Emmanuel Grumbachff620842011-09-06 09:31:25 -0700798}
799
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200800int iwl_pcie_dump_fh(struct iwl_trans *trans, char **buf)
Emmanuel Grumbachff620842011-09-06 09:31:25 -0700801{
802 int i;
Emmanuel Grumbachff620842011-09-06 09:31:25 -0700803 static const u32 fh_tbl[] = {
804 FH_RSCSR_CHNL0_STTS_WPTR_REG,
805 FH_RSCSR_CHNL0_RBDCB_BASE_REG,
806 FH_RSCSR_CHNL0_WPTR,
807 FH_MEM_RCSR_CHNL0_CONFIG_REG,
808 FH_MEM_RSSR_SHARED_CTRL_REG,
809 FH_MEM_RSSR_RX_STATUS_REG,
810 FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
811 FH_TSSR_TX_STATUS_REG,
812 FH_TSSR_TX_ERROR_REG
813 };
Johannes Berg94543a82012-08-21 18:57:10 +0200814
815#ifdef CONFIG_IWLWIFI_DEBUGFS
816 if (buf) {
817 int pos = 0;
818 size_t bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
819
Emmanuel Grumbachff620842011-09-06 09:31:25 -0700820 *buf = kmalloc(bufsz, GFP_KERNEL);
821 if (!*buf)
822 return -ENOMEM;
Johannes Berg94543a82012-08-21 18:57:10 +0200823
Emmanuel Grumbachff620842011-09-06 09:31:25 -0700824 pos += scnprintf(*buf + pos, bufsz - pos,
825 "FH register values:\n");
Johannes Berg94543a82012-08-21 18:57:10 +0200826
827 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++)
Emmanuel Grumbachff620842011-09-06 09:31:25 -0700828 pos += scnprintf(*buf + pos, bufsz - pos,
829 " %34s: 0X%08x\n",
830 get_fh_string(fh_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200831 iwl_read_direct32(trans, fh_tbl[i]));
Johannes Berg94543a82012-08-21 18:57:10 +0200832
Emmanuel Grumbachff620842011-09-06 09:31:25 -0700833 return pos;
834 }
835#endif
Johannes Berg94543a82012-08-21 18:57:10 +0200836
Emmanuel Grumbachff620842011-09-06 09:31:25 -0700837 IWL_ERR(trans, "FH register values:\n");
Johannes Berg94543a82012-08-21 18:57:10 +0200838 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++)
Emmanuel Grumbachff620842011-09-06 09:31:25 -0700839 IWL_ERR(trans, " %34s: 0X%08x\n",
840 get_fh_string(fh_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200841 iwl_read_direct32(trans, fh_tbl[i]));
Johannes Berg94543a82012-08-21 18:57:10 +0200842
Emmanuel Grumbachff620842011-09-06 09:31:25 -0700843 return 0;
844}
845
846static const char *get_csr_string(int cmd)
847{
Johannes Bergd9fb6462012-03-26 08:23:39 -0700848#define IWL_CMD(x) case x: return #x
Emmanuel Grumbachff620842011-09-06 09:31:25 -0700849 switch (cmd) {
850 IWL_CMD(CSR_HW_IF_CONFIG_REG);
851 IWL_CMD(CSR_INT_COALESCING);
852 IWL_CMD(CSR_INT);
853 IWL_CMD(CSR_INT_MASK);
854 IWL_CMD(CSR_FH_INT_STATUS);
855 IWL_CMD(CSR_GPIO_IN);
856 IWL_CMD(CSR_RESET);
857 IWL_CMD(CSR_GP_CNTRL);
858 IWL_CMD(CSR_HW_REV);
859 IWL_CMD(CSR_EEPROM_REG);
860 IWL_CMD(CSR_EEPROM_GP);
861 IWL_CMD(CSR_OTP_GP_REG);
862 IWL_CMD(CSR_GIO_REG);
863 IWL_CMD(CSR_GP_UCODE_REG);
864 IWL_CMD(CSR_GP_DRIVER_REG);
865 IWL_CMD(CSR_UCODE_DRV_GP1);
866 IWL_CMD(CSR_UCODE_DRV_GP2);
867 IWL_CMD(CSR_LED_REG);
868 IWL_CMD(CSR_DRAM_INT_TBL_REG);
869 IWL_CMD(CSR_GIO_CHICKEN_BITS);
870 IWL_CMD(CSR_ANA_PLL_CFG);
871 IWL_CMD(CSR_HW_REV_WA_REG);
872 IWL_CMD(CSR_DBG_HPET_MEM_REG);
873 default:
874 return "UNKNOWN";
875 }
Johannes Bergd9fb6462012-03-26 08:23:39 -0700876#undef IWL_CMD
Emmanuel Grumbachff620842011-09-06 09:31:25 -0700877}
878
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200879void iwl_pcie_dump_csr(struct iwl_trans *trans)
Emmanuel Grumbachff620842011-09-06 09:31:25 -0700880{
881 int i;
882 static const u32 csr_tbl[] = {
883 CSR_HW_IF_CONFIG_REG,
884 CSR_INT_COALESCING,
885 CSR_INT,
886 CSR_INT_MASK,
887 CSR_FH_INT_STATUS,
888 CSR_GPIO_IN,
889 CSR_RESET,
890 CSR_GP_CNTRL,
891 CSR_HW_REV,
892 CSR_EEPROM_REG,
893 CSR_EEPROM_GP,
894 CSR_OTP_GP_REG,
895 CSR_GIO_REG,
896 CSR_GP_UCODE_REG,
897 CSR_GP_DRIVER_REG,
898 CSR_UCODE_DRV_GP1,
899 CSR_UCODE_DRV_GP2,
900 CSR_LED_REG,
901 CSR_DRAM_INT_TBL_REG,
902 CSR_GIO_CHICKEN_BITS,
903 CSR_ANA_PLL_CFG,
904 CSR_HW_REV_WA_REG,
905 CSR_DBG_HPET_MEM_REG
906 };
907 IWL_ERR(trans, "CSR values:\n");
908 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
909 "CSR_INT_PERIODIC_REG)\n");
910 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
911 IWL_ERR(trans, " %25s: 0X%08x\n",
912 get_csr_string(csr_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200913 iwl_read32(trans, csr_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -0700914 }
915}
916
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -0700917#ifdef CONFIG_IWLWIFI_DEBUGFS
918/* create and remove of files */
919#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700920 if (!debugfs_create_file(#name, mode, parent, trans, \
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -0700921 &iwl_dbgfs_##name##_ops)) \
Meenakshi Venkataraman9da987a2012-07-16 18:43:56 -0700922 goto err; \
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -0700923} while (0)
924
925/* file operation */
926#define DEBUGFS_READ_FUNC(name) \
927static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
928 char __user *user_buf, \
929 size_t count, loff_t *ppos);
930
931#define DEBUGFS_WRITE_FUNC(name) \
932static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
933 const char __user *user_buf, \
934 size_t count, loff_t *ppos);
935
936
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -0700937#define DEBUGFS_READ_FILE_OPS(name) \
938 DEBUGFS_READ_FUNC(name); \
939static const struct file_operations iwl_dbgfs_##name##_ops = { \
940 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -0700941 .open = simple_open, \
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -0700942 .llseek = generic_file_llseek, \
943};
944
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -0700945#define DEBUGFS_WRITE_FILE_OPS(name) \
946 DEBUGFS_WRITE_FUNC(name); \
947static const struct file_operations iwl_dbgfs_##name##_ops = { \
948 .write = iwl_dbgfs_##name##_write, \
Stephen Boyd234e3402012-04-05 14:25:11 -0700949 .open = simple_open, \
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -0700950 .llseek = generic_file_llseek, \
951};
952
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -0700953#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
954 DEBUGFS_READ_FUNC(name); \
955 DEBUGFS_WRITE_FUNC(name); \
956static const struct file_operations iwl_dbgfs_##name##_ops = { \
957 .write = iwl_dbgfs_##name##_write, \
958 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -0700959 .open = simple_open, \
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -0700960 .llseek = generic_file_llseek, \
961};
962
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -0700963static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +0200964 char __user *user_buf,
965 size_t count, loff_t *ppos)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700966{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700967 struct iwl_trans *trans = file->private_data;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700968 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200969 struct iwl_txq *txq;
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -0700970 struct iwl_queue *q;
971 char *buf;
972 int pos = 0;
973 int cnt;
974 int ret;
Wey-Yi Guy1745e442012-03-09 11:13:40 -0800975 size_t bufsz;
976
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700977 bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -0700978
Johannes Bergf9e75442012-03-30 09:37:39 +0200979 if (!trans_pcie->txq)
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -0700980 return -EAGAIN;
Johannes Bergf9e75442012-03-30 09:37:39 +0200981
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -0700982 buf = kzalloc(bufsz, GFP_KERNEL);
983 if (!buf)
984 return -ENOMEM;
985
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700986 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700987 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -0700988 q = &txq->q;
989 pos += scnprintf(buf + pos, bufsz - pos,
Johannes Berg9eae88f2012-03-15 13:26:52 -0700990 "hwq %.2d: read=%u write=%u use=%d stop=%d\n",
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -0700991 cnt, q->read_ptr, q->write_ptr,
Johannes Berg9eae88f2012-03-15 13:26:52 -0700992 !!test_bit(cnt, trans_pcie->queue_used),
993 !!test_bit(cnt, trans_pcie->queue_stopped));
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -0700994 }
995 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
996 kfree(buf);
997 return ret;
998}
999
1000static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001001 char __user *user_buf,
1002 size_t count, loff_t *ppos)
1003{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001004 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001005 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001006 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -07001007 char buf[256];
1008 int pos = 0;
1009 const size_t bufsz = sizeof(buf);
1010
1011 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1012 rxq->read);
1013 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1014 rxq->write);
1015 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1016 rxq->free_count);
1017 if (rxq->rb_stts) {
1018 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1019 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1020 } else {
1021 pos += scnprintf(buf + pos, bufsz - pos,
1022 "closed_rb_num: Not Allocated\n");
1023 }
1024 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1025}
1026
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001027static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1028 char __user *user_buf,
Johannes Berg20d3b642012-05-16 22:54:29 +02001029 size_t count, loff_t *ppos)
1030{
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001031 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001032 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001033 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1034
1035 int pos = 0;
1036 char *buf;
1037 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1038 ssize_t ret;
1039
1040 buf = kzalloc(bufsz, GFP_KERNEL);
Johannes Bergf9e75442012-03-30 09:37:39 +02001041 if (!buf)
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001042 return -ENOMEM;
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001043
1044 pos += scnprintf(buf + pos, bufsz - pos,
1045 "Interrupt Statistics Report:\n");
1046
1047 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1048 isr_stats->hw);
1049 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1050 isr_stats->sw);
1051 if (isr_stats->sw || isr_stats->hw) {
1052 pos += scnprintf(buf + pos, bufsz - pos,
1053 "\tLast Restarting Code: 0x%X\n",
1054 isr_stats->err_code);
1055 }
1056#ifdef CONFIG_IWLWIFI_DEBUG
1057 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1058 isr_stats->sch);
1059 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1060 isr_stats->alive);
1061#endif
1062 pos += scnprintf(buf + pos, bufsz - pos,
1063 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1064
1065 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1066 isr_stats->ctkill);
1067
1068 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1069 isr_stats->wakeup);
1070
1071 pos += scnprintf(buf + pos, bufsz - pos,
1072 "Rx command responses:\t\t %u\n", isr_stats->rx);
1073
1074 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1075 isr_stats->tx);
1076
1077 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1078 isr_stats->unhandled);
1079
1080 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1081 kfree(buf);
1082 return ret;
1083}
1084
1085static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1086 const char __user *user_buf,
1087 size_t count, loff_t *ppos)
1088{
1089 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001090 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001091 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1092
1093 char buf[8];
1094 int buf_size;
1095 u32 reset_flag;
1096
1097 memset(buf, 0, sizeof(buf));
1098 buf_size = min(count, sizeof(buf) - 1);
1099 if (copy_from_user(buf, user_buf, buf_size))
1100 return -EFAULT;
1101 if (sscanf(buf, "%x", &reset_flag) != 1)
1102 return -EFAULT;
1103 if (reset_flag == 0)
1104 memset(isr_stats, 0, sizeof(*isr_stats));
1105
1106 return count;
1107}
1108
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001109static ssize_t iwl_dbgfs_csr_write(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001110 const char __user *user_buf,
1111 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001112{
1113 struct iwl_trans *trans = file->private_data;
1114 char buf[8];
1115 int buf_size;
1116 int csr;
1117
1118 memset(buf, 0, sizeof(buf));
1119 buf_size = min(count, sizeof(buf) - 1);
1120 if (copy_from_user(buf, user_buf, buf_size))
1121 return -EFAULT;
1122 if (sscanf(buf, "%d", &csr) != 1)
1123 return -EFAULT;
1124
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001125 iwl_pcie_dump_csr(trans);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001126
1127 return count;
1128}
1129
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001130static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001131 char __user *user_buf,
1132 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001133{
1134 struct iwl_trans *trans = file->private_data;
Johannes Berg94543a82012-08-21 18:57:10 +02001135 char *buf = NULL;
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001136 int pos = 0;
1137 ssize_t ret = -EFAULT;
1138
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001139 ret = pos = iwl_pcie_dump_fh(trans, &buf);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001140 if (buf) {
1141 ret = simple_read_from_buffer(user_buf,
1142 count, ppos, buf, pos);
1143 kfree(buf);
1144 }
1145
1146 return ret;
1147}
1148
Johannes Berg48dffd32012-04-09 17:46:57 -07001149static ssize_t iwl_dbgfs_fw_restart_write(struct file *file,
1150 const char __user *user_buf,
1151 size_t count, loff_t *ppos)
1152{
1153 struct iwl_trans *trans = file->private_data;
1154
1155 if (!trans->op_mode)
1156 return -EAGAIN;
1157
Emmanuel Grumbach24172f32012-06-17 16:04:25 +03001158 local_bh_disable();
Johannes Berg48dffd32012-04-09 17:46:57 -07001159 iwl_op_mode_nic_error(trans->op_mode);
Emmanuel Grumbach24172f32012-06-17 16:04:25 +03001160 local_bh_enable();
Johannes Berg48dffd32012-04-09 17:46:57 -07001161
1162 return count;
1163}
1164
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001165DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001166DEBUGFS_READ_FILE_OPS(fh_reg);
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -07001167DEBUGFS_READ_FILE_OPS(rx_queue);
1168DEBUGFS_READ_FILE_OPS(tx_queue);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001169DEBUGFS_WRITE_FILE_OPS(csr);
Johannes Berg48dffd32012-04-09 17:46:57 -07001170DEBUGFS_WRITE_FILE_OPS(fw_restart);
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -07001171
1172/*
1173 * Create the debugfs files and directories
1174 *
1175 */
1176static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +02001177 struct dentry *dir)
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -07001178{
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -07001179 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
1180 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001181 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001182 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
1183 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
Johannes Berg48dffd32012-04-09 17:46:57 -07001184 DEBUGFS_ADD_FILE(fw_restart, dir, S_IWUSR);
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -07001185 return 0;
Meenakshi Venkataraman9da987a2012-07-16 18:43:56 -07001186
1187err:
1188 IWL_ERR(trans, "failed to create the trans debugfs entry\n");
1189 return -ENOMEM;
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -07001190}
1191#else
1192static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +02001193 struct dentry *dir)
1194{
1195 return 0;
1196}
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -07001197#endif /*CONFIG_IWLWIFI_DEBUGFS */
1198
Johannes Bergd1ff5252012-04-12 06:24:30 -07001199static const struct iwl_trans_ops trans_ops_pcie = {
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001200 .start_hw = iwl_trans_pcie_start_hw,
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001201 .stop_hw = iwl_trans_pcie_stop_hw,
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001202 .fw_alive = iwl_trans_pcie_fw_alive,
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001203 .start_fw = iwl_trans_pcie_start_fw,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001204 .stop_device = iwl_trans_pcie_stop_device,
1205
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001206 .wowlan_suspend = iwl_trans_pcie_wowlan_suspend,
1207
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001208 .send_cmd = iwl_trans_pcie_send_hcmd,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001209
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001210 .tx = iwl_trans_pcie_tx,
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001211 .reclaim = iwl_trans_pcie_reclaim,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001212
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001213 .txq_disable = iwl_trans_pcie_txq_disable,
1214 .txq_enable = iwl_trans_pcie_txq_enable,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001215
Emmanuel Grumbach87e5666c2011-08-25 23:10:50 -07001216 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001217
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001218 .wait_tx_queue_empty = iwl_trans_pcie_wait_txq_empty,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001219
Johannes Bergc01a4042011-09-15 11:46:45 -07001220#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001221 .suspend = iwl_trans_pcie_suspend,
1222 .resume = iwl_trans_pcie_resume,
Johannes Bergc01a4042011-09-15 11:46:45 -07001223#endif
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001224 .write8 = iwl_trans_pcie_write8,
1225 .write32 = iwl_trans_pcie_write32,
1226 .read32 = iwl_trans_pcie_read32,
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001227 .configure = iwl_trans_pcie_configure,
Don Fry47107e82012-03-15 13:27:06 -07001228 .set_pmi = iwl_trans_pcie_set_pmi,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001229};
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001230
Emmanuel Grumbach87ce05a2012-03-26 09:03:18 -07001231struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001232 const struct pci_device_id *ent,
1233 const struct iwl_cfg *cfg)
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001234{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001235 struct iwl_trans_pcie *trans_pcie;
1236 struct iwl_trans *trans;
1237 u16 pci_cmd;
1238 int err;
1239
1240 trans = kzalloc(sizeof(struct iwl_trans) +
Johannes Berg20d3b642012-05-16 22:54:29 +02001241 sizeof(struct iwl_trans_pcie), GFP_KERNEL);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001242
Emmanuel Grumbachdbeca582012-11-13 13:19:33 +02001243 if (!trans)
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001244 return NULL;
1245
1246 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1247
1248 trans->ops = &trans_ops_pcie;
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001249 trans->cfg = cfg;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001250 trans_pcie->trans = trans;
Johannes Berg7b114882012-02-05 13:55:11 -08001251 spin_lock_init(&trans_pcie->irq_lock);
Johannes Berg13df1aa2012-03-06 13:31:00 -08001252 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001253
1254 /* W/A - seems to solve weird behavior. We need to remove this if we
1255 * don't want to stay in L1 all the time. This wastes a lot of power */
1256 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
Johannes Berg20d3b642012-05-16 22:54:29 +02001257 PCIE_LINK_STATE_CLKPM);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001258
1259 if (pci_enable_device(pdev)) {
1260 err = -ENODEV;
1261 goto out_no_pci;
1262 }
1263
1264 pci_set_master(pdev);
1265
1266 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
1267 if (!err)
1268 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
1269 if (err) {
1270 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
1271 if (!err)
1272 err = pci_set_consistent_dma_mask(pdev,
Johannes Berg20d3b642012-05-16 22:54:29 +02001273 DMA_BIT_MASK(32));
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001274 /* both attempts failed: */
1275 if (err) {
1276 dev_printk(KERN_ERR, &pdev->dev,
1277 "No suitable DMA available.\n");
1278 goto out_pci_disable_device;
1279 }
1280 }
1281
1282 err = pci_request_regions(pdev, DRV_NAME);
1283 if (err) {
Johannes Bergd6f1c312012-06-28 16:49:29 +02001284 dev_printk(KERN_ERR, &pdev->dev,
1285 "pci_request_regions failed\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001286 goto out_pci_disable_device;
1287 }
1288
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001289 trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001290 if (!trans_pcie->hw_base) {
Johannes Bergd6f1c312012-06-28 16:49:29 +02001291 dev_printk(KERN_ERR, &pdev->dev, "pci_ioremap_bar failed\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001292 err = -ENODEV;
1293 goto out_pci_release_regions;
1294 }
1295
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001296 /* We disable the RETRY_TIMEOUT register (0x41) to keep
1297 * PCI Tx retries from interfering with C3 CPU state */
1298 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
1299
1300 err = pci_enable_msi(pdev);
Emmanuel Grumbach9f904b32012-11-13 13:35:43 +02001301 if (err) {
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001302 dev_printk(KERN_ERR, &pdev->dev,
Johannes Bergd6f1c312012-06-28 16:49:29 +02001303 "pci_enable_msi failed(0X%x)\n", err);
Emmanuel Grumbach9f904b32012-11-13 13:35:43 +02001304 /* enable rfkill interrupt: hw bug w/a */
1305 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
1306 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
1307 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
1308 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
1309 }
1310 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001311
1312 trans->dev = &pdev->dev;
Johannes Berg75595532012-03-06 13:31:01 -08001313 trans_pcie->irq = pdev->irq;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001314 trans_pcie->pci_dev = pdev;
Emmanuel Grumbach08079a42012-01-09 16:23:00 +02001315 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
Emmanuel Grumbach99673ee2012-01-08 21:19:45 +02001316 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
Emmanuel Grumbach9ca85962012-01-08 21:19:45 +02001317 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
1318 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001319
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08001320 /* Initialize the wait queue for commands */
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001321 init_waitqueue_head(&trans_pcie->wait_command_queue);
Emmanuel Grumbach8b5bed92012-04-23 15:03:06 -07001322 spin_lock_init(&trans->reg_lock);
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08001323
Johannes Berg3ec45882012-07-12 13:56:28 +02001324 snprintf(trans->dev_cmd_pool_name, sizeof(trans->dev_cmd_pool_name),
1325 "iwl_cmd_pool:%s", dev_name(trans->dev));
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001326
1327 trans->dev_cmd_headroom = 0;
1328 trans->dev_cmd_pool =
Johannes Berg3ec45882012-07-12 13:56:28 +02001329 kmem_cache_create(trans->dev_cmd_pool_name,
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001330 sizeof(struct iwl_device_cmd)
1331 + trans->dev_cmd_headroom,
1332 sizeof(void *),
1333 SLAB_HWCACHE_ALIGN,
1334 NULL);
1335
1336 if (!trans->dev_cmd_pool)
1337 goto out_pci_disable_msi;
1338
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001339 return trans;
1340
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001341out_pci_disable_msi:
1342 pci_disable_msi(pdev);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001343out_pci_release_regions:
1344 pci_release_regions(pdev);
1345out_pci_disable_device:
1346 pci_disable_device(pdev);
1347out_no_pci:
1348 kfree(trans);
1349 return NULL;
1350}