blob: e0b10f19d679d5915de6a49a23e9fc141e68d527 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Russell King4baa9922008-08-02 10:55:55 +01002 * arch/arm/include/asm/mmu_context.h
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 1996 Russell King.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * Changelog:
11 * 27-06-1996 RMK Created
12 */
13#ifndef __ASM_ARM_MMU_CONTEXT_H
14#define __ASM_ARM_MMU_CONTEXT_H
15
Russell King8dc39b82005-11-16 17:23:57 +000016#include <linux/compiler.h>
Russell King87c52572008-11-29 17:35:51 +000017#include <linux/sched.h>
Russell King4fe15ba2005-11-06 19:47:04 +000018#include <asm/cacheflush.h>
Russell King46097c72008-08-10 18:10:19 +010019#include <asm/cachetype.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <asm/proc-fns.h>
Will Deaconf9d48612012-01-20 12:01:13 +010021#include <asm-generic/mm_hooks.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022
Nicolas Pitre3e996752012-11-25 03:24:32 +010023void __check_vmalloc_seq(struct mm_struct *mm);
Russell Kingff0daca2006-06-29 20:17:15 +010024
Russell King516793c2007-05-17 10:19:23 +010025#ifdef CONFIG_CPU_HAS_ASID
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
Will Deaconb5466f82012-06-15 14:47:31 +010027void check_and_switch_context(struct mm_struct *mm, struct task_struct *tsk);
Will Deacon8a4e3a92013-02-28 17:47:36 +010028#define init_new_context(tsk,mm) ({ atomic64_set(&mm->context.id, 0); 0; })
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Marc Zyngiere6a01df2013-06-21 12:07:27 +010030#ifdef CONFIG_ARM_ERRATA_798181
31void a15_erratum_get_cpumask(int this_cpu, struct mm_struct *mm,
32 cpumask_t *mask);
33#else /* !CONFIG_ARM_ERRATA_798181 */
34static inline void a15_erratum_get_cpumask(int this_cpu, struct mm_struct *mm,
35 cpumask_t *mask)
36{
37}
38#endif /* CONFIG_ARM_ERRATA_798181 */
Catalin Marinas93dc6882013-03-26 23:35:04 +010039
Catalin Marinas7fec1b52011-11-28 13:53:28 +000040#else /* !CONFIG_CPU_HAS_ASID */
41
Catalin Marinasb9d4d422011-11-28 21:57:24 +000042#ifdef CONFIG_MMU
43
Catalin Marinas7fec1b52011-11-28 13:53:28 +000044static inline void check_and_switch_context(struct mm_struct *mm,
45 struct task_struct *tsk)
Russell Kingff0daca2006-06-29 20:17:15 +010046{
Nicolas Pitre3e996752012-11-25 03:24:32 +010047 if (unlikely(mm->context.vmalloc_seq != init_mm.context.vmalloc_seq))
48 __check_vmalloc_seq(mm);
Catalin Marinasb9d4d422011-11-28 21:57:24 +000049
50 if (irqs_disabled())
51 /*
52 * cpu_switch_mm() needs to flush the VIVT caches. To avoid
53 * high interrupt latencies, defer the call and continue
54 * running with the old mm. Since we only support UP systems
55 * on non-ASID CPUs, the old mm will remain valid until the
56 * finish_arch_post_lock_switch() call.
57 */
Catalin Marinas8271eb92013-07-23 16:15:36 +010058 mm->context.switch_pending = 1;
Catalin Marinasb9d4d422011-11-28 21:57:24 +000059 else
60 cpu_switch_mm(mm->pgd, mm);
Russell Kingff0daca2006-06-29 20:17:15 +010061}
62
Catalin Marinasb9d4d422011-11-28 21:57:24 +000063#define finish_arch_post_lock_switch \
64 finish_arch_post_lock_switch
65static inline void finish_arch_post_lock_switch(void)
66{
Catalin Marinas8271eb92013-07-23 16:15:36 +010067 struct mm_struct *mm = current->mm;
68
69 if (mm && mm->context.switch_pending) {
70 /*
71 * Preemption must be disabled during cpu_switch_mm() as we
72 * have some stateful cache flush implementations. Check
73 * switch_pending again in case we were preempted and the
74 * switch to this mm was already done.
75 */
76 preempt_disable();
77 if (mm->context.switch_pending) {
78 mm->context.switch_pending = 0;
79 cpu_switch_mm(mm->pgd, mm);
80 }
81 preempt_enable_no_resched();
Catalin Marinasb9d4d422011-11-28 21:57:24 +000082 }
83}
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
Catalin Marinasb9d4d422011-11-28 21:57:24 +000085#endif /* CONFIG_MMU */
86
87#define init_new_context(tsk,mm) 0
Catalin Marinas7fec1b52011-11-28 13:53:28 +000088
89#endif /* CONFIG_CPU_HAS_ASID */
Linus Torvalds1da177e2005-04-16 15:20:36 -070090
91#define destroy_context(mm) do { } while(0)
Will Deaconb5466f82012-06-15 14:47:31 +010092#define activate_mm(prev,next) switch_mm(prev, next, NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -070093
94/*
95 * This is called when "tsk" is about to enter lazy TLB mode.
96 *
97 * mm: describes the currently active mm context
98 * tsk: task which is entering lazy tlb
99 * cpu: cpu number which is entering lazy tlb
100 *
101 * tsk->mm will be NULL
102 */
103static inline void
104enter_lazy_tlb(struct mm_struct *mm, struct task_struct *tsk)
105{
106}
107
108/*
109 * This is the actual mm switch as far as the scheduler
110 * is concerned. No registers are touched. We avoid
111 * calling the CPU specific function when the mm hasn't
112 * actually changed.
113 */
114static inline void
115switch_mm(struct mm_struct *prev, struct mm_struct *next,
116 struct task_struct *tsk)
117{
Russell King002547b2006-06-20 20:46:52 +0100118#ifdef CONFIG_MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119 unsigned int cpu = smp_processor_id();
120
Catalin Marinas826cbda2008-06-13 10:28:36 +0100121#ifdef CONFIG_SMP
122 /* check for possible thread migration */
Rusty Russell56f8ba82009-09-24 09:34:49 -0600123 if (!cpumask_empty(mm_cpumask(next)) &&
124 !cpumask_test_cpu(cpu, mm_cpumask(next)))
Catalin Marinas826cbda2008-06-13 10:28:36 +0100125 __flush_icache_all();
126#endif
Rusty Russell56f8ba82009-09-24 09:34:49 -0600127 if (!cpumask_test_and_set_cpu(cpu, mm_cpumask(next)) || prev != next) {
Catalin Marinas7fec1b52011-11-28 13:53:28 +0000128 check_and_switch_context(next, tsk);
Russell King7e5e6e92005-11-03 20:32:45 +0000129 if (cache_is_vivt())
Rusty Russell56f8ba82009-09-24 09:34:49 -0600130 cpumask_clear_cpu(cpu, mm_cpumask(prev));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131 }
Russell King002547b2006-06-20 20:46:52 +0100132#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133}
134
135#define deactivate_mm(tsk,mm) do { } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137#endif