blob: 0306bc642c0d4fe7abd0368fd51477935e496c05 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Russell King4baa9922008-08-02 10:55:55 +01002 * arch/arm/include/asm/mmu_context.h
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 1996 Russell King.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * Changelog:
11 * 27-06-1996 RMK Created
12 */
13#ifndef __ASM_ARM_MMU_CONTEXT_H
14#define __ASM_ARM_MMU_CONTEXT_H
15
Russell King8dc39b82005-11-16 17:23:57 +000016#include <linux/compiler.h>
Russell King87c52572008-11-29 17:35:51 +000017#include <linux/sched.h>
Russell King4fe15ba2005-11-06 19:47:04 +000018#include <asm/cacheflush.h>
Russell King46097c72008-08-10 18:10:19 +010019#include <asm/cachetype.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <asm/proc-fns.h>
Will Deaconf9d48612012-01-20 12:01:13 +010021#include <asm-generic/mm_hooks.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022
Russell Kingff0daca2006-06-29 20:17:15 +010023void __check_kvm_seq(struct mm_struct *mm);
24
Russell King516793c2007-05-17 10:19:23 +010025#ifdef CONFIG_CPU_HAS_ASID
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
27/*
28 * On ARMv6, we have the following structure in the Context ID:
29 *
30 * 31 7 0
31 * +-------------------------+-----------+
32 * | process ID | ASID |
33 * +-------------------------+-----------+
34 * | context ID |
35 * +-------------------------------------+
36 *
37 * The ASID is used to tag entries in the CPU caches and TLBs.
38 * The context ID is used by debuggers and trace logic, and
39 * should be unique within all running processes.
40 */
Russell King8678c1f2007-05-08 20:03:09 +010041#define ASID_BITS 8
42#define ASID_MASK ((~0) << ASID_BITS)
43#define ASID_FIRST_VERSION (1 << ASID_BITS)
Linus Torvalds1da177e2005-04-16 15:20:36 -070044
45extern unsigned int cpu_last_asid;
46
47void __init_new_context(struct task_struct *tsk, struct mm_struct *mm);
48void __new_context(struct mm_struct *mm);
Catalin Marinas7fec1b52011-11-28 13:53:28 +000049void cpu_set_reserved_ttbr0(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
Catalin Marinas7fec1b52011-11-28 13:53:28 +000051static inline void switch_new_context(struct mm_struct *mm)
Linus Torvalds1da177e2005-04-16 15:20:36 -070052{
Catalin Marinas7fec1b52011-11-28 13:53:28 +000053 unsigned long flags;
Russell Kingff0daca2006-06-29 20:17:15 +010054
Catalin Marinas7fec1b52011-11-28 13:53:28 +000055 __new_context(mm);
56
57 local_irq_save(flags);
58 cpu_switch_mm(mm->pgd, mm);
59 local_irq_restore(flags);
60}
61
62static inline void check_and_switch_context(struct mm_struct *mm,
63 struct task_struct *tsk)
64{
Russell Kingff0daca2006-06-29 20:17:15 +010065 if (unlikely(mm->context.kvm_seq != init_mm.context.kvm_seq))
66 __check_kvm_seq(mm);
Catalin Marinas7fec1b52011-11-28 13:53:28 +000067
68 /*
69 * Required during context switch to avoid speculative page table
70 * walking with the wrong TTBR.
71 */
72 cpu_set_reserved_ttbr0();
73
74 if (!((mm->context.id ^ cpu_last_asid) >> ASID_BITS))
75 /*
76 * The ASID is from the current generation, just switch to the
77 * new pgd. This condition is only true for calls from
78 * context_switch() and interrupts are already disabled.
79 */
80 cpu_switch_mm(mm->pgd, mm);
81 else if (irqs_disabled())
82 /*
83 * Defer the new ASID allocation until after the context
84 * switch critical region since __new_context() cannot be
85 * called with interrupts disabled (it sends IPIs).
86 */
87 set_ti_thread_flag(task_thread_info(tsk), TIF_SWITCH_MM);
88 else
89 /*
90 * That is a direct call to switch_mm() or activate_mm() with
91 * interrupts enabled and a new context.
92 */
93 switch_new_context(mm);
Linus Torvalds1da177e2005-04-16 15:20:36 -070094}
95
96#define init_new_context(tsk,mm) (__init_new_context(tsk,mm),0)
97
Catalin Marinas7fec1b52011-11-28 13:53:28 +000098#define finish_arch_post_lock_switch \
99 finish_arch_post_lock_switch
100static inline void finish_arch_post_lock_switch(void)
101{
102 if (test_and_clear_thread_flag(TIF_SWITCH_MM))
103 switch_new_context(current->mm);
104}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105
Catalin Marinas7fec1b52011-11-28 13:53:28 +0000106#else /* !CONFIG_CPU_HAS_ASID */
107
Catalin Marinasb9d4d422011-11-28 21:57:24 +0000108#ifdef CONFIG_MMU
109
Catalin Marinas7fec1b52011-11-28 13:53:28 +0000110static inline void check_and_switch_context(struct mm_struct *mm,
111 struct task_struct *tsk)
Russell Kingff0daca2006-06-29 20:17:15 +0100112{
113 if (unlikely(mm->context.kvm_seq != init_mm.context.kvm_seq))
114 __check_kvm_seq(mm);
Catalin Marinasb9d4d422011-11-28 21:57:24 +0000115
116 if (irqs_disabled())
117 /*
118 * cpu_switch_mm() needs to flush the VIVT caches. To avoid
119 * high interrupt latencies, defer the call and continue
120 * running with the old mm. Since we only support UP systems
121 * on non-ASID CPUs, the old mm will remain valid until the
122 * finish_arch_post_lock_switch() call.
123 */
124 set_ti_thread_flag(task_thread_info(tsk), TIF_SWITCH_MM);
125 else
126 cpu_switch_mm(mm->pgd, mm);
Russell Kingff0daca2006-06-29 20:17:15 +0100127}
128
Catalin Marinasb9d4d422011-11-28 21:57:24 +0000129#define finish_arch_post_lock_switch \
130 finish_arch_post_lock_switch
131static inline void finish_arch_post_lock_switch(void)
132{
133 if (test_and_clear_thread_flag(TIF_SWITCH_MM)) {
134 struct mm_struct *mm = current->mm;
135 cpu_switch_mm(mm->pgd, mm);
136 }
137}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138
Catalin Marinasb9d4d422011-11-28 21:57:24 +0000139#endif /* CONFIG_MMU */
140
141#define init_new_context(tsk,mm) 0
Catalin Marinas7fec1b52011-11-28 13:53:28 +0000142
143#endif /* CONFIG_CPU_HAS_ASID */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144
145#define destroy_context(mm) do { } while(0)
146
147/*
148 * This is called when "tsk" is about to enter lazy TLB mode.
149 *
150 * mm: describes the currently active mm context
151 * tsk: task which is entering lazy tlb
152 * cpu: cpu number which is entering lazy tlb
153 *
154 * tsk->mm will be NULL
155 */
156static inline void
157enter_lazy_tlb(struct mm_struct *mm, struct task_struct *tsk)
158{
159}
160
161/*
162 * This is the actual mm switch as far as the scheduler
163 * is concerned. No registers are touched. We avoid
164 * calling the CPU specific function when the mm hasn't
165 * actually changed.
166 */
167static inline void
168switch_mm(struct mm_struct *prev, struct mm_struct *next,
169 struct task_struct *tsk)
170{
Russell King002547b2006-06-20 20:46:52 +0100171#ifdef CONFIG_MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172 unsigned int cpu = smp_processor_id();
173
Catalin Marinas826cbda2008-06-13 10:28:36 +0100174#ifdef CONFIG_SMP
175 /* check for possible thread migration */
Rusty Russell56f8ba82009-09-24 09:34:49 -0600176 if (!cpumask_empty(mm_cpumask(next)) &&
177 !cpumask_test_cpu(cpu, mm_cpumask(next)))
Catalin Marinas826cbda2008-06-13 10:28:36 +0100178 __flush_icache_all();
179#endif
Rusty Russell56f8ba82009-09-24 09:34:49 -0600180 if (!cpumask_test_and_set_cpu(cpu, mm_cpumask(next)) || prev != next) {
Catalin Marinas7fec1b52011-11-28 13:53:28 +0000181 check_and_switch_context(next, tsk);
Russell King7e5e6e92005-11-03 20:32:45 +0000182 if (cache_is_vivt())
Rusty Russell56f8ba82009-09-24 09:34:49 -0600183 cpumask_clear_cpu(cpu, mm_cpumask(prev));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184 }
Russell King002547b2006-06-20 20:46:52 +0100185#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186}
187
188#define deactivate_mm(tsk,mm) do { } while (0)
189#define activate_mm(prev,next) switch_mm(prev, next, NULL)
190
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191#endif