blob: a47b70879e0579cc4d14c5f94d886f48d83be9fa [file] [log] [blame]
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001/*
2 * Renesas SuperH DMA Engine support
3 *
4 * base is drivers/dma/flsdma.c
5 *
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +02006 * Copyright (C) 2011-2012 Guennadi Liakhovetski <g.liakhovetski@gmx.de>
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00007 * Copyright (C) 2009 Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>
8 * Copyright (C) 2009 Renesas Solutions, Inc. All rights reserved.
9 * Copyright (C) 2007 Freescale Semiconductor, Inc. All rights reserved.
10 *
11 * This is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
16 * - DMA of SuperH does not have Hardware DMA chain mode.
17 * - MAX DMA size is 16MB.
18 *
19 */
20
21#include <linux/init.h>
22#include <linux/module.h>
Guennadi Liakhovetski4981c4d2013-08-02 16:50:36 +020023#include <linux/of.h>
24#include <linux/of_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090025#include <linux/slab.h>
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000026#include <linux/interrupt.h>
27#include <linux/dmaengine.h>
28#include <linux/delay.h>
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000029#include <linux/platform_device.h>
Guennadi Liakhovetski20f2a3b2010-02-11 16:50:18 +000030#include <linux/pm_runtime.h>
Magnus Dammb2623a62010-03-19 04:47:10 +000031#include <linux/sh_dma.h>
Paul Mundt03aa18f2010-12-17 19:16:10 +090032#include <linux/notifier.h>
33#include <linux/kdebug.h>
34#include <linux/spinlock.h>
35#include <linux/rculist.h>
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000036
Guennadi Liakhovetskie95be942012-07-02 22:30:53 +020037#include "../dmaengine.h"
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000038#include "shdma.h"
39
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +020040#define SH_DMAE_DRV_NAME "sh-dma-engine"
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000041
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +000042/* Default MEMCPY transfer size = 2^2 = 4 bytes */
43#define LOG2_DEFAULT_XFER_SIZE 2
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +020044#define SH_DMA_SLAVE_NUMBER 256
45#define SH_DMA_TCR_MAX (16 * 1024 * 1024 - 1)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000046
Paul Mundt03aa18f2010-12-17 19:16:10 +090047/*
48 * Used for write-side mutual exclusion for the global device list,
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +000049 * read-side synchronization by way of RCU, and per-controller data.
Paul Mundt03aa18f2010-12-17 19:16:10 +090050 */
51static DEFINE_SPINLOCK(sh_dmae_lock);
52static LIST_HEAD(sh_dmae_devices);
53
Guennadi Liakhovetskica8b3872013-07-10 12:09:47 +020054/*
55 * Different DMAC implementations provide different ways to clear DMA channels:
56 * (1) none - no CHCLR registers are available
57 * (2) one CHCLR register per channel - 0 has to be written to it to clear
58 * channel buffers
59 * (3) one CHCLR per several channels - 1 has to be written to the bit,
60 * corresponding to the specific channel to reset it
61 */
Guennadi Liakhovetskia28a94e2013-07-02 17:37:58 +020062static void channel_clear(struct sh_dmae_chan *sh_dc)
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +010063{
64 struct sh_dmae_device *shdev = to_sh_dev(sh_dc);
Guennadi Liakhovetskica8b3872013-07-10 12:09:47 +020065 const struct sh_dmae_channel *chan_pdata = shdev->pdata->channel +
66 sh_dc->shdma_chan.id;
67 u32 val = shdev->pdata->chclr_bitwise ? 1 << chan_pdata->chclr_bit : 0;
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +010068
Guennadi Liakhovetskica8b3872013-07-10 12:09:47 +020069 __raw_writel(val, shdev->chan_reg + chan_pdata->chclr_offset);
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +010070}
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -070071
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000072static void sh_dmae_writel(struct sh_dmae_chan *sh_dc, u32 data, u32 reg)
73{
Guennadi Liakhovetski115357e2013-07-02 17:46:01 +020074 __raw_writel(data, sh_dc->base + reg);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000075}
76
77static u32 sh_dmae_readl(struct sh_dmae_chan *sh_dc, u32 reg)
78{
Guennadi Liakhovetski115357e2013-07-02 17:46:01 +020079 return __raw_readl(sh_dc->base + reg);
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +000080}
81
82static u16 dmaor_read(struct sh_dmae_device *shdev)
83{
Guennadi Liakhovetski115357e2013-07-02 17:46:01 +020084 void __iomem *addr = shdev->chan_reg + DMAOR;
Kuninori Morimotoe76c3af2011-06-17 08:20:56 +000085
86 if (shdev->pdata->dmaor_is_32bit)
87 return __raw_readl(addr);
88 else
89 return __raw_readw(addr);
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +000090}
91
92static void dmaor_write(struct sh_dmae_device *shdev, u16 data)
93{
Guennadi Liakhovetski115357e2013-07-02 17:46:01 +020094 void __iomem *addr = shdev->chan_reg + DMAOR;
Kuninori Morimotoe76c3af2011-06-17 08:20:56 +000095
96 if (shdev->pdata->dmaor_is_32bit)
97 __raw_writel(data, addr);
98 else
99 __raw_writew(data, addr);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000100}
101
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000102static void chcr_write(struct sh_dmae_chan *sh_dc, u32 data)
103{
104 struct sh_dmae_device *shdev = to_sh_dev(sh_dc);
105
Guennadi Liakhovetski115357e2013-07-02 17:46:01 +0200106 __raw_writel(data, sh_dc->base + shdev->chcr_offset);
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000107}
108
109static u32 chcr_read(struct sh_dmae_chan *sh_dc)
110{
111 struct sh_dmae_device *shdev = to_sh_dev(sh_dc);
112
Guennadi Liakhovetski115357e2013-07-02 17:46:01 +0200113 return __raw_readl(sh_dc->base + shdev->chcr_offset);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000114}
115
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000116/*
117 * Reset DMA controller
118 *
119 * SH7780 has two DMAOR register
120 */
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000121static void sh_dmae_ctl_stop(struct sh_dmae_device *shdev)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000122{
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000123 unsigned short dmaor;
124 unsigned long flags;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000125
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000126 spin_lock_irqsave(&sh_dmae_lock, flags);
127
128 dmaor = dmaor_read(shdev);
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000129 dmaor_write(shdev, dmaor & ~(DMAOR_NMIF | DMAOR_AE | DMAOR_DME));
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000130
131 spin_unlock_irqrestore(&sh_dmae_lock, flags);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000132}
133
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000134static int sh_dmae_rst(struct sh_dmae_device *shdev)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000135{
136 unsigned short dmaor;
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000137 unsigned long flags;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000138
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000139 spin_lock_irqsave(&sh_dmae_lock, flags);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000140
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000141 dmaor = dmaor_read(shdev) & ~(DMAOR_NMIF | DMAOR_AE | DMAOR_DME);
142
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +0100143 if (shdev->pdata->chclr_present) {
144 int i;
145 for (i = 0; i < shdev->pdata->channel_num; i++) {
146 struct sh_dmae_chan *sh_chan = shdev->chan[i];
147 if (sh_chan)
Guennadi Liakhovetskia28a94e2013-07-02 17:37:58 +0200148 channel_clear(sh_chan);
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +0100149 }
150 }
151
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000152 dmaor_write(shdev, dmaor | shdev->pdata->dmaor_init);
153
154 dmaor = dmaor_read(shdev);
155
156 spin_unlock_irqrestore(&sh_dmae_lock, flags);
157
158 if (dmaor & (DMAOR_AE | DMAOR_NMIF)) {
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200159 dev_warn(shdev->shdma_dev.dma_dev.dev, "Can't initialize DMAOR.\n");
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000160 return -EIO;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000161 }
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +0100162 if (shdev->pdata->dmaor_init & ~dmaor)
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200163 dev_warn(shdev->shdma_dev.dma_dev.dev,
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +0100164 "DMAOR=0x%x hasn't latched the initial value 0x%x.\n",
165 dmaor, shdev->pdata->dmaor_init);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000166 return 0;
167}
168
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000169static bool dmae_is_busy(struct sh_dmae_chan *sh_chan)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000170{
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000171 u32 chcr = chcr_read(sh_chan);
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000172
173 if ((chcr & (CHCR_DE | CHCR_TE)) == CHCR_DE)
174 return true; /* working */
175
176 return false; /* waiting */
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000177}
178
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000179static unsigned int calc_xmit_shift(struct sh_dmae_chan *sh_chan, u32 chcr)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000180{
Kuninori Morimotoc4e0dd72011-06-16 05:08:09 +0000181 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
Guennadi Liakhovetski2833c472013-08-02 16:18:09 +0200182 const struct sh_dmae_pdata *pdata = shdev->pdata;
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000183 int cnt = ((chcr & pdata->ts_low_mask) >> pdata->ts_low_shift) |
184 ((chcr & pdata->ts_high_mask) >> pdata->ts_high_shift);
Guennadi Liakhovetski623b4ac2010-02-03 14:44:12 +0000185
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000186 if (cnt >= pdata->ts_shift_num)
187 cnt = 0;
188
189 return pdata->ts_shift[cnt];
190}
191
192static u32 log2size_to_chcr(struct sh_dmae_chan *sh_chan, int l2size)
193{
Kuninori Morimotoc4e0dd72011-06-16 05:08:09 +0000194 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
Guennadi Liakhovetski2833c472013-08-02 16:18:09 +0200195 const struct sh_dmae_pdata *pdata = shdev->pdata;
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000196 int i;
197
198 for (i = 0; i < pdata->ts_shift_num; i++)
199 if (pdata->ts_shift[i] == l2size)
200 break;
201
202 if (i == pdata->ts_shift_num)
203 i = 0;
204
205 return ((i << pdata->ts_low_shift) & pdata->ts_low_mask) |
206 ((i << pdata->ts_high_shift) & pdata->ts_high_mask);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000207}
208
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700209static void dmae_set_reg(struct sh_dmae_chan *sh_chan, struct sh_dmae_regs *hw)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000210{
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700211 sh_dmae_writel(sh_chan, hw->sar, SAR);
212 sh_dmae_writel(sh_chan, hw->dar, DAR);
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000213 sh_dmae_writel(sh_chan, hw->tcr >> sh_chan->xmit_shift, TCR);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000214}
215
216static void dmae_start(struct sh_dmae_chan *sh_chan)
217{
Kuninori Morimoto67c62692011-06-17 08:20:51 +0000218 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000219 u32 chcr = chcr_read(sh_chan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000220
Kuninori Morimoto260bf2c2011-06-17 08:21:05 +0000221 if (shdev->pdata->needs_tend_set)
222 sh_dmae_writel(sh_chan, 0xFFFFFFFF, TEND);
223
Kuninori Morimoto67c62692011-06-17 08:20:51 +0000224 chcr |= CHCR_DE | shdev->chcr_ie_bit;
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000225 chcr_write(sh_chan, chcr & ~CHCR_TE);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000226}
227
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000228static void dmae_init(struct sh_dmae_chan *sh_chan)
229{
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000230 /*
231 * Default configuration for dual address memory-memory transfer.
232 * 0x400 represents auto-request.
233 */
234 u32 chcr = DM_INC | SM_INC | 0x400 | log2size_to_chcr(sh_chan,
235 LOG2_DEFAULT_XFER_SIZE);
236 sh_chan->xmit_shift = calc_xmit_shift(sh_chan, chcr);
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000237 chcr_write(sh_chan, chcr);
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000238}
239
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000240static int dmae_set_chcr(struct sh_dmae_chan *sh_chan, u32 val)
241{
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000242 /* If DMA is active, cannot set CHCR. TODO: remove this superfluous check */
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000243 if (dmae_is_busy(sh_chan))
244 return -EBUSY;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000245
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000246 sh_chan->xmit_shift = calc_xmit_shift(sh_chan, val);
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000247 chcr_write(sh_chan, val);
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000248
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000249 return 0;
250}
251
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000252static int dmae_set_dmars(struct sh_dmae_chan *sh_chan, u16 val)
253{
Kuninori Morimotoc4e0dd72011-06-16 05:08:09 +0000254 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
Guennadi Liakhovetski2833c472013-08-02 16:18:09 +0200255 const struct sh_dmae_pdata *pdata = shdev->pdata;
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200256 const struct sh_dmae_channel *chan_pdata = &pdata->channel[sh_chan->shdma_chan.id];
Guennadi Liakhovetski115357e2013-07-02 17:46:01 +0200257 void __iomem *addr = shdev->dmars;
Kuninori Morimoto090b9182011-06-16 05:08:28 +0000258 unsigned int shift = chan_pdata->dmars_bit;
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000259
260 if (dmae_is_busy(sh_chan))
261 return -EBUSY;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000262
Kuninori Morimoto260bf2c2011-06-17 08:21:05 +0000263 if (pdata->no_dmars)
264 return 0;
265
Magnus Damm26fc02a2011-05-24 10:31:12 +0000266 /* in the case of a missing DMARS resource use first memory window */
267 if (!addr)
Guennadi Liakhovetski115357e2013-07-02 17:46:01 +0200268 addr = shdev->chan_reg;
269 addr += chan_pdata->dmars;
Magnus Damm26fc02a2011-05-24 10:31:12 +0000270
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000271 __raw_writew((__raw_readw(addr) & (0xff00 >> shift)) | (val << shift),
272 addr);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000273
274 return 0;
275}
276
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200277static void sh_dmae_start_xfer(struct shdma_chan *schan,
278 struct shdma_desc *sdesc)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000279{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200280 struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
281 shdma_chan);
282 struct sh_dmae_desc *sh_desc = container_of(sdesc,
283 struct sh_dmae_desc, shdma_desc);
284 dev_dbg(sh_chan->shdma_chan.dev, "Queue #%d to %d: %u@%x -> %x\n",
285 sdesc->async_tx.cookie, sh_chan->shdma_chan.id,
286 sh_desc->hw.tcr, sh_desc->hw.sar, sh_desc->hw.dar);
287 /* Get the ld start address from ld_queue */
288 dmae_set_reg(sh_chan, &sh_desc->hw);
289 dmae_start(sh_chan);
290}
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000291
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200292static bool sh_dmae_channel_busy(struct shdma_chan *schan)
293{
294 struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
295 shdma_chan);
296 return dmae_is_busy(sh_chan);
297}
Guennadi Liakhovetski7a1cd9a2011-08-18 16:55:27 +0200298
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200299static void sh_dmae_setup_xfer(struct shdma_chan *schan,
Guennadi Liakhovetskic2cdb7e2012-07-05 12:29:41 +0200300 int slave_id)
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200301{
302 struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
303 shdma_chan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000304
Guennadi Liakhovetskic2cdb7e2012-07-05 12:29:41 +0200305 if (slave_id >= 0) {
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200306 const struct sh_dmae_slave_config *cfg =
Guennadi Liakhovetskiecf90fb2012-07-05 12:29:40 +0200307 sh_chan->config;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000308
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200309 dmae_set_dmars(sh_chan, cfg->mid_rid);
310 dmae_set_chcr(sh_chan, cfg->chcr);
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +0100311 } else {
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200312 dmae_init(sh_chan);
Guennadi Liakhovetski7a1cd9a2011-08-18 16:55:27 +0200313 }
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000314}
315
Guennadi Liakhovetski67eacc12013-06-18 18:16:57 +0200316/*
317 * Find a slave channel configuration from the contoller list by either a slave
318 * ID in the non-DT case, or by a MID/RID value in the DT case
319 */
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200320static const struct sh_dmae_slave_config *dmae_find_slave(
Guennadi Liakhovetski67eacc12013-06-18 18:16:57 +0200321 struct sh_dmae_chan *sh_chan, int match)
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000322{
Kuninori Morimotoc4e0dd72011-06-16 05:08:09 +0000323 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
Guennadi Liakhovetski2833c472013-08-02 16:18:09 +0200324 const struct sh_dmae_pdata *pdata = shdev->pdata;
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200325 const struct sh_dmae_slave_config *cfg;
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000326 int i;
327
Guennadi Liakhovetski67eacc12013-06-18 18:16:57 +0200328 if (!sh_chan->shdma_chan.dev->of_node) {
329 if (match >= SH_DMA_SLAVE_NUMBER)
330 return NULL;
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000331
Guennadi Liakhovetski67eacc12013-06-18 18:16:57 +0200332 for (i = 0, cfg = pdata->slave; i < pdata->slave_num; i++, cfg++)
333 if (cfg->slave_id == match)
334 return cfg;
335 } else {
336 for (i = 0, cfg = pdata->slave; i < pdata->slave_num; i++, cfg++)
337 if (cfg->mid_rid == match) {
Guennadi Liakhovetski4981c4d2013-08-02 16:50:36 +0200338 sh_chan->shdma_chan.slave_id = i;
Guennadi Liakhovetski67eacc12013-06-18 18:16:57 +0200339 return cfg;
340 }
341 }
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000342
343 return NULL;
344}
345
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200346static int sh_dmae_set_slave(struct shdma_chan *schan,
Guennadi Liakhovetski4981c4d2013-08-02 16:50:36 +0200347 int slave_id, dma_addr_t slave_addr, bool try)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000348{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200349 struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
350 shdma_chan);
Guennadi Liakhovetskic2cdb7e2012-07-05 12:29:41 +0200351 const struct sh_dmae_slave_config *cfg = dmae_find_slave(sh_chan, slave_id);
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200352 if (!cfg)
Guennadi Liakhovetski7c1119b2012-11-28 06:49:47 +0000353 return -ENXIO;
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000354
Guennadi Liakhovetski4981c4d2013-08-02 16:50:36 +0200355 if (!try) {
Guennadi Liakhovetski1ff8df42012-07-05 12:29:42 +0200356 sh_chan->config = cfg;
Guennadi Liakhovetski4981c4d2013-08-02 16:50:36 +0200357 sh_chan->slave_addr = slave_addr ? : cfg->addr;
358 }
Linus Walleijc3635c72010-03-26 16:44:01 -0700359
360 return 0;
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000361}
362
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200363static void dmae_halt(struct sh_dmae_chan *sh_chan)
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700364{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200365 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
366 u32 chcr = chcr_read(sh_chan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000367
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200368 chcr &= ~(CHCR_DE | CHCR_TE | shdev->chcr_ie_bit);
369 chcr_write(sh_chan, chcr);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000370}
371
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200372static int sh_dmae_desc_setup(struct shdma_chan *schan,
373 struct shdma_desc *sdesc,
374 dma_addr_t src, dma_addr_t dst, size_t *len)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000375{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200376 struct sh_dmae_desc *sh_desc = container_of(sdesc,
377 struct sh_dmae_desc, shdma_desc);
378
379 if (*len > schan->max_xfer_len)
380 *len = schan->max_xfer_len;
381
382 sh_desc->hw.sar = src;
383 sh_desc->hw.dar = dst;
384 sh_desc->hw.tcr = *len;
385
386 return 0;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000387}
388
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200389static void sh_dmae_halt(struct shdma_chan *schan)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000390{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200391 struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
392 shdma_chan);
393 dmae_halt(sh_chan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000394}
395
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200396static bool sh_dmae_chan_irq(struct shdma_chan *schan, int irq)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000397{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200398 struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
399 shdma_chan);
Guennadi Liakhovetski7a1cd9a2011-08-18 16:55:27 +0200400
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200401 if (!(chcr_read(sh_chan) & CHCR_TE))
402 return false;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000403
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200404 /* DMA stop */
405 dmae_halt(sh_chan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000406
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200407 return true;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000408}
409
Guennadi Liakhovetski4f46f8a2012-07-30 21:28:27 +0200410static size_t sh_dmae_get_partial(struct shdma_chan *schan,
411 struct shdma_desc *sdesc)
412{
413 struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
414 shdma_chan);
415 struct sh_dmae_desc *sh_desc = container_of(sdesc,
416 struct sh_dmae_desc, shdma_desc);
417 return (sh_desc->hw.tcr - sh_dmae_readl(sh_chan, TCR)) <<
418 sh_chan->xmit_shift;
419}
420
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000421/* Called from error IRQ or NMI */
422static bool sh_dmae_reset(struct sh_dmae_device *shdev)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000423{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200424 bool ret;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000425
Guennadi Liakhovetski47a4dc22010-02-11 16:50:05 +0000426 /* halt the dma controller */
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000427 sh_dmae_ctl_stop(shdev);
Guennadi Liakhovetski47a4dc22010-02-11 16:50:05 +0000428
429 /* We cannot detect, which channel caused the error, have to reset all */
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200430 ret = shdma_reset(&shdev->shdma_dev);
Paul Mundt03aa18f2010-12-17 19:16:10 +0900431
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000432 sh_dmae_rst(shdev);
Guennadi Liakhovetski47a4dc22010-02-11 16:50:05 +0000433
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200434 return ret;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000435}
Paul Mundt03aa18f2010-12-17 19:16:10 +0900436
437static irqreturn_t sh_dmae_err(int irq, void *data)
438{
Yoshihiro Shimodaff7690b2011-02-09 07:46:47 +0000439 struct sh_dmae_device *shdev = data;
440
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000441 if (!(dmaor_read(shdev) & DMAOR_AE))
Yoshihiro Shimodaff7690b2011-02-09 07:46:47 +0000442 return IRQ_NONE;
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000443
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200444 sh_dmae_reset(shdev);
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000445 return IRQ_HANDLED;
Paul Mundt03aa18f2010-12-17 19:16:10 +0900446}
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000447
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200448static bool sh_dmae_desc_completed(struct shdma_chan *schan,
449 struct shdma_desc *sdesc)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000450{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200451 struct sh_dmae_chan *sh_chan = container_of(schan,
452 struct sh_dmae_chan, shdma_chan);
453 struct sh_dmae_desc *sh_desc = container_of(sdesc,
454 struct sh_dmae_desc, shdma_desc);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000455 u32 sar_buf = sh_dmae_readl(sh_chan, SAR);
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000456 u32 dar_buf = sh_dmae_readl(sh_chan, DAR);
Guennadi Liakhovetski86d61b32009-12-10 18:35:07 +0100457
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200458 return (sdesc->direction == DMA_DEV_TO_MEM &&
459 (sh_desc->hw.dar + sh_desc->hw.tcr) == dar_buf) ||
460 (sdesc->direction != DMA_DEV_TO_MEM &&
461 (sh_desc->hw.sar + sh_desc->hw.tcr) == sar_buf);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000462}
463
Paul Mundt03aa18f2010-12-17 19:16:10 +0900464static bool sh_dmae_nmi_notify(struct sh_dmae_device *shdev)
465{
Paul Mundt03aa18f2010-12-17 19:16:10 +0900466 /* Fast path out if NMIF is not asserted for this controller */
467 if ((dmaor_read(shdev) & DMAOR_NMIF) == 0)
468 return false;
469
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000470 return sh_dmae_reset(shdev);
Paul Mundt03aa18f2010-12-17 19:16:10 +0900471}
472
473static int sh_dmae_nmi_handler(struct notifier_block *self,
474 unsigned long cmd, void *data)
475{
476 struct sh_dmae_device *shdev;
477 int ret = NOTIFY_DONE;
478 bool triggered;
479
480 /*
481 * Only concern ourselves with NMI events.
482 *
483 * Normally we would check the die chain value, but as this needs
484 * to be architecture independent, check for NMI context instead.
485 */
486 if (!in_nmi())
487 return NOTIFY_DONE;
488
489 rcu_read_lock();
490 list_for_each_entry_rcu(shdev, &sh_dmae_devices, node) {
491 /*
492 * Only stop if one of the controllers has NMIF asserted,
493 * we do not want to interfere with regular address error
494 * handling or NMI events that don't concern the DMACs.
495 */
496 triggered = sh_dmae_nmi_notify(shdev);
497 if (triggered == true)
498 ret = NOTIFY_OK;
499 }
500 rcu_read_unlock();
501
502 return ret;
503}
504
505static struct notifier_block sh_dmae_nmi_notifier __read_mostly = {
506 .notifier_call = sh_dmae_nmi_handler,
507
508 /* Run before NMI debug handler and KGDB */
509 .priority = 1,
510};
511
Bill Pemberton463a1f82012-11-19 13:22:55 -0500512static int sh_dmae_chan_probe(struct sh_dmae_device *shdev, int id,
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000513 int irq, unsigned long flags)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000514{
Guennadi Liakhovetski5bac9422010-04-21 15:36:49 +0000515 const struct sh_dmae_channel *chan_pdata = &shdev->pdata->channel[id];
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200516 struct shdma_dev *sdev = &shdev->shdma_dev;
517 struct platform_device *pdev = to_platform_device(sdev->dma_dev.dev);
518 struct sh_dmae_chan *sh_chan;
519 struct shdma_chan *schan;
520 int err;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000521
Guennadi Liakhovetskic1c63a12013-07-02 17:45:55 +0200522 sh_chan = devm_kzalloc(sdev->dma_dev.dev, sizeof(struct sh_dmae_chan),
523 GFP_KERNEL);
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200524 if (!sh_chan) {
525 dev_err(sdev->dma_dev.dev,
Guennadi Liakhovetski86d61b32009-12-10 18:35:07 +0100526 "No free memory for allocating dma channels!\n");
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000527 return -ENOMEM;
528 }
529
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200530 schan = &sh_chan->shdma_chan;
531 schan->max_xfer_len = SH_DMA_TCR_MAX + 1;
Guennadi Liakhovetski7a1cd9a2011-08-18 16:55:27 +0200532
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200533 shdma_chan_probe(sdev, schan, id);
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000534
Guennadi Liakhovetski115357e2013-07-02 17:46:01 +0200535 sh_chan->base = shdev->chan_reg + chan_pdata->offset;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000536
537 /* set up channel irq */
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200538 if (pdev->id >= 0)
539 snprintf(sh_chan->dev_id, sizeof(sh_chan->dev_id),
540 "sh-dmae%d.%d", pdev->id, id);
541 else
542 snprintf(sh_chan->dev_id, sizeof(sh_chan->dev_id),
543 "sh-dma%d", id);
544
545 err = shdma_request_irq(schan, irq, flags, sh_chan->dev_id);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000546 if (err) {
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200547 dev_err(sdev->dma_dev.dev,
548 "DMA channel %d request_irq error %d\n",
549 id, err);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000550 goto err_no_irq;
551 }
552
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200553 shdev->chan[id] = sh_chan;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000554 return 0;
555
556err_no_irq:
557 /* remove from dmaengine device node */
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200558 shdma_chan_remove(schan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000559 return err;
560}
561
562static void sh_dmae_chan_remove(struct sh_dmae_device *shdev)
563{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200564 struct dma_device *dma_dev = &shdev->shdma_dev.dma_dev;
565 struct shdma_chan *schan;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000566 int i;
567
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200568 shdma_for_each_chan(schan, &shdev->shdma_dev, i) {
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200569 BUG_ON(!schan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000570
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200571 shdma_chan_remove(schan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000572 }
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200573 dma_dev->chancnt = 0;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000574}
575
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200576static void sh_dmae_shutdown(struct platform_device *pdev)
577{
578 struct sh_dmae_device *shdev = platform_get_drvdata(pdev);
579 sh_dmae_ctl_stop(shdev);
580}
581
582static int sh_dmae_runtime_suspend(struct device *dev)
583{
584 return 0;
585}
586
587static int sh_dmae_runtime_resume(struct device *dev)
588{
589 struct sh_dmae_device *shdev = dev_get_drvdata(dev);
590
591 return sh_dmae_rst(shdev);
592}
593
594#ifdef CONFIG_PM
595static int sh_dmae_suspend(struct device *dev)
596{
597 return 0;
598}
599
600static int sh_dmae_resume(struct device *dev)
601{
602 struct sh_dmae_device *shdev = dev_get_drvdata(dev);
603 int i, ret;
604
605 ret = sh_dmae_rst(shdev);
606 if (ret < 0)
607 dev_err(dev, "Failed to reset!\n");
608
609 for (i = 0; i < shdev->pdata->channel_num; i++) {
610 struct sh_dmae_chan *sh_chan = shdev->chan[i];
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200611
612 if (!sh_chan->shdma_chan.desc_num)
613 continue;
614
Guennadi Liakhovetskic2cdb7e2012-07-05 12:29:41 +0200615 if (sh_chan->shdma_chan.slave_id >= 0) {
Guennadi Liakhovetskiecf90fb2012-07-05 12:29:40 +0200616 const struct sh_dmae_slave_config *cfg = sh_chan->config;
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200617 dmae_set_dmars(sh_chan, cfg->mid_rid);
618 dmae_set_chcr(sh_chan, cfg->chcr);
619 } else {
620 dmae_init(sh_chan);
621 }
622 }
623
624 return 0;
625}
626#else
627#define sh_dmae_suspend NULL
628#define sh_dmae_resume NULL
629#endif
630
631const struct dev_pm_ops sh_dmae_pm = {
632 .suspend = sh_dmae_suspend,
633 .resume = sh_dmae_resume,
634 .runtime_suspend = sh_dmae_runtime_suspend,
635 .runtime_resume = sh_dmae_runtime_resume,
636};
637
638static dma_addr_t sh_dmae_slave_addr(struct shdma_chan *schan)
639{
Guennadi Liakhovetskiecf90fb2012-07-05 12:29:40 +0200640 struct sh_dmae_chan *sh_chan = container_of(schan,
641 struct sh_dmae_chan, shdma_chan);
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200642
643 /*
Guennadi Liakhovetskiecf90fb2012-07-05 12:29:40 +0200644 * Implicit BUG_ON(!sh_chan->config)
645 * This is an exclusive slave DMA operation, may only be called after a
646 * successful slave configuration.
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200647 */
Guennadi Liakhovetski4981c4d2013-08-02 16:50:36 +0200648 return sh_chan->slave_addr;
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200649}
650
651static struct shdma_desc *sh_dmae_embedded_desc(void *buf, int i)
652{
653 return &((struct sh_dmae_desc *)buf)[i].shdma_desc;
654}
655
656static const struct shdma_ops sh_dmae_shdma_ops = {
657 .desc_completed = sh_dmae_desc_completed,
658 .halt_channel = sh_dmae_halt,
659 .channel_busy = sh_dmae_channel_busy,
660 .slave_addr = sh_dmae_slave_addr,
661 .desc_setup = sh_dmae_desc_setup,
662 .set_slave = sh_dmae_set_slave,
663 .setup_xfer = sh_dmae_setup_xfer,
664 .start_xfer = sh_dmae_start_xfer,
665 .embedded_desc = sh_dmae_embedded_desc,
666 .chan_irq = sh_dmae_chan_irq,
Guennadi Liakhovetski4f46f8a2012-07-30 21:28:27 +0200667 .get_partial = sh_dmae_get_partial,
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200668};
669
Guennadi Liakhovetski4981c4d2013-08-02 16:50:36 +0200670static const struct of_device_id sh_dmae_of_match[] = {
671 {}
672};
673MODULE_DEVICE_TABLE(of, sh_dmae_of_match);
674
Bill Pemberton463a1f82012-11-19 13:22:55 -0500675static int sh_dmae_probe(struct platform_device *pdev)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000676{
Guennadi Liakhovetski4981c4d2013-08-02 16:50:36 +0200677 const struct sh_dmae_pdata *pdata;
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000678 unsigned long irqflags = IRQF_DISABLED,
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200679 chan_flag[SH_DMAE_MAX_CHANNELS] = {};
680 int errirq, chan_irq[SH_DMAE_MAX_CHANNELS];
Magnus Damm300e5f92011-05-24 10:31:20 +0000681 int err, i, irq_cnt = 0, irqres = 0, irq_cap = 0;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000682 struct sh_dmae_device *shdev;
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200683 struct dma_device *dma_dev;
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000684 struct resource *chan, *dmars, *errirq_res, *chanirq_res;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000685
Guennadi Liakhovetski4981c4d2013-08-02 16:50:36 +0200686 if (pdev->dev.of_node)
687 pdata = of_match_device(sh_dmae_of_match, &pdev->dev)->data;
688 else
689 pdata = pdev->dev.platform_data;
690
Dan Williams56adf7e2009-11-22 12:10:10 -0700691 /* get platform data */
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000692 if (!pdata || !pdata->channel_num)
Dan Williams56adf7e2009-11-22 12:10:10 -0700693 return -ENODEV;
694
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000695 chan = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Magnus Damm26fc02a2011-05-24 10:31:12 +0000696 /* DMARS area is optional */
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000697 dmars = platform_get_resource(pdev, IORESOURCE_MEM, 1);
698 /*
699 * IRQ resources:
700 * 1. there always must be at least one IRQ IO-resource. On SH4 it is
701 * the error IRQ, in which case it is the only IRQ in this resource:
702 * start == end. If it is the only IRQ resource, all channels also
703 * use the same IRQ.
704 * 2. DMA channel IRQ resources can be specified one per resource or in
705 * ranges (start != end)
706 * 3. iff all events (channels and, optionally, error) on this
707 * controller use the same IRQ, only one IRQ resource can be
708 * specified, otherwise there must be one IRQ per channel, even if
709 * some of them are equal
710 * 4. if all IRQs on this controller are equal or if some specific IRQs
711 * specify IORESOURCE_IRQ_SHAREABLE in their resources, they will be
712 * requested with the IRQF_SHARED flag
713 */
714 errirq_res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
715 if (!chan || !errirq_res)
716 return -ENODEV;
717
Guennadi Liakhovetskic1c63a12013-07-02 17:45:55 +0200718 shdev = devm_kzalloc(&pdev->dev, sizeof(struct sh_dmae_device),
719 GFP_KERNEL);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000720 if (!shdev) {
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000721 dev_err(&pdev->dev, "Not enough memory\n");
Guennadi Liakhovetskic1c63a12013-07-02 17:45:55 +0200722 return -ENOMEM;
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000723 }
724
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200725 dma_dev = &shdev->shdma_dev.dma_dev;
726
Guennadi Liakhovetskic1c63a12013-07-02 17:45:55 +0200727 shdev->chan_reg = devm_ioremap_resource(&pdev->dev, chan);
728 if (IS_ERR(shdev->chan_reg))
729 return PTR_ERR(shdev->chan_reg);
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000730 if (dmars) {
Guennadi Liakhovetskic1c63a12013-07-02 17:45:55 +0200731 shdev->dmars = devm_ioremap_resource(&pdev->dev, dmars);
732 if (IS_ERR(shdev->dmars))
733 return PTR_ERR(shdev->dmars);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000734 }
735
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200736 if (!pdata->slave_only)
737 dma_cap_set(DMA_MEMCPY, dma_dev->cap_mask);
738 if (pdata->slave && pdata->slave_num)
739 dma_cap_set(DMA_SLAVE, dma_dev->cap_mask);
740
741 /* Default transfer size of 32 bytes requires 32-byte alignment */
742 dma_dev->copy_align = LOG2_DEFAULT_XFER_SIZE;
743
744 shdev->shdma_dev.ops = &sh_dmae_shdma_ops;
745 shdev->shdma_dev.desc_size = sizeof(struct sh_dmae_desc);
746 err = shdma_init(&pdev->dev, &shdev->shdma_dev,
747 pdata->channel_num);
748 if (err < 0)
749 goto eshdma;
750
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000751 /* platform data */
Guennadi Liakhovetskifa743262013-06-06 17:37:13 +0200752 shdev->pdata = pdata;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000753
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000754 if (pdata->chcr_offset)
755 shdev->chcr_offset = pdata->chcr_offset;
756 else
757 shdev->chcr_offset = CHCR;
758
Kuninori Morimoto67c62692011-06-17 08:20:51 +0000759 if (pdata->chcr_ie_bit)
760 shdev->chcr_ie_bit = pdata->chcr_ie_bit;
761 else
762 shdev->chcr_ie_bit = CHCR_IE;
763
Paul Mundt5c2de442011-05-31 15:53:03 +0900764 platform_set_drvdata(pdev, shdev);
765
Guennadi Liakhovetski20f2a3b2010-02-11 16:50:18 +0000766 pm_runtime_enable(&pdev->dev);
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200767 err = pm_runtime_get_sync(&pdev->dev);
768 if (err < 0)
769 dev_err(&pdev->dev, "%s(): GET = %d\n", __func__, err);
Guennadi Liakhovetski20f2a3b2010-02-11 16:50:18 +0000770
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +0000771 spin_lock_irq(&sh_dmae_lock);
Paul Mundt03aa18f2010-12-17 19:16:10 +0900772 list_add_tail_rcu(&shdev->node, &sh_dmae_devices);
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +0000773 spin_unlock_irq(&sh_dmae_lock);
Paul Mundt03aa18f2010-12-17 19:16:10 +0900774
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000775 /* reset dma controller - only needed as a test */
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000776 err = sh_dmae_rst(shdev);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000777 if (err)
778 goto rst_err;
779
Magnus Damm927a7c92010-03-19 04:47:19 +0000780#if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE)
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000781 chanirq_res = platform_get_resource(pdev, IORESOURCE_IRQ, 1);
782
783 if (!chanirq_res)
784 chanirq_res = errirq_res;
785 else
786 irqres++;
787
788 if (chanirq_res == errirq_res ||
789 (errirq_res->flags & IORESOURCE_BITS) == IORESOURCE_IRQ_SHAREABLE)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000790 irqflags = IRQF_SHARED;
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000791
792 errirq = errirq_res->start;
793
Guennadi Liakhovetskic1c63a12013-07-02 17:45:55 +0200794 err = devm_request_irq(&pdev->dev, errirq, sh_dmae_err, irqflags,
795 "DMAC Address Error", shdev);
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000796 if (err) {
797 dev_err(&pdev->dev,
798 "DMA failed requesting irq #%d, error %d\n",
799 errirq, err);
800 goto eirq_err;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000801 }
802
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000803#else
804 chanirq_res = errirq_res;
Magnus Damm927a7c92010-03-19 04:47:19 +0000805#endif /* CONFIG_CPU_SH4 || CONFIG_ARCH_SHMOBILE */
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000806
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000807 if (chanirq_res->start == chanirq_res->end &&
808 !platform_get_resource(pdev, IORESOURCE_IRQ, 1)) {
809 /* Special case - all multiplexed */
810 for (; irq_cnt < pdata->channel_num; irq_cnt++) {
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200811 if (irq_cnt < SH_DMAE_MAX_CHANNELS) {
Magnus Damm300e5f92011-05-24 10:31:20 +0000812 chan_irq[irq_cnt] = chanirq_res->start;
813 chan_flag[irq_cnt] = IRQF_SHARED;
814 } else {
815 irq_cap = 1;
816 break;
817 }
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000818 }
819 } else {
820 do {
821 for (i = chanirq_res->start; i <= chanirq_res->end; i++) {
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200822 if (irq_cnt >= SH_DMAE_MAX_CHANNELS) {
Magnus Dammdcee0bb2011-06-09 06:35:08 +0000823 irq_cap = 1;
824 break;
825 }
826
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000827 if ((errirq_res->flags & IORESOURCE_BITS) ==
828 IORESOURCE_IRQ_SHAREABLE)
829 chan_flag[irq_cnt] = IRQF_SHARED;
830 else
831 chan_flag[irq_cnt] = IRQF_DISABLED;
832 dev_dbg(&pdev->dev,
833 "Found IRQ %d for channel %d\n",
834 i, irq_cnt);
835 chan_irq[irq_cnt++] = i;
Magnus Damm300e5f92011-05-24 10:31:20 +0000836 }
837
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200838 if (irq_cnt >= SH_DMAE_MAX_CHANNELS)
Magnus Damm300e5f92011-05-24 10:31:20 +0000839 break;
Magnus Dammdcee0bb2011-06-09 06:35:08 +0000840
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000841 chanirq_res = platform_get_resource(pdev,
842 IORESOURCE_IRQ, ++irqres);
843 } while (irq_cnt < pdata->channel_num && chanirq_res);
844 }
845
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000846 /* Create DMA Channel */
Magnus Damm300e5f92011-05-24 10:31:20 +0000847 for (i = 0; i < irq_cnt; i++) {
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000848 err = sh_dmae_chan_probe(shdev, i, chan_irq[i], chan_flag[i]);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000849 if (err)
850 goto chan_probe_err;
851 }
852
Magnus Damm300e5f92011-05-24 10:31:20 +0000853 if (irq_cap)
854 dev_notice(&pdev->dev, "Attempting to register %d DMA "
855 "channels when a maximum of %d are supported.\n",
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200856 pdata->channel_num, SH_DMAE_MAX_CHANNELS);
Magnus Damm300e5f92011-05-24 10:31:20 +0000857
Guennadi Liakhovetski20f2a3b2010-02-11 16:50:18 +0000858 pm_runtime_put(&pdev->dev);
859
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200860 err = dma_async_device_register(&shdev->shdma_dev.dma_dev);
861 if (err < 0)
862 goto edmadevreg;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000863
864 return err;
865
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200866edmadevreg:
867 pm_runtime_get(&pdev->dev);
868
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000869chan_probe_err:
870 sh_dmae_chan_remove(shdev);
Magnus Damm300e5f92011-05-24 10:31:20 +0000871
Magnus Damm927a7c92010-03-19 04:47:19 +0000872#if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000873eirq_err:
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000874#endif
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000875rst_err:
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +0000876 spin_lock_irq(&sh_dmae_lock);
Paul Mundt03aa18f2010-12-17 19:16:10 +0900877 list_del_rcu(&shdev->node);
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +0000878 spin_unlock_irq(&sh_dmae_lock);
Paul Mundt03aa18f2010-12-17 19:16:10 +0900879
Guennadi Liakhovetski20f2a3b2010-02-11 16:50:18 +0000880 pm_runtime_put(&pdev->dev);
Guennadi Liakhovetski467017b2011-04-29 17:09:25 +0000881 pm_runtime_disable(&pdev->dev);
882
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200883 platform_set_drvdata(pdev, NULL);
884 shdma_cleanup(&shdev->shdma_dev);
885eshdma:
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +0000886 synchronize_rcu();
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000887
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000888 return err;
889}
890
Greg Kroah-Hartman4bf27b82012-12-21 15:09:59 -0800891static int sh_dmae_remove(struct platform_device *pdev)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000892{
893 struct sh_dmae_device *shdev = platform_get_drvdata(pdev);
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200894 struct dma_device *dma_dev = &shdev->shdma_dev.dma_dev;
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000895 struct resource *res;
896 int errirq = platform_get_irq(pdev, 0);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000897
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200898 dma_async_device_unregister(dma_dev);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000899
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000900 if (errirq > 0)
901 free_irq(errirq, shdev);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000902
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +0000903 spin_lock_irq(&sh_dmae_lock);
Paul Mundt03aa18f2010-12-17 19:16:10 +0900904 list_del_rcu(&shdev->node);
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +0000905 spin_unlock_irq(&sh_dmae_lock);
Paul Mundt03aa18f2010-12-17 19:16:10 +0900906
Guennadi Liakhovetski20f2a3b2010-02-11 16:50:18 +0000907 pm_runtime_disable(&pdev->dev);
908
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200909 sh_dmae_chan_remove(shdev);
910 shdma_cleanup(&shdev->shdma_dev);
911
Paul Mundt5c2de442011-05-31 15:53:03 +0900912 platform_set_drvdata(pdev, NULL);
913
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +0000914 synchronize_rcu();
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000915
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000916 return 0;
917}
918
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000919static struct platform_driver sh_dmae_driver = {
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200920 .driver = {
Guennadi Liakhovetski7a5c1062010-05-21 15:28:51 +0000921 .owner = THIS_MODULE,
Guennadi Liakhovetski467017b2011-04-29 17:09:25 +0000922 .pm = &sh_dmae_pm,
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200923 .name = SH_DMAE_DRV_NAME,
Guennadi Liakhovetski67eacc12013-06-18 18:16:57 +0200924 .of_match_table = sh_dmae_of_match,
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000925 },
Bill Pembertona7d6e3e2012-11-19 13:20:04 -0500926 .remove = sh_dmae_remove,
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200927 .shutdown = sh_dmae_shutdown,
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000928};
929
930static int __init sh_dmae_init(void)
931{
Guennadi Liakhovetski661382f2011-01-06 17:04:50 +0000932 /* Wire up NMI handling */
933 int err = register_die_notifier(&sh_dmae_nmi_notifier);
934 if (err)
935 return err;
936
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000937 return platform_driver_probe(&sh_dmae_driver, sh_dmae_probe);
938}
939module_init(sh_dmae_init);
940
941static void __exit sh_dmae_exit(void)
942{
943 platform_driver_unregister(&sh_dmae_driver);
Guennadi Liakhovetski661382f2011-01-06 17:04:50 +0000944
945 unregister_die_notifier(&sh_dmae_nmi_notifier);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000946}
947module_exit(sh_dmae_exit);
948
949MODULE_AUTHOR("Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>");
950MODULE_DESCRIPTION("Renesas SH DMA Engine driver");
951MODULE_LICENSE("GPL");
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200952MODULE_ALIAS("platform:" SH_DMAE_DRV_NAME);