blob: 9f0a2e507ac35c7d84a83fe886ba39b6d49efee7 [file] [log] [blame]
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001/*
2 * Renesas SuperH DMA Engine support
3 *
4 * base is drivers/dma/flsdma.c
5 *
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +02006 * Copyright (C) 2011-2012 Guennadi Liakhovetski <g.liakhovetski@gmx.de>
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00007 * Copyright (C) 2009 Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>
8 * Copyright (C) 2009 Renesas Solutions, Inc. All rights reserved.
9 * Copyright (C) 2007 Freescale Semiconductor, Inc. All rights reserved.
10 *
11 * This is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
16 * - DMA of SuperH does not have Hardware DMA chain mode.
17 * - MAX DMA size is 16MB.
18 *
19 */
20
21#include <linux/init.h>
22#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090023#include <linux/slab.h>
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000024#include <linux/interrupt.h>
25#include <linux/dmaengine.h>
26#include <linux/delay.h>
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000027#include <linux/platform_device.h>
Guennadi Liakhovetski20f2a3b2010-02-11 16:50:18 +000028#include <linux/pm_runtime.h>
Magnus Dammb2623a62010-03-19 04:47:10 +000029#include <linux/sh_dma.h>
Paul Mundt03aa18f2010-12-17 19:16:10 +090030#include <linux/notifier.h>
31#include <linux/kdebug.h>
32#include <linux/spinlock.h>
33#include <linux/rculist.h>
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000034
Guennadi Liakhovetskie95be942012-07-02 22:30:53 +020035#include "../dmaengine.h"
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000036#include "shdma.h"
37
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +020038#define SH_DMAE_DRV_NAME "sh-dma-engine"
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000039
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +000040/* Default MEMCPY transfer size = 2^2 = 4 bytes */
41#define LOG2_DEFAULT_XFER_SIZE 2
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +020042#define SH_DMA_SLAVE_NUMBER 256
43#define SH_DMA_TCR_MAX (16 * 1024 * 1024 - 1)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000044
Paul Mundt03aa18f2010-12-17 19:16:10 +090045/*
46 * Used for write-side mutual exclusion for the global device list,
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +000047 * read-side synchronization by way of RCU, and per-controller data.
Paul Mundt03aa18f2010-12-17 19:16:10 +090048 */
49static DEFINE_SPINLOCK(sh_dmae_lock);
50static LIST_HEAD(sh_dmae_devices);
51
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +010052static void chclr_write(struct sh_dmae_chan *sh_dc, u32 data)
53{
54 struct sh_dmae_device *shdev = to_sh_dev(sh_dc);
55
56 __raw_writel(data, shdev->chan_reg +
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +020057 shdev->pdata->channel[sh_dc->shdma_chan.id].chclr_offset);
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +010058}
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -070059
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000060static void sh_dmae_writel(struct sh_dmae_chan *sh_dc, u32 data, u32 reg)
61{
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +000062 __raw_writel(data, sh_dc->base + reg / sizeof(u32));
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000063}
64
65static u32 sh_dmae_readl(struct sh_dmae_chan *sh_dc, u32 reg)
66{
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +000067 return __raw_readl(sh_dc->base + reg / sizeof(u32));
68}
69
70static u16 dmaor_read(struct sh_dmae_device *shdev)
71{
Kuninori Morimotoe76c3af2011-06-17 08:20:56 +000072 u32 __iomem *addr = shdev->chan_reg + DMAOR / sizeof(u32);
73
74 if (shdev->pdata->dmaor_is_32bit)
75 return __raw_readl(addr);
76 else
77 return __raw_readw(addr);
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +000078}
79
80static void dmaor_write(struct sh_dmae_device *shdev, u16 data)
81{
Kuninori Morimotoe76c3af2011-06-17 08:20:56 +000082 u32 __iomem *addr = shdev->chan_reg + DMAOR / sizeof(u32);
83
84 if (shdev->pdata->dmaor_is_32bit)
85 __raw_writel(data, addr);
86 else
87 __raw_writew(data, addr);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000088}
89
Kuninori Morimoto5899a722011-06-17 08:20:40 +000090static void chcr_write(struct sh_dmae_chan *sh_dc, u32 data)
91{
92 struct sh_dmae_device *shdev = to_sh_dev(sh_dc);
93
94 __raw_writel(data, sh_dc->base + shdev->chcr_offset / sizeof(u32));
95}
96
97static u32 chcr_read(struct sh_dmae_chan *sh_dc)
98{
99 struct sh_dmae_device *shdev = to_sh_dev(sh_dc);
100
101 return __raw_readl(sh_dc->base + shdev->chcr_offset / sizeof(u32));
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000102}
103
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000104/*
105 * Reset DMA controller
106 *
107 * SH7780 has two DMAOR register
108 */
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000109static void sh_dmae_ctl_stop(struct sh_dmae_device *shdev)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000110{
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000111 unsigned short dmaor;
112 unsigned long flags;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000113
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000114 spin_lock_irqsave(&sh_dmae_lock, flags);
115
116 dmaor = dmaor_read(shdev);
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000117 dmaor_write(shdev, dmaor & ~(DMAOR_NMIF | DMAOR_AE | DMAOR_DME));
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000118
119 spin_unlock_irqrestore(&sh_dmae_lock, flags);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000120}
121
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000122static int sh_dmae_rst(struct sh_dmae_device *shdev)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000123{
124 unsigned short dmaor;
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000125 unsigned long flags;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000126
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000127 spin_lock_irqsave(&sh_dmae_lock, flags);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000128
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000129 dmaor = dmaor_read(shdev) & ~(DMAOR_NMIF | DMAOR_AE | DMAOR_DME);
130
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +0100131 if (shdev->pdata->chclr_present) {
132 int i;
133 for (i = 0; i < shdev->pdata->channel_num; i++) {
134 struct sh_dmae_chan *sh_chan = shdev->chan[i];
135 if (sh_chan)
136 chclr_write(sh_chan, 0);
137 }
138 }
139
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000140 dmaor_write(shdev, dmaor | shdev->pdata->dmaor_init);
141
142 dmaor = dmaor_read(shdev);
143
144 spin_unlock_irqrestore(&sh_dmae_lock, flags);
145
146 if (dmaor & (DMAOR_AE | DMAOR_NMIF)) {
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200147 dev_warn(shdev->shdma_dev.dma_dev.dev, "Can't initialize DMAOR.\n");
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000148 return -EIO;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000149 }
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +0100150 if (shdev->pdata->dmaor_init & ~dmaor)
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200151 dev_warn(shdev->shdma_dev.dma_dev.dev,
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +0100152 "DMAOR=0x%x hasn't latched the initial value 0x%x.\n",
153 dmaor, shdev->pdata->dmaor_init);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000154 return 0;
155}
156
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000157static bool dmae_is_busy(struct sh_dmae_chan *sh_chan)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000158{
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000159 u32 chcr = chcr_read(sh_chan);
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000160
161 if ((chcr & (CHCR_DE | CHCR_TE)) == CHCR_DE)
162 return true; /* working */
163
164 return false; /* waiting */
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000165}
166
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000167static unsigned int calc_xmit_shift(struct sh_dmae_chan *sh_chan, u32 chcr)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000168{
Kuninori Morimotoc4e0dd72011-06-16 05:08:09 +0000169 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000170 struct sh_dmae_pdata *pdata = shdev->pdata;
171 int cnt = ((chcr & pdata->ts_low_mask) >> pdata->ts_low_shift) |
172 ((chcr & pdata->ts_high_mask) >> pdata->ts_high_shift);
Guennadi Liakhovetski623b4ac2010-02-03 14:44:12 +0000173
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000174 if (cnt >= pdata->ts_shift_num)
175 cnt = 0;
176
177 return pdata->ts_shift[cnt];
178}
179
180static u32 log2size_to_chcr(struct sh_dmae_chan *sh_chan, int l2size)
181{
Kuninori Morimotoc4e0dd72011-06-16 05:08:09 +0000182 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000183 struct sh_dmae_pdata *pdata = shdev->pdata;
184 int i;
185
186 for (i = 0; i < pdata->ts_shift_num; i++)
187 if (pdata->ts_shift[i] == l2size)
188 break;
189
190 if (i == pdata->ts_shift_num)
191 i = 0;
192
193 return ((i << pdata->ts_low_shift) & pdata->ts_low_mask) |
194 ((i << pdata->ts_high_shift) & pdata->ts_high_mask);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000195}
196
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700197static void dmae_set_reg(struct sh_dmae_chan *sh_chan, struct sh_dmae_regs *hw)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000198{
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700199 sh_dmae_writel(sh_chan, hw->sar, SAR);
200 sh_dmae_writel(sh_chan, hw->dar, DAR);
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000201 sh_dmae_writel(sh_chan, hw->tcr >> sh_chan->xmit_shift, TCR);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000202}
203
204static void dmae_start(struct sh_dmae_chan *sh_chan)
205{
Kuninori Morimoto67c62692011-06-17 08:20:51 +0000206 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000207 u32 chcr = chcr_read(sh_chan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000208
Kuninori Morimoto260bf2c2011-06-17 08:21:05 +0000209 if (shdev->pdata->needs_tend_set)
210 sh_dmae_writel(sh_chan, 0xFFFFFFFF, TEND);
211
Kuninori Morimoto67c62692011-06-17 08:20:51 +0000212 chcr |= CHCR_DE | shdev->chcr_ie_bit;
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000213 chcr_write(sh_chan, chcr & ~CHCR_TE);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000214}
215
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000216static void dmae_init(struct sh_dmae_chan *sh_chan)
217{
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000218 /*
219 * Default configuration for dual address memory-memory transfer.
220 * 0x400 represents auto-request.
221 */
222 u32 chcr = DM_INC | SM_INC | 0x400 | log2size_to_chcr(sh_chan,
223 LOG2_DEFAULT_XFER_SIZE);
224 sh_chan->xmit_shift = calc_xmit_shift(sh_chan, chcr);
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000225 chcr_write(sh_chan, chcr);
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000226}
227
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000228static int dmae_set_chcr(struct sh_dmae_chan *sh_chan, u32 val)
229{
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000230 /* If DMA is active, cannot set CHCR. TODO: remove this superfluous check */
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000231 if (dmae_is_busy(sh_chan))
232 return -EBUSY;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000233
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000234 sh_chan->xmit_shift = calc_xmit_shift(sh_chan, val);
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000235 chcr_write(sh_chan, val);
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000236
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000237 return 0;
238}
239
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000240static int dmae_set_dmars(struct sh_dmae_chan *sh_chan, u16 val)
241{
Kuninori Morimotoc4e0dd72011-06-16 05:08:09 +0000242 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000243 struct sh_dmae_pdata *pdata = shdev->pdata;
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200244 const struct sh_dmae_channel *chan_pdata = &pdata->channel[sh_chan->shdma_chan.id];
Magnus Damm26fc02a2011-05-24 10:31:12 +0000245 u16 __iomem *addr = shdev->dmars;
Kuninori Morimoto090b9182011-06-16 05:08:28 +0000246 unsigned int shift = chan_pdata->dmars_bit;
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000247
248 if (dmae_is_busy(sh_chan))
249 return -EBUSY;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000250
Kuninori Morimoto260bf2c2011-06-17 08:21:05 +0000251 if (pdata->no_dmars)
252 return 0;
253
Magnus Damm26fc02a2011-05-24 10:31:12 +0000254 /* in the case of a missing DMARS resource use first memory window */
255 if (!addr)
256 addr = (u16 __iomem *)shdev->chan_reg;
257 addr += chan_pdata->dmars / sizeof(u16);
258
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000259 __raw_writew((__raw_readw(addr) & (0xff00 >> shift)) | (val << shift),
260 addr);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000261
262 return 0;
263}
264
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200265static void sh_dmae_start_xfer(struct shdma_chan *schan,
266 struct shdma_desc *sdesc)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000267{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200268 struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
269 shdma_chan);
270 struct sh_dmae_desc *sh_desc = container_of(sdesc,
271 struct sh_dmae_desc, shdma_desc);
272 dev_dbg(sh_chan->shdma_chan.dev, "Queue #%d to %d: %u@%x -> %x\n",
273 sdesc->async_tx.cookie, sh_chan->shdma_chan.id,
274 sh_desc->hw.tcr, sh_desc->hw.sar, sh_desc->hw.dar);
275 /* Get the ld start address from ld_queue */
276 dmae_set_reg(sh_chan, &sh_desc->hw);
277 dmae_start(sh_chan);
278}
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000279
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200280static bool sh_dmae_channel_busy(struct shdma_chan *schan)
281{
282 struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
283 shdma_chan);
284 return dmae_is_busy(sh_chan);
285}
Guennadi Liakhovetski7a1cd9a2011-08-18 16:55:27 +0200286
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200287static void sh_dmae_setup_xfer(struct shdma_chan *schan,
288 struct shdma_slave *sslave)
289{
290 struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
291 shdma_chan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000292
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200293 if (sslave) {
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200294 const struct sh_dmae_slave_config *cfg =
Guennadi Liakhovetskiecf90fb2012-07-05 12:29:40 +0200295 sh_chan->config;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000296
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200297 dmae_set_dmars(sh_chan, cfg->mid_rid);
298 dmae_set_chcr(sh_chan, cfg->chcr);
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +0100299 } else {
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200300 dmae_init(sh_chan);
Guennadi Liakhovetski7a1cd9a2011-08-18 16:55:27 +0200301 }
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000302}
303
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200304static const struct sh_dmae_slave_config *dmae_find_slave(
Guennadi Liakhovetski341f4dc2012-07-05 12:29:37 +0200305 struct sh_dmae_chan *sh_chan, unsigned int slave_id)
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000306{
Kuninori Morimotoc4e0dd72011-06-16 05:08:09 +0000307 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000308 struct sh_dmae_pdata *pdata = shdev->pdata;
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200309 const struct sh_dmae_slave_config *cfg;
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000310 int i;
311
Guennadi Liakhovetski341f4dc2012-07-05 12:29:37 +0200312 if (slave_id >= SH_DMA_SLAVE_NUMBER)
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000313 return NULL;
314
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200315 for (i = 0, cfg = pdata->slave; i < pdata->slave_num; i++, cfg++)
Guennadi Liakhovetski341f4dc2012-07-05 12:29:37 +0200316 if (cfg->slave_id == slave_id)
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200317 return cfg;
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000318
319 return NULL;
320}
321
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200322static int sh_dmae_set_slave(struct shdma_chan *schan,
323 struct shdma_slave *sslave)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000324{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200325 struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
326 shdma_chan);
Guennadi Liakhovetski341f4dc2012-07-05 12:29:37 +0200327 const struct sh_dmae_slave_config *cfg = dmae_find_slave(sh_chan, sslave->slave_id);
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200328 if (!cfg)
329 return -ENODEV;
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000330
Guennadi Liakhovetskiecf90fb2012-07-05 12:29:40 +0200331 sh_chan->config = cfg;
Linus Walleijc3635c72010-03-26 16:44:01 -0700332
333 return 0;
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000334}
335
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200336static void dmae_halt(struct sh_dmae_chan *sh_chan)
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700337{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200338 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
339 u32 chcr = chcr_read(sh_chan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000340
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200341 chcr &= ~(CHCR_DE | CHCR_TE | shdev->chcr_ie_bit);
342 chcr_write(sh_chan, chcr);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000343}
344
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200345static int sh_dmae_desc_setup(struct shdma_chan *schan,
346 struct shdma_desc *sdesc,
347 dma_addr_t src, dma_addr_t dst, size_t *len)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000348{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200349 struct sh_dmae_desc *sh_desc = container_of(sdesc,
350 struct sh_dmae_desc, shdma_desc);
351
352 if (*len > schan->max_xfer_len)
353 *len = schan->max_xfer_len;
354
355 sh_desc->hw.sar = src;
356 sh_desc->hw.dar = dst;
357 sh_desc->hw.tcr = *len;
358
359 return 0;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000360}
361
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200362static void sh_dmae_halt(struct shdma_chan *schan)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000363{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200364 struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
365 shdma_chan);
366 dmae_halt(sh_chan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000367}
368
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200369static bool sh_dmae_chan_irq(struct shdma_chan *schan, int irq)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000370{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200371 struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
372 shdma_chan);
Guennadi Liakhovetski7a1cd9a2011-08-18 16:55:27 +0200373
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200374 if (!(chcr_read(sh_chan) & CHCR_TE))
375 return false;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000376
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200377 /* DMA stop */
378 dmae_halt(sh_chan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000379
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200380 return true;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000381}
382
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000383/* Called from error IRQ or NMI */
384static bool sh_dmae_reset(struct sh_dmae_device *shdev)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000385{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200386 bool ret;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000387
Guennadi Liakhovetski47a4dc22010-02-11 16:50:05 +0000388 /* halt the dma controller */
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000389 sh_dmae_ctl_stop(shdev);
Guennadi Liakhovetski47a4dc22010-02-11 16:50:05 +0000390
391 /* We cannot detect, which channel caused the error, have to reset all */
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200392 ret = shdma_reset(&shdev->shdma_dev);
Paul Mundt03aa18f2010-12-17 19:16:10 +0900393
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000394 sh_dmae_rst(shdev);
Guennadi Liakhovetski47a4dc22010-02-11 16:50:05 +0000395
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200396 return ret;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000397}
Paul Mundt03aa18f2010-12-17 19:16:10 +0900398
399static irqreturn_t sh_dmae_err(int irq, void *data)
400{
Yoshihiro Shimodaff7690b2011-02-09 07:46:47 +0000401 struct sh_dmae_device *shdev = data;
402
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000403 if (!(dmaor_read(shdev) & DMAOR_AE))
Yoshihiro Shimodaff7690b2011-02-09 07:46:47 +0000404 return IRQ_NONE;
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000405
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200406 sh_dmae_reset(shdev);
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000407 return IRQ_HANDLED;
Paul Mundt03aa18f2010-12-17 19:16:10 +0900408}
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000409
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200410static bool sh_dmae_desc_completed(struct shdma_chan *schan,
411 struct shdma_desc *sdesc)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000412{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200413 struct sh_dmae_chan *sh_chan = container_of(schan,
414 struct sh_dmae_chan, shdma_chan);
415 struct sh_dmae_desc *sh_desc = container_of(sdesc,
416 struct sh_dmae_desc, shdma_desc);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000417 u32 sar_buf = sh_dmae_readl(sh_chan, SAR);
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000418 u32 dar_buf = sh_dmae_readl(sh_chan, DAR);
Guennadi Liakhovetski86d61b32009-12-10 18:35:07 +0100419
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200420 return (sdesc->direction == DMA_DEV_TO_MEM &&
421 (sh_desc->hw.dar + sh_desc->hw.tcr) == dar_buf) ||
422 (sdesc->direction != DMA_DEV_TO_MEM &&
423 (sh_desc->hw.sar + sh_desc->hw.tcr) == sar_buf);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000424}
425
Paul Mundt03aa18f2010-12-17 19:16:10 +0900426static bool sh_dmae_nmi_notify(struct sh_dmae_device *shdev)
427{
Paul Mundt03aa18f2010-12-17 19:16:10 +0900428 /* Fast path out if NMIF is not asserted for this controller */
429 if ((dmaor_read(shdev) & DMAOR_NMIF) == 0)
430 return false;
431
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000432 return sh_dmae_reset(shdev);
Paul Mundt03aa18f2010-12-17 19:16:10 +0900433}
434
435static int sh_dmae_nmi_handler(struct notifier_block *self,
436 unsigned long cmd, void *data)
437{
438 struct sh_dmae_device *shdev;
439 int ret = NOTIFY_DONE;
440 bool triggered;
441
442 /*
443 * Only concern ourselves with NMI events.
444 *
445 * Normally we would check the die chain value, but as this needs
446 * to be architecture independent, check for NMI context instead.
447 */
448 if (!in_nmi())
449 return NOTIFY_DONE;
450
451 rcu_read_lock();
452 list_for_each_entry_rcu(shdev, &sh_dmae_devices, node) {
453 /*
454 * Only stop if one of the controllers has NMIF asserted,
455 * we do not want to interfere with regular address error
456 * handling or NMI events that don't concern the DMACs.
457 */
458 triggered = sh_dmae_nmi_notify(shdev);
459 if (triggered == true)
460 ret = NOTIFY_OK;
461 }
462 rcu_read_unlock();
463
464 return ret;
465}
466
467static struct notifier_block sh_dmae_nmi_notifier __read_mostly = {
468 .notifier_call = sh_dmae_nmi_handler,
469
470 /* Run before NMI debug handler and KGDB */
471 .priority = 1,
472};
473
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000474static int __devinit sh_dmae_chan_probe(struct sh_dmae_device *shdev, int id,
475 int irq, unsigned long flags)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000476{
Guennadi Liakhovetski5bac9422010-04-21 15:36:49 +0000477 const struct sh_dmae_channel *chan_pdata = &shdev->pdata->channel[id];
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200478 struct shdma_dev *sdev = &shdev->shdma_dev;
479 struct platform_device *pdev = to_platform_device(sdev->dma_dev.dev);
480 struct sh_dmae_chan *sh_chan;
481 struct shdma_chan *schan;
482 int err;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000483
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200484 sh_chan = kzalloc(sizeof(struct sh_dmae_chan), GFP_KERNEL);
485 if (!sh_chan) {
486 dev_err(sdev->dma_dev.dev,
Guennadi Liakhovetski86d61b32009-12-10 18:35:07 +0100487 "No free memory for allocating dma channels!\n");
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000488 return -ENOMEM;
489 }
490
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200491 schan = &sh_chan->shdma_chan;
492 schan->max_xfer_len = SH_DMA_TCR_MAX + 1;
Guennadi Liakhovetski7a1cd9a2011-08-18 16:55:27 +0200493
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200494 shdma_chan_probe(sdev, schan, id);
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000495
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200496 sh_chan->base = shdev->chan_reg + chan_pdata->offset / sizeof(u32);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000497
498 /* set up channel irq */
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200499 if (pdev->id >= 0)
500 snprintf(sh_chan->dev_id, sizeof(sh_chan->dev_id),
501 "sh-dmae%d.%d", pdev->id, id);
502 else
503 snprintf(sh_chan->dev_id, sizeof(sh_chan->dev_id),
504 "sh-dma%d", id);
505
506 err = shdma_request_irq(schan, irq, flags, sh_chan->dev_id);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000507 if (err) {
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200508 dev_err(sdev->dma_dev.dev,
509 "DMA channel %d request_irq error %d\n",
510 id, err);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000511 goto err_no_irq;
512 }
513
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200514 shdev->chan[id] = sh_chan;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000515 return 0;
516
517err_no_irq:
518 /* remove from dmaengine device node */
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200519 shdma_chan_remove(schan);
520 kfree(sh_chan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000521 return err;
522}
523
524static void sh_dmae_chan_remove(struct sh_dmae_device *shdev)
525{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200526 struct dma_device *dma_dev = &shdev->shdma_dev.dma_dev;
527 struct shdma_chan *schan;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000528 int i;
529
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200530 shdma_for_each_chan(schan, &shdev->shdma_dev, i) {
531 struct sh_dmae_chan *sh_chan = container_of(schan,
532 struct sh_dmae_chan, shdma_chan);
533 BUG_ON(!schan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000534
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200535 shdma_free_irq(&sh_chan->shdma_chan);
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000536
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200537 shdma_chan_remove(schan);
538 kfree(sh_chan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000539 }
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200540 dma_dev->chancnt = 0;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000541}
542
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200543static void sh_dmae_shutdown(struct platform_device *pdev)
544{
545 struct sh_dmae_device *shdev = platform_get_drvdata(pdev);
546 sh_dmae_ctl_stop(shdev);
547}
548
549static int sh_dmae_runtime_suspend(struct device *dev)
550{
551 return 0;
552}
553
554static int sh_dmae_runtime_resume(struct device *dev)
555{
556 struct sh_dmae_device *shdev = dev_get_drvdata(dev);
557
558 return sh_dmae_rst(shdev);
559}
560
561#ifdef CONFIG_PM
562static int sh_dmae_suspend(struct device *dev)
563{
564 return 0;
565}
566
567static int sh_dmae_resume(struct device *dev)
568{
569 struct sh_dmae_device *shdev = dev_get_drvdata(dev);
570 int i, ret;
571
572 ret = sh_dmae_rst(shdev);
573 if (ret < 0)
574 dev_err(dev, "Failed to reset!\n");
575
576 for (i = 0; i < shdev->pdata->channel_num; i++) {
577 struct sh_dmae_chan *sh_chan = shdev->chan[i];
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200578
579 if (!sh_chan->shdma_chan.desc_num)
580 continue;
581
Guennadi Liakhovetskiecf90fb2012-07-05 12:29:40 +0200582 if (sh_chan->shdma_chan.slave) {
583 const struct sh_dmae_slave_config *cfg = sh_chan->config;
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200584 dmae_set_dmars(sh_chan, cfg->mid_rid);
585 dmae_set_chcr(sh_chan, cfg->chcr);
586 } else {
587 dmae_init(sh_chan);
588 }
589 }
590
591 return 0;
592}
593#else
594#define sh_dmae_suspend NULL
595#define sh_dmae_resume NULL
596#endif
597
598const struct dev_pm_ops sh_dmae_pm = {
599 .suspend = sh_dmae_suspend,
600 .resume = sh_dmae_resume,
601 .runtime_suspend = sh_dmae_runtime_suspend,
602 .runtime_resume = sh_dmae_runtime_resume,
603};
604
605static dma_addr_t sh_dmae_slave_addr(struct shdma_chan *schan)
606{
Guennadi Liakhovetskiecf90fb2012-07-05 12:29:40 +0200607 struct sh_dmae_chan *sh_chan = container_of(schan,
608 struct sh_dmae_chan, shdma_chan);
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200609
610 /*
Guennadi Liakhovetskiecf90fb2012-07-05 12:29:40 +0200611 * Implicit BUG_ON(!sh_chan->config)
612 * This is an exclusive slave DMA operation, may only be called after a
613 * successful slave configuration.
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200614 */
Guennadi Liakhovetskiecf90fb2012-07-05 12:29:40 +0200615 return sh_chan->config->addr;
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200616}
617
618static struct shdma_desc *sh_dmae_embedded_desc(void *buf, int i)
619{
620 return &((struct sh_dmae_desc *)buf)[i].shdma_desc;
621}
622
623static const struct shdma_ops sh_dmae_shdma_ops = {
624 .desc_completed = sh_dmae_desc_completed,
625 .halt_channel = sh_dmae_halt,
626 .channel_busy = sh_dmae_channel_busy,
627 .slave_addr = sh_dmae_slave_addr,
628 .desc_setup = sh_dmae_desc_setup,
629 .set_slave = sh_dmae_set_slave,
630 .setup_xfer = sh_dmae_setup_xfer,
631 .start_xfer = sh_dmae_start_xfer,
632 .embedded_desc = sh_dmae_embedded_desc,
633 .chan_irq = sh_dmae_chan_irq,
634};
635
636static int __devinit sh_dmae_probe(struct platform_device *pdev)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000637{
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000638 struct sh_dmae_pdata *pdata = pdev->dev.platform_data;
639 unsigned long irqflags = IRQF_DISABLED,
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200640 chan_flag[SH_DMAE_MAX_CHANNELS] = {};
641 int errirq, chan_irq[SH_DMAE_MAX_CHANNELS];
Magnus Damm300e5f92011-05-24 10:31:20 +0000642 int err, i, irq_cnt = 0, irqres = 0, irq_cap = 0;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000643 struct sh_dmae_device *shdev;
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200644 struct dma_device *dma_dev;
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000645 struct resource *chan, *dmars, *errirq_res, *chanirq_res;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000646
Dan Williams56adf7e2009-11-22 12:10:10 -0700647 /* get platform data */
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000648 if (!pdata || !pdata->channel_num)
Dan Williams56adf7e2009-11-22 12:10:10 -0700649 return -ENODEV;
650
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000651 chan = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Magnus Damm26fc02a2011-05-24 10:31:12 +0000652 /* DMARS area is optional */
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000653 dmars = platform_get_resource(pdev, IORESOURCE_MEM, 1);
654 /*
655 * IRQ resources:
656 * 1. there always must be at least one IRQ IO-resource. On SH4 it is
657 * the error IRQ, in which case it is the only IRQ in this resource:
658 * start == end. If it is the only IRQ resource, all channels also
659 * use the same IRQ.
660 * 2. DMA channel IRQ resources can be specified one per resource or in
661 * ranges (start != end)
662 * 3. iff all events (channels and, optionally, error) on this
663 * controller use the same IRQ, only one IRQ resource can be
664 * specified, otherwise there must be one IRQ per channel, even if
665 * some of them are equal
666 * 4. if all IRQs on this controller are equal or if some specific IRQs
667 * specify IORESOURCE_IRQ_SHAREABLE in their resources, they will be
668 * requested with the IRQF_SHARED flag
669 */
670 errirq_res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
671 if (!chan || !errirq_res)
672 return -ENODEV;
673
674 if (!request_mem_region(chan->start, resource_size(chan), pdev->name)) {
675 dev_err(&pdev->dev, "DMAC register region already claimed\n");
676 return -EBUSY;
677 }
678
679 if (dmars && !request_mem_region(dmars->start, resource_size(dmars), pdev->name)) {
680 dev_err(&pdev->dev, "DMAC DMARS region already claimed\n");
681 err = -EBUSY;
682 goto ermrdmars;
683 }
684
685 err = -ENOMEM;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000686 shdev = kzalloc(sizeof(struct sh_dmae_device), GFP_KERNEL);
687 if (!shdev) {
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000688 dev_err(&pdev->dev, "Not enough memory\n");
689 goto ealloc;
690 }
691
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200692 dma_dev = &shdev->shdma_dev.dma_dev;
693
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000694 shdev->chan_reg = ioremap(chan->start, resource_size(chan));
695 if (!shdev->chan_reg)
696 goto emapchan;
697 if (dmars) {
698 shdev->dmars = ioremap(dmars->start, resource_size(dmars));
699 if (!shdev->dmars)
700 goto emapdmars;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000701 }
702
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200703 if (!pdata->slave_only)
704 dma_cap_set(DMA_MEMCPY, dma_dev->cap_mask);
705 if (pdata->slave && pdata->slave_num)
706 dma_cap_set(DMA_SLAVE, dma_dev->cap_mask);
707
708 /* Default transfer size of 32 bytes requires 32-byte alignment */
709 dma_dev->copy_align = LOG2_DEFAULT_XFER_SIZE;
710
711 shdev->shdma_dev.ops = &sh_dmae_shdma_ops;
712 shdev->shdma_dev.desc_size = sizeof(struct sh_dmae_desc);
713 err = shdma_init(&pdev->dev, &shdev->shdma_dev,
714 pdata->channel_num);
715 if (err < 0)
716 goto eshdma;
717
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000718 /* platform data */
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200719 shdev->pdata = pdev->dev.platform_data;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000720
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000721 if (pdata->chcr_offset)
722 shdev->chcr_offset = pdata->chcr_offset;
723 else
724 shdev->chcr_offset = CHCR;
725
Kuninori Morimoto67c62692011-06-17 08:20:51 +0000726 if (pdata->chcr_ie_bit)
727 shdev->chcr_ie_bit = pdata->chcr_ie_bit;
728 else
729 shdev->chcr_ie_bit = CHCR_IE;
730
Paul Mundt5c2de442011-05-31 15:53:03 +0900731 platform_set_drvdata(pdev, shdev);
732
Guennadi Liakhovetski20f2a3b2010-02-11 16:50:18 +0000733 pm_runtime_enable(&pdev->dev);
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200734 err = pm_runtime_get_sync(&pdev->dev);
735 if (err < 0)
736 dev_err(&pdev->dev, "%s(): GET = %d\n", __func__, err);
Guennadi Liakhovetski20f2a3b2010-02-11 16:50:18 +0000737
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +0000738 spin_lock_irq(&sh_dmae_lock);
Paul Mundt03aa18f2010-12-17 19:16:10 +0900739 list_add_tail_rcu(&shdev->node, &sh_dmae_devices);
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +0000740 spin_unlock_irq(&sh_dmae_lock);
Paul Mundt03aa18f2010-12-17 19:16:10 +0900741
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000742 /* reset dma controller - only needed as a test */
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000743 err = sh_dmae_rst(shdev);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000744 if (err)
745 goto rst_err;
746
Magnus Damm927a7c92010-03-19 04:47:19 +0000747#if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE)
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000748 chanirq_res = platform_get_resource(pdev, IORESOURCE_IRQ, 1);
749
750 if (!chanirq_res)
751 chanirq_res = errirq_res;
752 else
753 irqres++;
754
755 if (chanirq_res == errirq_res ||
756 (errirq_res->flags & IORESOURCE_BITS) == IORESOURCE_IRQ_SHAREABLE)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000757 irqflags = IRQF_SHARED;
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000758
759 errirq = errirq_res->start;
760
761 err = request_irq(errirq, sh_dmae_err, irqflags,
762 "DMAC Address Error", shdev);
763 if (err) {
764 dev_err(&pdev->dev,
765 "DMA failed requesting irq #%d, error %d\n",
766 errirq, err);
767 goto eirq_err;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000768 }
769
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000770#else
771 chanirq_res = errirq_res;
Magnus Damm927a7c92010-03-19 04:47:19 +0000772#endif /* CONFIG_CPU_SH4 || CONFIG_ARCH_SHMOBILE */
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000773
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000774 if (chanirq_res->start == chanirq_res->end &&
775 !platform_get_resource(pdev, IORESOURCE_IRQ, 1)) {
776 /* Special case - all multiplexed */
777 for (; irq_cnt < pdata->channel_num; irq_cnt++) {
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200778 if (irq_cnt < SH_DMAE_MAX_CHANNELS) {
Magnus Damm300e5f92011-05-24 10:31:20 +0000779 chan_irq[irq_cnt] = chanirq_res->start;
780 chan_flag[irq_cnt] = IRQF_SHARED;
781 } else {
782 irq_cap = 1;
783 break;
784 }
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000785 }
786 } else {
787 do {
788 for (i = chanirq_res->start; i <= chanirq_res->end; i++) {
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200789 if (irq_cnt >= SH_DMAE_MAX_CHANNELS) {
Magnus Dammdcee0bb2011-06-09 06:35:08 +0000790 irq_cap = 1;
791 break;
792 }
793
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000794 if ((errirq_res->flags & IORESOURCE_BITS) ==
795 IORESOURCE_IRQ_SHAREABLE)
796 chan_flag[irq_cnt] = IRQF_SHARED;
797 else
798 chan_flag[irq_cnt] = IRQF_DISABLED;
799 dev_dbg(&pdev->dev,
800 "Found IRQ %d for channel %d\n",
801 i, irq_cnt);
802 chan_irq[irq_cnt++] = i;
Magnus Damm300e5f92011-05-24 10:31:20 +0000803 }
804
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200805 if (irq_cnt >= SH_DMAE_MAX_CHANNELS)
Magnus Damm300e5f92011-05-24 10:31:20 +0000806 break;
Magnus Dammdcee0bb2011-06-09 06:35:08 +0000807
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000808 chanirq_res = platform_get_resource(pdev,
809 IORESOURCE_IRQ, ++irqres);
810 } while (irq_cnt < pdata->channel_num && chanirq_res);
811 }
812
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000813 /* Create DMA Channel */
Magnus Damm300e5f92011-05-24 10:31:20 +0000814 for (i = 0; i < irq_cnt; i++) {
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000815 err = sh_dmae_chan_probe(shdev, i, chan_irq[i], chan_flag[i]);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000816 if (err)
817 goto chan_probe_err;
818 }
819
Magnus Damm300e5f92011-05-24 10:31:20 +0000820 if (irq_cap)
821 dev_notice(&pdev->dev, "Attempting to register %d DMA "
822 "channels when a maximum of %d are supported.\n",
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200823 pdata->channel_num, SH_DMAE_MAX_CHANNELS);
Magnus Damm300e5f92011-05-24 10:31:20 +0000824
Guennadi Liakhovetski20f2a3b2010-02-11 16:50:18 +0000825 pm_runtime_put(&pdev->dev);
826
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200827 err = dma_async_device_register(&shdev->shdma_dev.dma_dev);
828 if (err < 0)
829 goto edmadevreg;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000830
831 return err;
832
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200833edmadevreg:
834 pm_runtime_get(&pdev->dev);
835
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000836chan_probe_err:
837 sh_dmae_chan_remove(shdev);
Magnus Damm300e5f92011-05-24 10:31:20 +0000838
Magnus Damm927a7c92010-03-19 04:47:19 +0000839#if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE)
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000840 free_irq(errirq, shdev);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000841eirq_err:
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000842#endif
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000843rst_err:
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +0000844 spin_lock_irq(&sh_dmae_lock);
Paul Mundt03aa18f2010-12-17 19:16:10 +0900845 list_del_rcu(&shdev->node);
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +0000846 spin_unlock_irq(&sh_dmae_lock);
Paul Mundt03aa18f2010-12-17 19:16:10 +0900847
Guennadi Liakhovetski20f2a3b2010-02-11 16:50:18 +0000848 pm_runtime_put(&pdev->dev);
Guennadi Liakhovetski467017b2011-04-29 17:09:25 +0000849 pm_runtime_disable(&pdev->dev);
850
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200851 platform_set_drvdata(pdev, NULL);
852 shdma_cleanup(&shdev->shdma_dev);
853eshdma:
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000854 if (dmars)
855 iounmap(shdev->dmars);
856emapdmars:
857 iounmap(shdev->chan_reg);
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +0000858 synchronize_rcu();
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000859emapchan:
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000860 kfree(shdev);
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000861ealloc:
862 if (dmars)
863 release_mem_region(dmars->start, resource_size(dmars));
864ermrdmars:
865 release_mem_region(chan->start, resource_size(chan));
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000866
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000867 return err;
868}
869
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200870static int __devexit sh_dmae_remove(struct platform_device *pdev)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000871{
872 struct sh_dmae_device *shdev = platform_get_drvdata(pdev);
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200873 struct dma_device *dma_dev = &shdev->shdma_dev.dma_dev;
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000874 struct resource *res;
875 int errirq = platform_get_irq(pdev, 0);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000876
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200877 dma_async_device_unregister(dma_dev);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000878
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000879 if (errirq > 0)
880 free_irq(errirq, shdev);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000881
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +0000882 spin_lock_irq(&sh_dmae_lock);
Paul Mundt03aa18f2010-12-17 19:16:10 +0900883 list_del_rcu(&shdev->node);
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +0000884 spin_unlock_irq(&sh_dmae_lock);
Paul Mundt03aa18f2010-12-17 19:16:10 +0900885
Guennadi Liakhovetski20f2a3b2010-02-11 16:50:18 +0000886 pm_runtime_disable(&pdev->dev);
887
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200888 sh_dmae_chan_remove(shdev);
889 shdma_cleanup(&shdev->shdma_dev);
890
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000891 if (shdev->dmars)
892 iounmap(shdev->dmars);
893 iounmap(shdev->chan_reg);
894
Paul Mundt5c2de442011-05-31 15:53:03 +0900895 platform_set_drvdata(pdev, NULL);
896
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +0000897 synchronize_rcu();
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000898 kfree(shdev);
899
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000900 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
901 if (res)
902 release_mem_region(res->start, resource_size(res));
903 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
904 if (res)
905 release_mem_region(res->start, resource_size(res));
906
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000907 return 0;
908}
909
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000910static struct platform_driver sh_dmae_driver = {
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200911 .driver = {
Guennadi Liakhovetski7a5c1062010-05-21 15:28:51 +0000912 .owner = THIS_MODULE,
Guennadi Liakhovetski467017b2011-04-29 17:09:25 +0000913 .pm = &sh_dmae_pm,
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200914 .name = SH_DMAE_DRV_NAME,
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000915 },
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200916 .remove = __devexit_p(sh_dmae_remove),
917 .shutdown = sh_dmae_shutdown,
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000918};
919
920static int __init sh_dmae_init(void)
921{
Guennadi Liakhovetski661382f2011-01-06 17:04:50 +0000922 /* Wire up NMI handling */
923 int err = register_die_notifier(&sh_dmae_nmi_notifier);
924 if (err)
925 return err;
926
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000927 return platform_driver_probe(&sh_dmae_driver, sh_dmae_probe);
928}
929module_init(sh_dmae_init);
930
931static void __exit sh_dmae_exit(void)
932{
933 platform_driver_unregister(&sh_dmae_driver);
Guennadi Liakhovetski661382f2011-01-06 17:04:50 +0000934
935 unregister_die_notifier(&sh_dmae_nmi_notifier);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000936}
937module_exit(sh_dmae_exit);
938
939MODULE_AUTHOR("Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>");
940MODULE_DESCRIPTION("Renesas SH DMA Engine driver");
941MODULE_LICENSE("GPL");
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200942MODULE_ALIAS("platform:" SH_DMAE_DRV_NAME);