blob: 68e7cafa13de54f6bd50f3c8c364564c1346235e [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010036#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Zhenyu Wang036a4a72009-06-08 14:40:19 +080039/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010040static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050041ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080042{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000043 if ((dev_priv->irq_mask & mask) != 0) {
44 dev_priv->irq_mask &= ~mask;
45 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000046 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080047 }
48}
49
50static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050051ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080052{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000053 if ((dev_priv->irq_mask & mask) != mask) {
54 dev_priv->irq_mask |= mask;
55 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000056 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080057 }
58}
59
Keith Packard7c463582008-11-04 02:03:27 -080060void
61i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
62{
63 if ((dev_priv->pipestat[pipe] & mask) != mask) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080064 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080065
66 dev_priv->pipestat[pipe] |= mask;
67 /* Enable the interrupt, clear any pending status */
68 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
Chris Wilson3143a2b2010-11-16 15:55:10 +000069 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080070 }
71}
72
73void
74i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
75{
76 if ((dev_priv->pipestat[pipe] & mask) != 0) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080077 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080078
79 dev_priv->pipestat[pipe] &= ~mask;
80 I915_WRITE(reg, dev_priv->pipestat[pipe]);
Chris Wilson3143a2b2010-11-16 15:55:10 +000081 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080082 }
83}
84
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +100085/**
Zhao Yakui01c66882009-10-28 05:10:00 +000086 * intel_enable_asle - enable ASLE interrupt for OpRegion
87 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +000088void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +000089{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000090 drm_i915_private_t *dev_priv = dev->dev_private;
91 unsigned long irqflags;
92
Jesse Barnes7e231dbe2012-03-28 13:39:38 -070093 /* FIXME: opregion/asle for VLV */
94 if (IS_VALLEYVIEW(dev))
95 return;
96
Chris Wilson1ec14ad2010-12-04 11:30:53 +000097 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +000098
Eric Anholtc619eed2010-01-28 16:45:52 -080099 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500100 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800101 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000102 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700103 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100104 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800105 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700106 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800107 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000108
109 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000110}
111
112/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700113 * i915_pipe_enabled - check if a pipe is enabled
114 * @dev: DRM device
115 * @pipe: pipe to check
116 *
117 * Reading certain registers when the pipe is disabled can hang the chip.
118 * Use this routine to make sure the PLL is running and the pipe is active
119 * before reading such registers if unsure.
120 */
121static int
122i915_pipe_enabled(struct drm_device *dev, int pipe)
123{
124 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200125 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
126 pipe);
127
128 return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700129}
130
Keith Packard42f52ef2008-10-18 19:39:29 -0700131/* Called from drm generic code, passed a 'crtc', which
132 * we use as a pipe index
133 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700134static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700135{
136 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
137 unsigned long high_frame;
138 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100139 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700140
141 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800142 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800143 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700144 return 0;
145 }
146
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800147 high_frame = PIPEFRAME(pipe);
148 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100149
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700150 /*
151 * High & low register fields aren't synchronized, so make sure
152 * we get a low value that's stable across two reads of the high
153 * register.
154 */
155 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100156 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
157 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
158 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700159 } while (high1 != high2);
160
Chris Wilson5eddb702010-09-11 13:48:45 +0100161 high1 >>= PIPE_FRAME_HIGH_SHIFT;
162 low >>= PIPE_FRAME_LOW_SHIFT;
163 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700164}
165
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700166static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800167{
168 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800169 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800170
171 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800172 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800173 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800174 return 0;
175 }
176
177 return I915_READ(reg);
178}
179
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700180static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100181 int *vpos, int *hpos)
182{
183 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
184 u32 vbl = 0, position = 0;
185 int vbl_start, vbl_end, htotal, vtotal;
186 bool in_vbl = true;
187 int ret = 0;
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200188 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
189 pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100190
191 if (!i915_pipe_enabled(dev, pipe)) {
192 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800193 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100194 return 0;
195 }
196
197 /* Get vtotal. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200198 vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100199
200 if (INTEL_INFO(dev)->gen >= 4) {
201 /* No obvious pixelcount register. Only query vertical
202 * scanout position from Display scan line register.
203 */
204 position = I915_READ(PIPEDSL(pipe));
205
206 /* Decode into vertical scanout position. Don't have
207 * horizontal scanout position.
208 */
209 *vpos = position & 0x1fff;
210 *hpos = 0;
211 } else {
212 /* Have access to pixelcount since start of frame.
213 * We can split this into vertical and horizontal
214 * scanout position.
215 */
216 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
217
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200218 htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100219 *vpos = position / htotal;
220 *hpos = position - (*vpos * htotal);
221 }
222
223 /* Query vblank area. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200224 vbl = I915_READ(VBLANK(cpu_transcoder));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100225
226 /* Test position against vblank region. */
227 vbl_start = vbl & 0x1fff;
228 vbl_end = (vbl >> 16) & 0x1fff;
229
230 if ((*vpos < vbl_start) || (*vpos > vbl_end))
231 in_vbl = false;
232
233 /* Inside "upper part" of vblank area? Apply corrective offset: */
234 if (in_vbl && (*vpos >= vbl_start))
235 *vpos = *vpos - vtotal;
236
237 /* Readouts valid? */
238 if (vbl > 0)
239 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
240
241 /* In vblank? */
242 if (in_vbl)
243 ret |= DRM_SCANOUTPOS_INVBL;
244
245 return ret;
246}
247
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700248static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100249 int *max_error,
250 struct timeval *vblank_time,
251 unsigned flags)
252{
Chris Wilson4041b852011-01-22 10:07:56 +0000253 struct drm_i915_private *dev_priv = dev->dev_private;
254 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100255
Chris Wilson4041b852011-01-22 10:07:56 +0000256 if (pipe < 0 || pipe >= dev_priv->num_pipe) {
257 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100258 return -EINVAL;
259 }
260
261 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000262 crtc = intel_get_crtc_for_pipe(dev, pipe);
263 if (crtc == NULL) {
264 DRM_ERROR("Invalid crtc %d\n", pipe);
265 return -EINVAL;
266 }
267
268 if (!crtc->enabled) {
269 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
270 return -EBUSY;
271 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100272
273 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000274 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
275 vblank_time, flags,
276 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100277}
278
Jesse Barnes5ca58282009-03-31 14:11:15 -0700279/*
280 * Handle hotplug events outside the interrupt handler proper.
281 */
282static void i915_hotplug_work_func(struct work_struct *work)
283{
284 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
285 hotplug_work);
286 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700287 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100288 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700289
Keith Packarda65e34c2011-07-25 10:04:56 -0700290 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800291 DRM_DEBUG_KMS("running encoder hotplug functions\n");
292
Chris Wilson4ef69c72010-09-09 15:14:28 +0100293 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
294 if (encoder->hot_plug)
295 encoder->hot_plug(encoder);
296
Keith Packard40ee3382011-07-28 15:31:19 -0700297 mutex_unlock(&mode_config->mutex);
298
Jesse Barnes5ca58282009-03-31 14:11:15 -0700299 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000300 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700301}
302
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200303static void ironlake_handle_rps_change(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800304{
305 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000306 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200307 u8 new_delay;
308 unsigned long flags;
309
310 spin_lock_irqsave(&mchdev_lock, flags);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800311
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200312 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
313
Daniel Vetter20e4d402012-08-08 23:35:39 +0200314 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200315
Jesse Barnes7648fa92010-05-20 14:28:11 -0700316 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000317 busy_up = I915_READ(RCPREVBSYTUPAVG);
318 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800319 max_avg = I915_READ(RCBMAXAVG);
320 min_avg = I915_READ(RCBMINAVG);
321
322 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000323 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200324 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
325 new_delay = dev_priv->ips.cur_delay - 1;
326 if (new_delay < dev_priv->ips.max_delay)
327 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000328 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200329 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
330 new_delay = dev_priv->ips.cur_delay + 1;
331 if (new_delay > dev_priv->ips.min_delay)
332 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800333 }
334
Jesse Barnes7648fa92010-05-20 14:28:11 -0700335 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200336 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800337
Daniel Vetter92703882012-08-09 16:46:01 +0200338 spin_unlock_irqrestore(&mchdev_lock, flags);
339
Jesse Barnesf97108d2010-01-29 11:27:07 -0800340 return;
341}
342
Chris Wilson549f7362010-10-19 11:19:32 +0100343static void notify_ring(struct drm_device *dev,
344 struct intel_ring_buffer *ring)
345{
346 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9862e602011-01-04 22:22:17 +0000347
Chris Wilson475553d2011-01-20 09:52:56 +0000348 if (ring->obj == NULL)
349 return;
350
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100351 trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
Chris Wilson9862e602011-01-04 22:22:17 +0000352
Chris Wilson549f7362010-10-19 11:19:32 +0100353 wake_up_all(&ring->irq_queue);
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700354 if (i915_enable_hangcheck) {
355 dev_priv->hangcheck_count = 0;
356 mod_timer(&dev_priv->hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +0100357 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700358 }
Chris Wilson549f7362010-10-19 11:19:32 +0100359}
360
Ben Widawsky4912d042011-04-25 11:25:20 -0700361static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800362{
Ben Widawsky4912d042011-04-25 11:25:20 -0700363 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200364 rps.work);
Ben Widawsky4912d042011-04-25 11:25:20 -0700365 u32 pm_iir, pm_imr;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100366 u8 new_delay;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800367
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200368 spin_lock_irq(&dev_priv->rps.lock);
369 pm_iir = dev_priv->rps.pm_iir;
370 dev_priv->rps.pm_iir = 0;
Ben Widawsky4912d042011-04-25 11:25:20 -0700371 pm_imr = I915_READ(GEN6_PMIMR);
Daniel Vettera9e26412011-09-08 14:00:21 +0200372 I915_WRITE(GEN6_PMIMR, 0);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200373 spin_unlock_irq(&dev_priv->rps.lock);
Ben Widawsky4912d042011-04-25 11:25:20 -0700374
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100375 if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800376 return;
377
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700378 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100379
380 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200381 new_delay = dev_priv->rps.cur_delay + 1;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100382 else
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200383 new_delay = dev_priv->rps.cur_delay - 1;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800384
Ben Widawsky79249632012-09-07 19:43:42 -0700385 /* sysfs frequency interfaces may have snuck in while servicing the
386 * interrupt
387 */
388 if (!(new_delay > dev_priv->rps.max_delay ||
389 new_delay < dev_priv->rps.min_delay)) {
390 gen6_set_rps(dev_priv->dev, new_delay);
391 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800392
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700393 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800394}
395
Ben Widawskye3689192012-05-25 16:56:22 -0700396
397/**
398 * ivybridge_parity_work - Workqueue called when a parity error interrupt
399 * occurred.
400 * @work: workqueue struct
401 *
402 * Doesn't actually do anything except notify userspace. As a consequence of
403 * this event, userspace should try to remap the bad rows since statistically
404 * it is likely the same row is more likely to go bad again.
405 */
406static void ivybridge_parity_work(struct work_struct *work)
407{
408 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100409 l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700410 u32 error_status, row, bank, subbank;
411 char *parity_event[5];
412 uint32_t misccpctl;
413 unsigned long flags;
414
415 /* We must turn off DOP level clock gating to access the L3 registers.
416 * In order to prevent a get/put style interface, acquire struct mutex
417 * any time we access those registers.
418 */
419 mutex_lock(&dev_priv->dev->struct_mutex);
420
421 misccpctl = I915_READ(GEN7_MISCCPCTL);
422 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
423 POSTING_READ(GEN7_MISCCPCTL);
424
425 error_status = I915_READ(GEN7_L3CDERRST1);
426 row = GEN7_PARITY_ERROR_ROW(error_status);
427 bank = GEN7_PARITY_ERROR_BANK(error_status);
428 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
429
430 I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
431 GEN7_L3CDERRST1_ENABLE);
432 POSTING_READ(GEN7_L3CDERRST1);
433
434 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
435
436 spin_lock_irqsave(&dev_priv->irq_lock, flags);
437 dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
438 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
439 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
440
441 mutex_unlock(&dev_priv->dev->struct_mutex);
442
443 parity_event[0] = "L3_PARITY_ERROR=1";
444 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
445 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
446 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
447 parity_event[4] = NULL;
448
449 kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
450 KOBJ_CHANGE, parity_event);
451
452 DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
453 row, bank, subbank);
454
455 kfree(parity_event[3]);
456 kfree(parity_event[2]);
457 kfree(parity_event[1]);
458}
459
Daniel Vetterd2ba8472012-05-31 14:57:41 +0200460static void ivybridge_handle_parity_error(struct drm_device *dev)
Ben Widawskye3689192012-05-25 16:56:22 -0700461{
462 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
463 unsigned long flags;
464
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700465 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskye3689192012-05-25 16:56:22 -0700466 return;
467
468 spin_lock_irqsave(&dev_priv->irq_lock, flags);
469 dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
470 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
471 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
472
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100473 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700474}
475
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200476static void snb_gt_irq_handler(struct drm_device *dev,
477 struct drm_i915_private *dev_priv,
478 u32 gt_iir)
479{
480
481 if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
482 GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
483 notify_ring(dev, &dev_priv->ring[RCS]);
484 if (gt_iir & GEN6_BSD_USER_INTERRUPT)
485 notify_ring(dev, &dev_priv->ring[VCS]);
486 if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
487 notify_ring(dev, &dev_priv->ring[BCS]);
488
489 if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
490 GT_GEN6_BSD_CS_ERROR_INTERRUPT |
491 GT_RENDER_CS_ERROR_INTERRUPT)) {
492 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
493 i915_handle_error(dev, false);
494 }
Ben Widawskye3689192012-05-25 16:56:22 -0700495
496 if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
497 ivybridge_handle_parity_error(dev);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200498}
499
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100500static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
501 u32 pm_iir)
502{
503 unsigned long flags;
504
505 /*
506 * IIR bits should never already be set because IMR should
507 * prevent an interrupt from being shown in IIR. The warning
508 * displays a case where we've unsafely cleared
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200509 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100510 * type is not a problem, it displays a problem in the logic.
511 *
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200512 * The mask bit in IMR is cleared by dev_priv->rps.work.
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100513 */
514
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200515 spin_lock_irqsave(&dev_priv->rps.lock, flags);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200516 dev_priv->rps.pm_iir |= pm_iir;
517 I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100518 POSTING_READ(GEN6_PMIMR);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200519 spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100520
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200521 queue_work(dev_priv->wq, &dev_priv->rps.work);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100522}
523
Daniel Vetterff1f5252012-10-02 15:10:55 +0200524static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700525{
526 struct drm_device *dev = (struct drm_device *) arg;
527 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
528 u32 iir, gt_iir, pm_iir;
529 irqreturn_t ret = IRQ_NONE;
530 unsigned long irqflags;
531 int pipe;
532 u32 pipe_stats[I915_MAX_PIPES];
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700533 bool blc_event;
534
535 atomic_inc(&dev_priv->irq_received);
536
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700537 while (true) {
538 iir = I915_READ(VLV_IIR);
539 gt_iir = I915_READ(GTIIR);
540 pm_iir = I915_READ(GEN6_PMIIR);
541
542 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
543 goto out;
544
545 ret = IRQ_HANDLED;
546
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200547 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700548
549 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
550 for_each_pipe(pipe) {
551 int reg = PIPESTAT(pipe);
552 pipe_stats[pipe] = I915_READ(reg);
553
554 /*
555 * Clear the PIPE*STAT regs before the IIR
556 */
557 if (pipe_stats[pipe] & 0x8000ffff) {
558 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
559 DRM_DEBUG_DRIVER("pipe %c underrun\n",
560 pipe_name(pipe));
561 I915_WRITE(reg, pipe_stats[pipe]);
562 }
563 }
564 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
565
Jesse Barnes31acc7f2012-06-20 10:53:11 -0700566 for_each_pipe(pipe) {
567 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
568 drm_handle_vblank(dev, pipe);
569
570 if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
571 intel_prepare_page_flip(dev, pipe);
572 intel_finish_page_flip(dev, pipe);
573 }
574 }
575
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700576 /* Consume port. Then clear IIR or we'll miss events */
577 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
578 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
579
580 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
581 hotplug_status);
582 if (hotplug_status & dev_priv->hotplug_supported_mask)
583 queue_work(dev_priv->wq,
584 &dev_priv->hotplug_work);
585
586 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
587 I915_READ(PORT_HOTPLUG_STAT);
588 }
589
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700590 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
591 blc_event = true;
592
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100593 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
594 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700595
596 I915_WRITE(GTIIR, gt_iir);
597 I915_WRITE(GEN6_PMIIR, pm_iir);
598 I915_WRITE(VLV_IIR, iir);
599 }
600
601out:
602 return ret;
603}
604
Adam Jackson23e81d62012-06-06 15:45:44 -0400605static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -0800606{
607 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800608 int pipe;
Jesse Barnes776ad802011-01-04 15:09:39 -0800609
Daniel Vetter76e43832012-10-12 20:14:05 +0200610 if (pch_iir & SDE_HOTPLUG_MASK)
611 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
612
Jesse Barnes776ad802011-01-04 15:09:39 -0800613 if (pch_iir & SDE_AUDIO_POWER_MASK)
614 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
615 (pch_iir & SDE_AUDIO_POWER_MASK) >>
616 SDE_AUDIO_POWER_SHIFT);
617
618 if (pch_iir & SDE_GMBUS)
619 DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
620
621 if (pch_iir & SDE_AUDIO_HDCP_MASK)
622 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
623
624 if (pch_iir & SDE_AUDIO_TRANS_MASK)
625 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
626
627 if (pch_iir & SDE_POISON)
628 DRM_ERROR("PCH poison interrupt\n");
629
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800630 if (pch_iir & SDE_FDI_MASK)
631 for_each_pipe(pipe)
632 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
633 pipe_name(pipe),
634 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -0800635
636 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
637 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
638
639 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
640 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
641
642 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
643 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
644 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
645 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
646}
647
Adam Jackson23e81d62012-06-06 15:45:44 -0400648static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
649{
650 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
651 int pipe;
652
Daniel Vetter76e43832012-10-12 20:14:05 +0200653 if (pch_iir & SDE_HOTPLUG_MASK_CPT)
654 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
655
Adam Jackson23e81d62012-06-06 15:45:44 -0400656 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
657 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
658 (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
659 SDE_AUDIO_POWER_SHIFT_CPT);
660
661 if (pch_iir & SDE_AUX_MASK_CPT)
662 DRM_DEBUG_DRIVER("AUX channel interrupt\n");
663
664 if (pch_iir & SDE_GMBUS_CPT)
665 DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
666
667 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
668 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
669
670 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
671 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
672
673 if (pch_iir & SDE_FDI_MASK_CPT)
674 for_each_pipe(pipe)
675 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
676 pipe_name(pipe),
677 I915_READ(FDI_RX_IIR(pipe)));
678}
679
Daniel Vetterff1f5252012-10-02 15:10:55 +0200680static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700681{
682 struct drm_device *dev = (struct drm_device *) arg;
683 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson0e434062012-05-09 21:45:44 +0100684 u32 de_iir, gt_iir, de_ier, pm_iir;
685 irqreturn_t ret = IRQ_NONE;
686 int i;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700687
688 atomic_inc(&dev_priv->irq_received);
689
690 /* disable master interrupt before clearing iir */
691 de_ier = I915_READ(DEIER);
692 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson0e434062012-05-09 21:45:44 +0100693
694 gt_iir = I915_READ(GTIIR);
695 if (gt_iir) {
696 snb_gt_irq_handler(dev, dev_priv, gt_iir);
697 I915_WRITE(GTIIR, gt_iir);
698 ret = IRQ_HANDLED;
699 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700700
701 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100702 if (de_iir) {
703 if (de_iir & DE_GSE_IVB)
704 intel_opregion_gse_intr(dev);
705
706 for (i = 0; i < 3; i++) {
Daniel Vetter74d44442012-10-02 17:54:35 +0200707 if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
708 drm_handle_vblank(dev, i);
Chris Wilson0e434062012-05-09 21:45:44 +0100709 if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
710 intel_prepare_page_flip(dev, i);
711 intel_finish_page_flip_plane(dev, i);
712 }
Chris Wilson0e434062012-05-09 21:45:44 +0100713 }
714
715 /* check event from PCH */
716 if (de_iir & DE_PCH_EVENT_IVB) {
717 u32 pch_iir = I915_READ(SDEIIR);
718
Adam Jackson23e81d62012-06-06 15:45:44 -0400719 cpt_irq_handler(dev, pch_iir);
Chris Wilson0e434062012-05-09 21:45:44 +0100720
721 /* clear PCH hotplug event before clear CPU irq */
722 I915_WRITE(SDEIIR, pch_iir);
723 }
724
725 I915_WRITE(DEIIR, de_iir);
726 ret = IRQ_HANDLED;
727 }
728
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700729 pm_iir = I915_READ(GEN6_PMIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100730 if (pm_iir) {
731 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
732 gen6_queue_rps_work(dev_priv, pm_iir);
733 I915_WRITE(GEN6_PMIIR, pm_iir);
734 ret = IRQ_HANDLED;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700735 }
736
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700737 I915_WRITE(DEIER, de_ier);
738 POSTING_READ(DEIER);
739
740 return ret;
741}
742
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200743static void ilk_gt_irq_handler(struct drm_device *dev,
744 struct drm_i915_private *dev_priv,
745 u32 gt_iir)
746{
747 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
748 notify_ring(dev, &dev_priv->ring[RCS]);
749 if (gt_iir & GT_BSD_USER_INTERRUPT)
750 notify_ring(dev, &dev_priv->ring[VCS]);
751}
752
Daniel Vetterff1f5252012-10-02 15:10:55 +0200753static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800754{
Jesse Barnes46979952011-04-07 13:53:55 -0700755 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800756 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
757 int ret = IRQ_NONE;
Daniel Vetteracd15b62012-11-30 11:24:50 +0100758 u32 de_iir, gt_iir, de_ier, pm_iir;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100759
Jesse Barnes46979952011-04-07 13:53:55 -0700760 atomic_inc(&dev_priv->irq_received);
761
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000762 /* disable master interrupt before clearing iir */
763 de_ier = I915_READ(DEIER);
764 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000765 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000766
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800767 de_iir = I915_READ(DEIIR);
768 gt_iir = I915_READ(GTIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800769 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800770
Daniel Vetteracd15b62012-11-30 11:24:50 +0100771 if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +0800772 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800773
Zou Nan haic7c85102010-01-15 10:29:06 +0800774 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800775
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200776 if (IS_GEN5(dev))
777 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
778 else
779 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800780
781 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100782 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800783
Daniel Vetter74d44442012-10-02 17:54:35 +0200784 if (de_iir & DE_PIPEA_VBLANK)
785 drm_handle_vblank(dev, 0);
786
787 if (de_iir & DE_PIPEB_VBLANK)
788 drm_handle_vblank(dev, 1);
789
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800790 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800791 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100792 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800793 }
794
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800795 if (de_iir & DE_PLANEB_FLIP_DONE) {
796 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100797 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800798 }
Li Pengc062df62010-01-23 00:12:58 +0800799
Zou Nan haic7c85102010-01-15 10:29:06 +0800800 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -0800801 if (de_iir & DE_PCH_EVENT) {
Daniel Vetteracd15b62012-11-30 11:24:50 +0100802 u32 pch_iir = I915_READ(SDEIIR);
803
Adam Jackson23e81d62012-06-06 15:45:44 -0400804 if (HAS_PCH_CPT(dev))
805 cpt_irq_handler(dev, pch_iir);
806 else
807 ibx_irq_handler(dev, pch_iir);
Daniel Vetteracd15b62012-11-30 11:24:50 +0100808
809 /* should clear PCH hotplug event before clear CPU irq */
810 I915_WRITE(SDEIIR, pch_iir);
Jesse Barnes776ad802011-01-04 15:09:39 -0800811 }
Zou Nan haic7c85102010-01-15 10:29:06 +0800812
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200813 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
814 ironlake_handle_rps_change(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800815
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100816 if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
817 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800818
Zou Nan haic7c85102010-01-15 10:29:06 +0800819 I915_WRITE(GTIIR, gt_iir);
820 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -0700821 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800822
823done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000824 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000825 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000826
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800827 return ret;
828}
829
Jesse Barnes8a905232009-07-11 16:48:03 -0400830/**
831 * i915_error_work_func - do process context error handling work
832 * @work: work struct
833 *
834 * Fire an error uevent so userspace can see that a hang or error
835 * was detected.
836 */
837static void i915_error_work_func(struct work_struct *work)
838{
839 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
840 error_work);
841 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400842 char *error_event[] = { "ERROR=1", NULL };
843 char *reset_event[] = { "RESET=1", NULL };
844 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400845
Ben Gamarif316a422009-09-14 17:48:46 -0400846 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400847
Ben Gamariba1234d2009-09-14 17:48:47 -0400848 if (atomic_read(&dev_priv->mm.wedged)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100849 DRM_DEBUG_DRIVER("resetting chip\n");
850 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200851 if (!i915_reset(dev)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100852 atomic_set(&dev_priv->mm.wedged, 0);
853 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
Ben Gamarif316a422009-09-14 17:48:46 -0400854 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100855 complete_all(&dev_priv->error_completion);
Ben Gamarif316a422009-09-14 17:48:46 -0400856 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400857}
858
Daniel Vetter85f9e502012-08-31 21:42:26 +0200859/* NB: please notice the memset */
860static void i915_get_extra_instdone(struct drm_device *dev,
861 uint32_t *instdone)
862{
863 struct drm_i915_private *dev_priv = dev->dev_private;
864 memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
865
866 switch(INTEL_INFO(dev)->gen) {
867 case 2:
868 case 3:
869 instdone[0] = I915_READ(INSTDONE);
870 break;
871 case 4:
872 case 5:
873 case 6:
874 instdone[0] = I915_READ(INSTDONE_I965);
875 instdone[1] = I915_READ(INSTDONE1);
876 break;
877 default:
878 WARN_ONCE(1, "Unsupported platform\n");
879 case 7:
880 instdone[0] = I915_READ(GEN7_INSTDONE_1);
881 instdone[1] = I915_READ(GEN7_SC_INSTDONE);
882 instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
883 instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
884 break;
885 }
886}
887
Chris Wilson3bd3c932010-08-19 08:19:30 +0100888#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000889static struct drm_i915_error_object *
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000890i915_error_object_create(struct drm_i915_private *dev_priv,
Chris Wilson05394f32010-11-08 19:18:58 +0000891 struct drm_i915_gem_object *src)
Chris Wilson9df30792010-02-18 10:24:56 +0000892{
893 struct drm_i915_error_object *dst;
Chris Wilson9da3da62012-06-01 15:20:22 +0100894 int i, count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100895 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000896
Chris Wilson05394f32010-11-08 19:18:58 +0000897 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +0000898 return NULL;
899
Chris Wilson9da3da62012-06-01 15:20:22 +0100900 count = src->base.size / PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000901
Chris Wilson9da3da62012-06-01 15:20:22 +0100902 dst = kmalloc(sizeof(*dst) + count * sizeof(u32 *), GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000903 if (dst == NULL)
904 return NULL;
905
Chris Wilson05394f32010-11-08 19:18:58 +0000906 reloc_offset = src->gtt_offset;
Chris Wilson9da3da62012-06-01 15:20:22 +0100907 for (i = 0; i < count; i++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700908 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100909 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700910
Chris Wilsone56660d2010-08-07 11:01:26 +0100911 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000912 if (d == NULL)
913 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100914
Andrew Morton788885a2010-05-11 14:07:05 -0700915 local_irq_save(flags);
Daniel Vetter74898d72012-02-15 23:50:22 +0100916 if (reloc_offset < dev_priv->mm.gtt_mappable_end &&
917 src->has_global_gtt_mapping) {
Chris Wilson172975aa2011-12-14 13:57:25 +0100918 void __iomem *s;
919
920 /* Simply ignore tiling or any overlapping fence.
921 * It's part of the error state, and this hopefully
922 * captures what the GPU read.
923 */
924
925 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
926 reloc_offset);
927 memcpy_fromio(d, s, PAGE_SIZE);
928 io_mapping_unmap_atomic(s);
Chris Wilson960e3562012-11-15 11:32:23 +0000929 } else if (src->stolen) {
930 unsigned long offset;
931
932 offset = dev_priv->mm.stolen_base;
933 offset += src->stolen->start;
934 offset += i << PAGE_SHIFT;
935
Daniel Vetter1a240d42012-11-29 22:18:51 +0100936 memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
Chris Wilson172975aa2011-12-14 13:57:25 +0100937 } else {
Chris Wilson9da3da62012-06-01 15:20:22 +0100938 struct page *page;
Chris Wilson172975aa2011-12-14 13:57:25 +0100939 void *s;
940
Chris Wilson9da3da62012-06-01 15:20:22 +0100941 page = i915_gem_object_get_page(src, i);
Chris Wilson172975aa2011-12-14 13:57:25 +0100942
Chris Wilson9da3da62012-06-01 15:20:22 +0100943 drm_clflush_pages(&page, 1);
944
945 s = kmap_atomic(page);
Chris Wilson172975aa2011-12-14 13:57:25 +0100946 memcpy(d, s, PAGE_SIZE);
947 kunmap_atomic(s);
948
Chris Wilson9da3da62012-06-01 15:20:22 +0100949 drm_clflush_pages(&page, 1);
Chris Wilson172975aa2011-12-14 13:57:25 +0100950 }
Andrew Morton788885a2010-05-11 14:07:05 -0700951 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100952
Chris Wilson9da3da62012-06-01 15:20:22 +0100953 dst->pages[i] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +0100954
955 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000956 }
Chris Wilson9da3da62012-06-01 15:20:22 +0100957 dst->page_count = count;
Chris Wilson05394f32010-11-08 19:18:58 +0000958 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000959
960 return dst;
961
962unwind:
Chris Wilson9da3da62012-06-01 15:20:22 +0100963 while (i--)
964 kfree(dst->pages[i]);
Chris Wilson9df30792010-02-18 10:24:56 +0000965 kfree(dst);
966 return NULL;
967}
968
969static void
970i915_error_object_free(struct drm_i915_error_object *obj)
971{
972 int page;
973
974 if (obj == NULL)
975 return;
976
977 for (page = 0; page < obj->page_count; page++)
978 kfree(obj->pages[page]);
979
980 kfree(obj);
981}
982
Daniel Vetter742cbee2012-04-27 15:17:39 +0200983void
984i915_error_state_free(struct kref *error_ref)
Chris Wilson9df30792010-02-18 10:24:56 +0000985{
Daniel Vetter742cbee2012-04-27 15:17:39 +0200986 struct drm_i915_error_state *error = container_of(error_ref,
987 typeof(*error), ref);
Chris Wilsone2f973d2011-01-27 19:15:11 +0000988 int i;
989
Chris Wilson52d39a22012-02-15 11:25:37 +0000990 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
991 i915_error_object_free(error->ring[i].batchbuffer);
992 i915_error_object_free(error->ring[i].ringbuffer);
993 kfree(error->ring[i].requests);
994 }
Chris Wilsone2f973d2011-01-27 19:15:11 +0000995
Chris Wilson9df30792010-02-18 10:24:56 +0000996 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100997 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +0000998 kfree(error);
999}
Chris Wilson1b502472012-04-24 15:47:30 +01001000static void capture_bo(struct drm_i915_error_buffer *err,
1001 struct drm_i915_gem_object *obj)
1002{
1003 err->size = obj->base.size;
1004 err->name = obj->base.name;
Chris Wilson0201f1e2012-07-20 12:41:01 +01001005 err->rseqno = obj->last_read_seqno;
1006 err->wseqno = obj->last_write_seqno;
Chris Wilson1b502472012-04-24 15:47:30 +01001007 err->gtt_offset = obj->gtt_offset;
1008 err->read_domains = obj->base.read_domains;
1009 err->write_domain = obj->base.write_domain;
1010 err->fence_reg = obj->fence_reg;
1011 err->pinned = 0;
1012 if (obj->pin_count > 0)
1013 err->pinned = 1;
1014 if (obj->user_pin_count > 0)
1015 err->pinned = -1;
1016 err->tiling = obj->tiling_mode;
1017 err->dirty = obj->dirty;
1018 err->purgeable = obj->madv != I915_MADV_WILLNEED;
1019 err->ring = obj->ring ? obj->ring->id : -1;
1020 err->cache_level = obj->cache_level;
1021}
Chris Wilson9df30792010-02-18 10:24:56 +00001022
Chris Wilson1b502472012-04-24 15:47:30 +01001023static u32 capture_active_bo(struct drm_i915_error_buffer *err,
1024 int count, struct list_head *head)
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001025{
1026 struct drm_i915_gem_object *obj;
1027 int i = 0;
1028
1029 list_for_each_entry(obj, head, mm_list) {
Chris Wilson1b502472012-04-24 15:47:30 +01001030 capture_bo(err++, obj);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001031 if (++i == count)
1032 break;
Chris Wilson1b502472012-04-24 15:47:30 +01001033 }
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001034
Chris Wilson1b502472012-04-24 15:47:30 +01001035 return i;
1036}
1037
1038static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
1039 int count, struct list_head *head)
1040{
1041 struct drm_i915_gem_object *obj;
1042 int i = 0;
1043
1044 list_for_each_entry(obj, head, gtt_list) {
1045 if (obj->pin_count == 0)
1046 continue;
1047
1048 capture_bo(err++, obj);
1049 if (++i == count)
1050 break;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001051 }
1052
1053 return i;
1054}
1055
Chris Wilson748ebc62010-10-24 10:28:47 +01001056static void i915_gem_record_fences(struct drm_device *dev,
1057 struct drm_i915_error_state *error)
1058{
1059 struct drm_i915_private *dev_priv = dev->dev_private;
1060 int i;
1061
1062 /* Fences */
1063 switch (INTEL_INFO(dev)->gen) {
Daniel Vetter775d17b2011-10-09 21:52:01 +02001064 case 7:
Chris Wilson748ebc62010-10-24 10:28:47 +01001065 case 6:
1066 for (i = 0; i < 16; i++)
1067 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
1068 break;
1069 case 5:
1070 case 4:
1071 for (i = 0; i < 16; i++)
1072 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
1073 break;
1074 case 3:
1075 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1076 for (i = 0; i < 8; i++)
1077 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
1078 case 2:
1079 for (i = 0; i < 8; i++)
1080 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1081 break;
1082
1083 }
1084}
1085
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001086static struct drm_i915_error_object *
1087i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1088 struct intel_ring_buffer *ring)
1089{
1090 struct drm_i915_gem_object *obj;
1091 u32 seqno;
1092
1093 if (!ring->get_seqno)
1094 return NULL;
1095
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001096 seqno = ring->get_seqno(ring, false);
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001097 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1098 if (obj->ring != ring)
1099 continue;
1100
Chris Wilson0201f1e2012-07-20 12:41:01 +01001101 if (i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001102 continue;
1103
1104 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1105 continue;
1106
1107 /* We need to copy these to an anonymous buffer as the simplest
1108 * method to avoid being overwritten by userspace.
1109 */
1110 return i915_error_object_create(dev_priv, obj);
1111 }
1112
1113 return NULL;
1114}
1115
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001116static void i915_record_ring_state(struct drm_device *dev,
1117 struct drm_i915_error_state *error,
1118 struct intel_ring_buffer *ring)
1119{
1120 struct drm_i915_private *dev_priv = dev->dev_private;
1121
Daniel Vetter33f3f512011-12-14 13:57:39 +01001122 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson12f55812012-07-05 17:14:01 +01001123 error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001124 error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001125 error->semaphore_mboxes[ring->id][0]
1126 = I915_READ(RING_SYNC_0(ring->mmio_base));
1127 error->semaphore_mboxes[ring->id][1]
1128 = I915_READ(RING_SYNC_1(ring->mmio_base));
Chris Wilsondf2b23d2012-11-27 17:06:54 +00001129 error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
1130 error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
Daniel Vetter33f3f512011-12-14 13:57:39 +01001131 }
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001132
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001133 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001134 error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001135 error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1136 error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1137 error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001138 error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
Ben Widawsky050ee912012-08-22 11:32:15 -07001139 if (ring->id == RCS)
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001140 error->bbaddr = I915_READ64(BB_ADDR);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001141 } else {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001142 error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001143 error->ipeir[ring->id] = I915_READ(IPEIR);
1144 error->ipehr[ring->id] = I915_READ(IPEHR);
1145 error->instdone[ring->id] = I915_READ(INSTDONE);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001146 }
1147
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001148 error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001149 error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001150 error->seqno[ring->id] = ring->get_seqno(ring, false);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001151 error->acthd[ring->id] = intel_ring_get_active_head(ring);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001152 error->head[ring->id] = I915_READ_HEAD(ring);
1153 error->tail[ring->id] = I915_READ_TAIL(ring);
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001154
1155 error->cpu_ring_head[ring->id] = ring->head;
1156 error->cpu_ring_tail[ring->id] = ring->tail;
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001157}
1158
Chris Wilson52d39a22012-02-15 11:25:37 +00001159static void i915_gem_record_rings(struct drm_device *dev,
1160 struct drm_i915_error_state *error)
1161{
1162 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001163 struct intel_ring_buffer *ring;
Chris Wilson52d39a22012-02-15 11:25:37 +00001164 struct drm_i915_gem_request *request;
1165 int i, count;
1166
Chris Wilsonb4519512012-05-11 14:29:30 +01001167 for_each_ring(ring, dev_priv, i) {
Chris Wilson52d39a22012-02-15 11:25:37 +00001168 i915_record_ring_state(dev, error, ring);
1169
1170 error->ring[i].batchbuffer =
1171 i915_error_first_batchbuffer(dev_priv, ring);
1172
1173 error->ring[i].ringbuffer =
1174 i915_error_object_create(dev_priv, ring->obj);
1175
1176 count = 0;
1177 list_for_each_entry(request, &ring->request_list, list)
1178 count++;
1179
1180 error->ring[i].num_requests = count;
1181 error->ring[i].requests =
1182 kmalloc(count*sizeof(struct drm_i915_error_request),
1183 GFP_ATOMIC);
1184 if (error->ring[i].requests == NULL) {
1185 error->ring[i].num_requests = 0;
1186 continue;
1187 }
1188
1189 count = 0;
1190 list_for_each_entry(request, &ring->request_list, list) {
1191 struct drm_i915_error_request *erq;
1192
1193 erq = &error->ring[i].requests[count++];
1194 erq->seqno = request->seqno;
1195 erq->jiffies = request->emitted_jiffies;
Chris Wilsonee4f42b2012-02-15 11:25:38 +00001196 erq->tail = request->tail;
Chris Wilson52d39a22012-02-15 11:25:37 +00001197 }
1198 }
1199}
1200
Jesse Barnes8a905232009-07-11 16:48:03 -04001201/**
1202 * i915_capture_error_state - capture an error record for later analysis
1203 * @dev: drm device
1204 *
1205 * Should be called when an error is detected (either a hang or an error
1206 * interrupt) to capture error state from the time of the error. Fills
1207 * out a structure which becomes available in debugfs for user level tools
1208 * to pick up.
1209 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001210static void i915_capture_error_state(struct drm_device *dev)
1211{
1212 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001213 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001214 struct drm_i915_error_state *error;
1215 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001216 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001217
1218 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001219 error = dev_priv->first_error;
1220 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
1221 if (error)
1222 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001223
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001224 /* Account for pipe specific data like PIPE*STAT */
Daniel Vetter33f3f512011-12-14 13:57:39 +01001225 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001226 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +00001227 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
1228 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001229 }
1230
Chris Wilsonb6f78332011-02-01 14:15:55 +00001231 DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
1232 dev->primary->index);
Chris Wilson2fa772f32010-10-01 13:23:27 +01001233
Daniel Vetter742cbee2012-04-27 15:17:39 +02001234 kref_init(&error->ref);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001235 error->eir = I915_READ(EIR);
1236 error->pgtbl_er = I915_READ(PGTBL_ER);
Ben Widawskyb9a39062012-06-04 14:42:52 -07001237 error->ccid = I915_READ(CCID);
Ben Widawskybe998e22012-04-26 16:03:00 -07001238
1239 if (HAS_PCH_SPLIT(dev))
1240 error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1241 else if (IS_VALLEYVIEW(dev))
1242 error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1243 else if (IS_GEN2(dev))
1244 error->ier = I915_READ16(IER);
1245 else
1246 error->ier = I915_READ(IER);
1247
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001248 for_each_pipe(pipe)
1249 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001250
Daniel Vetter33f3f512011-12-14 13:57:39 +01001251 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsonf4068392010-10-27 20:36:41 +01001252 error->error = I915_READ(ERROR_GEN6);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001253 error->done_reg = I915_READ(DONE_REG);
1254 }
Chris Wilsonadd354d2010-10-29 19:00:51 +01001255
Ben Widawsky71e172e2012-08-20 16:15:13 -07001256 if (INTEL_INFO(dev)->gen == 7)
1257 error->err_int = I915_READ(GEN7_ERR_INT);
1258
Ben Widawsky050ee912012-08-22 11:32:15 -07001259 i915_get_extra_instdone(dev, error->extra_instdone);
1260
Chris Wilson748ebc62010-10-24 10:28:47 +01001261 i915_gem_record_fences(dev, error);
Chris Wilson52d39a22012-02-15 11:25:37 +00001262 i915_gem_record_rings(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +00001263
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001264 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +00001265 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001266 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +00001267
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001268 i = 0;
1269 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1270 i++;
1271 error->active_bo_count = i;
Chris Wilson6c085a72012-08-20 11:40:46 +02001272 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +01001273 if (obj->pin_count)
1274 i++;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001275 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001276
Chris Wilson8e934db2011-01-24 12:34:00 +00001277 error->active_bo = NULL;
1278 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001279 if (i) {
1280 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +00001281 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001282 if (error->active_bo)
1283 error->pinned_bo =
1284 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001285 }
1286
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001287 if (error->active_bo)
1288 error->active_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001289 capture_active_bo(error->active_bo,
1290 error->active_bo_count,
1291 &dev_priv->mm.active_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001292
1293 if (error->pinned_bo)
1294 error->pinned_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001295 capture_pinned_bo(error->pinned_bo,
1296 error->pinned_bo_count,
Chris Wilson6c085a72012-08-20 11:40:46 +02001297 &dev_priv->mm.bound_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001298
Jesse Barnes8a905232009-07-11 16:48:03 -04001299 do_gettimeofday(&error->time);
1300
Chris Wilson6ef3d422010-08-04 20:26:07 +01001301 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001302 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001303
Chris Wilson9df30792010-02-18 10:24:56 +00001304 spin_lock_irqsave(&dev_priv->error_lock, flags);
1305 if (dev_priv->first_error == NULL) {
1306 dev_priv->first_error = error;
1307 error = NULL;
1308 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001309 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001310
1311 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001312 i915_error_state_free(&error->ref);
Chris Wilson9df30792010-02-18 10:24:56 +00001313}
1314
1315void i915_destroy_error_state(struct drm_device *dev)
1316{
1317 struct drm_i915_private *dev_priv = dev->dev_private;
1318 struct drm_i915_error_state *error;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001319 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +00001320
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001321 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001322 error = dev_priv->first_error;
1323 dev_priv->first_error = NULL;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001324 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001325
1326 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001327 kref_put(&error->ref, i915_error_state_free);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001328}
Chris Wilson3bd3c932010-08-19 08:19:30 +01001329#else
1330#define i915_capture_error_state(x)
1331#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001332
Chris Wilson35aed2e2010-05-27 13:18:12 +01001333static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001334{
1335 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001336 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04001337 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07001338 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04001339
Chris Wilson35aed2e2010-05-27 13:18:12 +01001340 if (!eir)
1341 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001342
Joe Perchesa70491c2012-03-18 13:00:11 -07001343 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04001344
Ben Widawskybd9854f2012-08-23 15:18:09 -07001345 i915_get_extra_instdone(dev, instdone);
1346
Jesse Barnes8a905232009-07-11 16:48:03 -04001347 if (IS_G4X(dev)) {
1348 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1349 u32 ipeir = I915_READ(IPEIR_I965);
1350
Joe Perchesa70491c2012-03-18 13:00:11 -07001351 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1352 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07001353 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1354 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07001355 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001356 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001357 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001358 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001359 }
1360 if (eir & GM45_ERROR_PAGE_TABLE) {
1361 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001362 pr_err("page table error\n");
1363 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001364 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001365 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001366 }
1367 }
1368
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001369 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001370 if (eir & I915_ERROR_PAGE_TABLE) {
1371 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001372 pr_err("page table error\n");
1373 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001374 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001375 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001376 }
1377 }
1378
1379 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001380 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001381 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07001382 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001383 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04001384 /* pipestat has already been acked */
1385 }
1386 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001387 pr_err("instruction error\n");
1388 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07001389 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1390 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001391 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001392 u32 ipeir = I915_READ(IPEIR);
1393
Joe Perchesa70491c2012-03-18 13:00:11 -07001394 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
1395 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07001396 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04001397 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001398 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001399 } else {
1400 u32 ipeir = I915_READ(IPEIR_I965);
1401
Joe Perchesa70491c2012-03-18 13:00:11 -07001402 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1403 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001404 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001405 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001406 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001407 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001408 }
1409 }
1410
1411 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001412 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001413 eir = I915_READ(EIR);
1414 if (eir) {
1415 /*
1416 * some errors might have become stuck,
1417 * mask them.
1418 */
1419 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1420 I915_WRITE(EMR, I915_READ(EMR) | eir);
1421 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1422 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001423}
1424
1425/**
1426 * i915_handle_error - handle an error interrupt
1427 * @dev: drm device
1428 *
1429 * Do some basic checking of regsiter state at error interrupt time and
1430 * dump it to the syslog. Also call i915_capture_error_state() to make
1431 * sure we get a record and make it available in debugfs. Fire a uevent
1432 * so userspace knows something bad happened (should trigger collection
1433 * of a ring dump etc.).
1434 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001435void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001436{
1437 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001438 struct intel_ring_buffer *ring;
1439 int i;
Chris Wilson35aed2e2010-05-27 13:18:12 +01001440
1441 i915_capture_error_state(dev);
1442 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001443
Ben Gamariba1234d2009-09-14 17:48:47 -04001444 if (wedged) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001445 INIT_COMPLETION(dev_priv->error_completion);
Ben Gamariba1234d2009-09-14 17:48:47 -04001446 atomic_set(&dev_priv->mm.wedged, 1);
1447
Ben Gamari11ed50e2009-09-14 17:48:45 -04001448 /*
1449 * Wakeup waiting processes so they don't hang
1450 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001451 for_each_ring(ring, dev_priv, i)
1452 wake_up_all(&ring->irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001453 }
1454
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001455 queue_work(dev_priv->wq, &dev_priv->error_work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001456}
1457
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001458static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
1459{
1460 drm_i915_private_t *dev_priv = dev->dev_private;
1461 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1462 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001463 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001464 struct intel_unpin_work *work;
1465 unsigned long flags;
1466 bool stall_detected;
1467
1468 /* Ignore early vblank irqs */
1469 if (intel_crtc == NULL)
1470 return;
1471
1472 spin_lock_irqsave(&dev->event_lock, flags);
1473 work = intel_crtc->unpin_work;
1474
1475 if (work == NULL || work->pending || !work->enable_stall_check) {
1476 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1477 spin_unlock_irqrestore(&dev->event_lock, flags);
1478 return;
1479 }
1480
1481 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001482 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001483 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001484 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07001485 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
1486 obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001487 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001488 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001489 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001490 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001491 crtc->x * crtc->fb->bits_per_pixel/8);
1492 }
1493
1494 spin_unlock_irqrestore(&dev->event_lock, flags);
1495
1496 if (stall_detected) {
1497 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1498 intel_prepare_page_flip(dev, intel_crtc->plane);
1499 }
1500}
1501
Keith Packard42f52ef2008-10-18 19:39:29 -07001502/* Called from drm generic code, passed 'crtc' which
1503 * we use as a pipe index
1504 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001505static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001506{
1507 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001508 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001509
Chris Wilson5eddb702010-09-11 13:48:45 +01001510 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001511 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001512
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001513 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001514 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001515 i915_enable_pipestat(dev_priv, pipe,
1516 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001517 else
Keith Packard7c463582008-11-04 02:03:27 -08001518 i915_enable_pipestat(dev_priv, pipe,
1519 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001520
1521 /* maintain vblank delivery even in deep C-states */
1522 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001523 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001524 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001525
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001526 return 0;
1527}
1528
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001529static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001530{
1531 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1532 unsigned long irqflags;
1533
1534 if (!i915_pipe_enabled(dev, pipe))
1535 return -EINVAL;
1536
1537 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1538 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001539 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001540 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1541
1542 return 0;
1543}
1544
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001545static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001546{
1547 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1548 unsigned long irqflags;
1549
1550 if (!i915_pipe_enabled(dev, pipe))
1551 return -EINVAL;
1552
1553 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001554 ironlake_enable_display_irq(dev_priv,
1555 DE_PIPEA_VBLANK_IVB << (5 * pipe));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001556 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1557
1558 return 0;
1559}
1560
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001561static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
1562{
1563 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1564 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001565 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001566
1567 if (!i915_pipe_enabled(dev, pipe))
1568 return -EINVAL;
1569
1570 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001571 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001572 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001573 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001574 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001575 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001576 I915_WRITE(VLV_IMR, imr);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001577 i915_enable_pipestat(dev_priv, pipe,
1578 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001579 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1580
1581 return 0;
1582}
1583
Keith Packard42f52ef2008-10-18 19:39:29 -07001584/* Called from drm generic code, passed 'crtc' which
1585 * we use as a pipe index
1586 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001587static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001588{
1589 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001590 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001591
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001592 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001593 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001594 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00001595
Jesse Barnesf796cf82011-04-07 13:58:17 -07001596 i915_disable_pipestat(dev_priv, pipe,
1597 PIPE_VBLANK_INTERRUPT_ENABLE |
1598 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1599 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1600}
1601
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001602static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001603{
1604 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1605 unsigned long irqflags;
1606
1607 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1608 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001609 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001610 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001611}
1612
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001613static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001614{
1615 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1616 unsigned long irqflags;
1617
1618 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001619 ironlake_disable_display_irq(dev_priv,
1620 DE_PIPEA_VBLANK_IVB << (pipe * 5));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001621 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1622}
1623
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001624static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
1625{
1626 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1627 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001628 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001629
1630 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001631 i915_disable_pipestat(dev_priv, pipe,
1632 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001633 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001634 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001635 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001636 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001637 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001638 I915_WRITE(VLV_IMR, imr);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001639 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1640}
1641
Chris Wilson893eead2010-10-27 14:44:35 +01001642static u32
1643ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001644{
Chris Wilson893eead2010-10-27 14:44:35 +01001645 return list_entry(ring->request_list.prev,
1646 struct drm_i915_gem_request, list)->seqno;
1647}
1648
1649static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1650{
1651 if (list_empty(&ring->request_list) ||
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001652 i915_seqno_passed(ring->get_seqno(ring, false),
1653 ring_last_seqno(ring))) {
Chris Wilson893eead2010-10-27 14:44:35 +01001654 /* Issue a wake-up to catch stuck h/w. */
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001655 if (waitqueue_active(&ring->irq_queue)) {
1656 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
1657 ring->name);
Chris Wilson893eead2010-10-27 14:44:35 +01001658 wake_up_all(&ring->irq_queue);
1659 *err = true;
1660 }
1661 return true;
1662 }
1663 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001664}
1665
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001666static bool kick_ring(struct intel_ring_buffer *ring)
1667{
1668 struct drm_device *dev = ring->dev;
1669 struct drm_i915_private *dev_priv = dev->dev_private;
1670 u32 tmp = I915_READ_CTL(ring);
1671 if (tmp & RING_WAIT) {
1672 DRM_ERROR("Kicking stuck wait on %s\n",
1673 ring->name);
1674 I915_WRITE_CTL(ring, tmp);
1675 return true;
1676 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001677 return false;
1678}
1679
Chris Wilsond1e61e72012-04-10 17:00:41 +01001680static bool i915_hangcheck_hung(struct drm_device *dev)
1681{
1682 drm_i915_private_t *dev_priv = dev->dev_private;
1683
1684 if (dev_priv->hangcheck_count++ > 1) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001685 bool hung = true;
1686
Chris Wilsond1e61e72012-04-10 17:00:41 +01001687 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1688 i915_handle_error(dev, true);
1689
1690 if (!IS_GEN2(dev)) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001691 struct intel_ring_buffer *ring;
1692 int i;
1693
Chris Wilsond1e61e72012-04-10 17:00:41 +01001694 /* Is the chip hanging on a WAIT_FOR_EVENT?
1695 * If so we can simply poke the RB_WAIT bit
1696 * and break the hang. This should work on
1697 * all but the second generation chipsets.
1698 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001699 for_each_ring(ring, dev_priv, i)
1700 hung &= !kick_ring(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01001701 }
1702
Chris Wilsonb4519512012-05-11 14:29:30 +01001703 return hung;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001704 }
1705
1706 return false;
1707}
1708
Ben Gamarif65d9422009-09-14 17:48:44 -04001709/**
1710 * This is called when the chip hasn't reported back with completed
1711 * batchbuffers in a long time. The first time this is called we simply record
1712 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1713 * again, we assume the chip is wedged and try to fix it.
1714 */
1715void i915_hangcheck_elapsed(unsigned long data)
1716{
1717 struct drm_device *dev = (struct drm_device *)data;
1718 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001719 uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
Chris Wilsonb4519512012-05-11 14:29:30 +01001720 struct intel_ring_buffer *ring;
1721 bool err = false, idle;
1722 int i;
Chris Wilson893eead2010-10-27 14:44:35 +01001723
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001724 if (!i915_enable_hangcheck)
1725 return;
1726
Chris Wilsonb4519512012-05-11 14:29:30 +01001727 memset(acthd, 0, sizeof(acthd));
1728 idle = true;
1729 for_each_ring(ring, dev_priv, i) {
1730 idle &= i915_hangcheck_ring_idle(ring, &err);
1731 acthd[i] = intel_ring_get_active_head(ring);
1732 }
1733
Chris Wilson893eead2010-10-27 14:44:35 +01001734 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilsonb4519512012-05-11 14:29:30 +01001735 if (idle) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001736 if (err) {
1737 if (i915_hangcheck_hung(dev))
1738 return;
1739
Chris Wilson893eead2010-10-27 14:44:35 +01001740 goto repeat;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001741 }
1742
1743 dev_priv->hangcheck_count = 0;
Chris Wilson893eead2010-10-27 14:44:35 +01001744 return;
1745 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001746
Ben Widawskybd9854f2012-08-23 15:18:09 -07001747 i915_get_extra_instdone(dev, instdone);
Chris Wilsonb4519512012-05-11 14:29:30 +01001748 if (memcmp(dev_priv->last_acthd, acthd, sizeof(acthd)) == 0 &&
Ben Widawsky050ee912012-08-22 11:32:15 -07001749 memcmp(dev_priv->prev_instdone, instdone, sizeof(instdone)) == 0) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001750 if (i915_hangcheck_hung(dev))
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001751 return;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001752 } else {
1753 dev_priv->hangcheck_count = 0;
1754
Chris Wilsonb4519512012-05-11 14:29:30 +01001755 memcpy(dev_priv->last_acthd, acthd, sizeof(acthd));
Ben Widawsky050ee912012-08-22 11:32:15 -07001756 memcpy(dev_priv->prev_instdone, instdone, sizeof(instdone));
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001757 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001758
Chris Wilson893eead2010-10-27 14:44:35 +01001759repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04001760 /* Reset timer case chip hangs without another request being added */
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001761 mod_timer(&dev_priv->hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01001762 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04001763}
1764
Linus Torvalds1da177e2005-04-16 15:20:36 -07001765/* drm_dma.h hooks
1766*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001767static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001768{
1769 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1770
Jesse Barnes46979952011-04-07 13:53:55 -07001771 atomic_set(&dev_priv->irq_received, 0);
1772
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001773 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01001774
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001775 /* XXX hotplug from PCH */
1776
1777 I915_WRITE(DEIMR, 0xffffffff);
1778 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001779 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001780
1781 /* and GT */
1782 I915_WRITE(GTIMR, 0xffffffff);
1783 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001784 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001785
1786 /* south display irq */
1787 I915_WRITE(SDEIMR, 0xffffffff);
1788 I915_WRITE(SDEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001789 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001790}
1791
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001792static void valleyview_irq_preinstall(struct drm_device *dev)
1793{
1794 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1795 int pipe;
1796
1797 atomic_set(&dev_priv->irq_received, 0);
1798
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001799 /* VLV magic */
1800 I915_WRITE(VLV_IMR, 0);
1801 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
1802 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
1803 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
1804
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001805 /* and GT */
1806 I915_WRITE(GTIIR, I915_READ(GTIIR));
1807 I915_WRITE(GTIIR, I915_READ(GTIIR));
1808 I915_WRITE(GTIMR, 0xffffffff);
1809 I915_WRITE(GTIER, 0x0);
1810 POSTING_READ(GTIER);
1811
1812 I915_WRITE(DPINVGTT, 0xff);
1813
1814 I915_WRITE(PORT_HOTPLUG_EN, 0);
1815 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1816 for_each_pipe(pipe)
1817 I915_WRITE(PIPESTAT(pipe), 0xffff);
1818 I915_WRITE(VLV_IIR, 0xffffffff);
1819 I915_WRITE(VLV_IMR, 0xffffffff);
1820 I915_WRITE(VLV_IER, 0x0);
1821 POSTING_READ(VLV_IER);
1822}
1823
Keith Packard7fe0b972011-09-19 13:31:02 -07001824/*
1825 * Enable digital hotplug on the PCH, and configure the DP short pulse
1826 * duration to 2ms (which is the minimum in the Display Port spec)
1827 *
1828 * This register is the same on all known PCH chips.
1829 */
1830
1831static void ironlake_enable_pch_hotplug(struct drm_device *dev)
1832{
1833 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1834 u32 hotplug;
1835
1836 hotplug = I915_READ(PCH_PORT_HOTPLUG);
1837 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
1838 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
1839 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
1840 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
1841 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
1842}
1843
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001844static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001845{
1846 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1847 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001848 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1849 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001850 u32 render_irqs;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001851 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001852
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001853 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001854
1855 /* should always can generate irq */
1856 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001857 I915_WRITE(DEIMR, dev_priv->irq_mask);
1858 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001859 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001860
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001861 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001862
1863 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001864 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001865
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001866 if (IS_GEN6(dev))
1867 render_irqs =
1868 GT_USER_INTERRUPT |
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07001869 GEN6_BSD_USER_INTERRUPT |
1870 GEN6_BLITTER_USER_INTERRUPT;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001871 else
1872 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00001873 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001874 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001875 GT_BSD_USER_INTERRUPT;
1876 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001877 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001878
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001879 if (HAS_PCH_CPT(dev)) {
Chris Wilson9035a972011-02-16 09:36:05 +00001880 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1881 SDE_PORTB_HOTPLUG_CPT |
1882 SDE_PORTC_HOTPLUG_CPT |
1883 SDE_PORTD_HOTPLUG_CPT);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001884 } else {
Chris Wilson9035a972011-02-16 09:36:05 +00001885 hotplug_mask = (SDE_CRT_HOTPLUG |
1886 SDE_PORTB_HOTPLUG |
1887 SDE_PORTC_HOTPLUG |
1888 SDE_PORTD_HOTPLUG |
1889 SDE_AUX_MASK);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001890 }
1891
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001892 dev_priv->pch_irq_mask = ~hotplug_mask;
Zhenyu Wangc6501562009-11-03 18:57:21 +00001893
1894 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001895 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1896 I915_WRITE(SDEIER, hotplug_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001897 POSTING_READ(SDEIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001898
Keith Packard7fe0b972011-09-19 13:31:02 -07001899 ironlake_enable_pch_hotplug(dev);
1900
Jesse Barnesf97108d2010-01-29 11:27:07 -08001901 if (IS_IRONLAKE_M(dev)) {
1902 /* Clear & enable PCU event interrupts */
1903 I915_WRITE(DEIIR, DE_PCU_EVENT);
1904 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1905 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1906 }
1907
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001908 return 0;
1909}
1910
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001911static int ivybridge_irq_postinstall(struct drm_device *dev)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001912{
1913 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1914 /* enable kind of interrupts always enabled */
Chris Wilsonb615b572012-05-02 09:52:12 +01001915 u32 display_mask =
1916 DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
1917 DE_PLANEC_FLIP_DONE_IVB |
1918 DE_PLANEB_FLIP_DONE_IVB |
1919 DE_PLANEA_FLIP_DONE_IVB;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001920 u32 render_irqs;
1921 u32 hotplug_mask;
1922
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001923 dev_priv->irq_mask = ~display_mask;
1924
1925 /* should always can generate irq */
1926 I915_WRITE(DEIIR, I915_READ(DEIIR));
1927 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilsonb615b572012-05-02 09:52:12 +01001928 I915_WRITE(DEIER,
1929 display_mask |
1930 DE_PIPEC_VBLANK_IVB |
1931 DE_PIPEB_VBLANK_IVB |
1932 DE_PIPEA_VBLANK_IVB);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001933 POSTING_READ(DEIER);
1934
Ben Widawsky15b9f802012-05-25 16:56:23 -07001935 dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001936
1937 I915_WRITE(GTIIR, I915_READ(GTIIR));
1938 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1939
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07001940 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
Ben Widawsky15b9f802012-05-25 16:56:23 -07001941 GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001942 I915_WRITE(GTIER, render_irqs);
1943 POSTING_READ(GTIER);
1944
1945 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1946 SDE_PORTB_HOTPLUG_CPT |
1947 SDE_PORTC_HOTPLUG_CPT |
1948 SDE_PORTD_HOTPLUG_CPT);
1949 dev_priv->pch_irq_mask = ~hotplug_mask;
1950
1951 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1952 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1953 I915_WRITE(SDEIER, hotplug_mask);
1954 POSTING_READ(SDEIER);
1955
Keith Packard7fe0b972011-09-19 13:31:02 -07001956 ironlake_enable_pch_hotplug(dev);
1957
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001958 return 0;
1959}
1960
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001961static int valleyview_irq_postinstall(struct drm_device *dev)
1962{
1963 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001964 u32 enable_mask;
1965 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001966 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07001967 u32 render_irqs;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001968 u16 msid;
1969
1970 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001971 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
1972 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
1973 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001974 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
1975
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001976 /*
1977 *Leave vblank interrupts masked initially. enable/disable will
1978 * toggle them based on usage.
1979 */
1980 dev_priv->irq_mask = (~enable_mask) |
1981 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
1982 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001983
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001984 dev_priv->pipestat[0] = 0;
1985 dev_priv->pipestat[1] = 0;
1986
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001987 /* Hack for broken MSIs on VLV */
1988 pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
1989 pci_read_config_word(dev->pdev, 0x98, &msid);
1990 msid &= 0xff; /* mask out delivery bits */
1991 msid |= (1<<14);
1992 pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
1993
1994 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
1995 I915_WRITE(VLV_IER, enable_mask);
1996 I915_WRITE(VLV_IIR, 0xffffffff);
1997 I915_WRITE(PIPESTAT(0), 0xffff);
1998 I915_WRITE(PIPESTAT(1), 0xffff);
1999 POSTING_READ(VLV_IER);
2000
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002001 i915_enable_pipestat(dev_priv, 0, pipestat_enable);
2002 i915_enable_pipestat(dev_priv, 1, pipestat_enable);
2003
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002004 I915_WRITE(VLV_IIR, 0xffffffff);
2005 I915_WRITE(VLV_IIR, 0xffffffff);
2006
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002007 I915_WRITE(GTIIR, I915_READ(GTIIR));
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002008 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07002009
2010 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
2011 GEN6_BLITTER_USER_INTERRUPT;
2012 I915_WRITE(GTIER, render_irqs);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002013 POSTING_READ(GTIER);
2014
2015 /* ack & enable invalid PTE error interrupts */
2016#if 0 /* FIXME: add support to irq handler for checking these bits */
2017 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2018 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
2019#endif
2020
2021 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002022 /* Note HDMI and DP share bits */
2023 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2024 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2025 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2026 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2027 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2028 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Vijay Purushothamanae33cdcf2012-09-27 19:13:02 +05302029 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002030 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
Vijay Purushothamanae33cdcf2012-09-27 19:13:02 +05302031 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002032 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2033 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2034 hotplug_en |= CRT_HOTPLUG_INT_EN;
2035 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2036 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002037
2038 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2039
2040 return 0;
2041}
2042
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002043static void valleyview_irq_uninstall(struct drm_device *dev)
2044{
2045 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2046 int pipe;
2047
2048 if (!dev_priv)
2049 return;
2050
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002051 for_each_pipe(pipe)
2052 I915_WRITE(PIPESTAT(pipe), 0xffff);
2053
2054 I915_WRITE(HWSTAM, 0xffffffff);
2055 I915_WRITE(PORT_HOTPLUG_EN, 0);
2056 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2057 for_each_pipe(pipe)
2058 I915_WRITE(PIPESTAT(pipe), 0xffff);
2059 I915_WRITE(VLV_IIR, 0xffffffff);
2060 I915_WRITE(VLV_IMR, 0xffffffff);
2061 I915_WRITE(VLV_IER, 0x0);
2062 POSTING_READ(VLV_IER);
2063}
2064
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002065static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002066{
2067 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002068
2069 if (!dev_priv)
2070 return;
2071
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002072 I915_WRITE(HWSTAM, 0xffffffff);
2073
2074 I915_WRITE(DEIMR, 0xffffffff);
2075 I915_WRITE(DEIER, 0x0);
2076 I915_WRITE(DEIIR, I915_READ(DEIIR));
2077
2078 I915_WRITE(GTIMR, 0xffffffff);
2079 I915_WRITE(GTIER, 0x0);
2080 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002081
2082 I915_WRITE(SDEIMR, 0xffffffff);
2083 I915_WRITE(SDEIER, 0x0);
2084 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002085}
2086
Chris Wilsonc2798b12012-04-22 21:13:57 +01002087static void i8xx_irq_preinstall(struct drm_device * dev)
2088{
2089 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2090 int pipe;
2091
2092 atomic_set(&dev_priv->irq_received, 0);
2093
2094 for_each_pipe(pipe)
2095 I915_WRITE(PIPESTAT(pipe), 0);
2096 I915_WRITE16(IMR, 0xffff);
2097 I915_WRITE16(IER, 0x0);
2098 POSTING_READ16(IER);
2099}
2100
2101static int i8xx_irq_postinstall(struct drm_device *dev)
2102{
2103 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2104
Chris Wilsonc2798b12012-04-22 21:13:57 +01002105 dev_priv->pipestat[0] = 0;
2106 dev_priv->pipestat[1] = 0;
2107
2108 I915_WRITE16(EMR,
2109 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2110
2111 /* Unmask the interrupts that we always want on. */
2112 dev_priv->irq_mask =
2113 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2114 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2115 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2116 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2117 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2118 I915_WRITE16(IMR, dev_priv->irq_mask);
2119
2120 I915_WRITE16(IER,
2121 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2122 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2123 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2124 I915_USER_INTERRUPT);
2125 POSTING_READ16(IER);
2126
2127 return 0;
2128}
2129
Daniel Vetterff1f5252012-10-02 15:10:55 +02002130static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01002131{
2132 struct drm_device *dev = (struct drm_device *) arg;
2133 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002134 u16 iir, new_iir;
2135 u32 pipe_stats[2];
2136 unsigned long irqflags;
2137 int irq_received;
2138 int pipe;
2139 u16 flip_mask =
2140 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2141 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2142
2143 atomic_inc(&dev_priv->irq_received);
2144
2145 iir = I915_READ16(IIR);
2146 if (iir == 0)
2147 return IRQ_NONE;
2148
2149 while (iir & ~flip_mask) {
2150 /* Can't rely on pipestat interrupt bit in iir as it might
2151 * have been cleared after the pipestat interrupt was received.
2152 * It doesn't set the bit in iir again, but it still produces
2153 * interrupts (for non-MSI).
2154 */
2155 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2156 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2157 i915_handle_error(dev, false);
2158
2159 for_each_pipe(pipe) {
2160 int reg = PIPESTAT(pipe);
2161 pipe_stats[pipe] = I915_READ(reg);
2162
2163 /*
2164 * Clear the PIPE*STAT regs before the IIR
2165 */
2166 if (pipe_stats[pipe] & 0x8000ffff) {
2167 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2168 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2169 pipe_name(pipe));
2170 I915_WRITE(reg, pipe_stats[pipe]);
2171 irq_received = 1;
2172 }
2173 }
2174 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2175
2176 I915_WRITE16(IIR, iir & ~flip_mask);
2177 new_iir = I915_READ16(IIR); /* Flush posted writes */
2178
Daniel Vetterd05c6172012-04-26 23:28:09 +02002179 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002180
2181 if (iir & I915_USER_INTERRUPT)
2182 notify_ring(dev, &dev_priv->ring[RCS]);
2183
2184 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
2185 drm_handle_vblank(dev, 0)) {
2186 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
2187 intel_prepare_page_flip(dev, 0);
2188 intel_finish_page_flip(dev, 0);
2189 flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
2190 }
2191 }
2192
2193 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
2194 drm_handle_vblank(dev, 1)) {
2195 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
2196 intel_prepare_page_flip(dev, 1);
2197 intel_finish_page_flip(dev, 1);
2198 flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2199 }
2200 }
2201
2202 iir = new_iir;
2203 }
2204
2205 return IRQ_HANDLED;
2206}
2207
2208static void i8xx_irq_uninstall(struct drm_device * dev)
2209{
2210 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2211 int pipe;
2212
Chris Wilsonc2798b12012-04-22 21:13:57 +01002213 for_each_pipe(pipe) {
2214 /* Clear enable bits; then clear status bits */
2215 I915_WRITE(PIPESTAT(pipe), 0);
2216 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2217 }
2218 I915_WRITE16(IMR, 0xffff);
2219 I915_WRITE16(IER, 0x0);
2220 I915_WRITE16(IIR, I915_READ16(IIR));
2221}
2222
Chris Wilsona266c7d2012-04-24 22:59:44 +01002223static void i915_irq_preinstall(struct drm_device * dev)
2224{
2225 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2226 int pipe;
2227
2228 atomic_set(&dev_priv->irq_received, 0);
2229
2230 if (I915_HAS_HOTPLUG(dev)) {
2231 I915_WRITE(PORT_HOTPLUG_EN, 0);
2232 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2233 }
2234
Chris Wilson00d98eb2012-04-24 22:59:48 +01002235 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002236 for_each_pipe(pipe)
2237 I915_WRITE(PIPESTAT(pipe), 0);
2238 I915_WRITE(IMR, 0xffffffff);
2239 I915_WRITE(IER, 0x0);
2240 POSTING_READ(IER);
2241}
2242
2243static int i915_irq_postinstall(struct drm_device *dev)
2244{
2245 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01002246 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002247
Chris Wilsona266c7d2012-04-24 22:59:44 +01002248 dev_priv->pipestat[0] = 0;
2249 dev_priv->pipestat[1] = 0;
2250
Chris Wilson38bde182012-04-24 22:59:50 +01002251 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2252
2253 /* Unmask the interrupts that we always want on. */
2254 dev_priv->irq_mask =
2255 ~(I915_ASLE_INTERRUPT |
2256 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2257 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2258 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2259 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2260 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2261
2262 enable_mask =
2263 I915_ASLE_INTERRUPT |
2264 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2265 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2266 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2267 I915_USER_INTERRUPT;
2268
Chris Wilsona266c7d2012-04-24 22:59:44 +01002269 if (I915_HAS_HOTPLUG(dev)) {
2270 /* Enable in IER... */
2271 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2272 /* and unmask in IMR */
2273 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2274 }
2275
Chris Wilsona266c7d2012-04-24 22:59:44 +01002276 I915_WRITE(IMR, dev_priv->irq_mask);
2277 I915_WRITE(IER, enable_mask);
2278 POSTING_READ(IER);
2279
2280 if (I915_HAS_HOTPLUG(dev)) {
2281 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2282
Chris Wilsona266c7d2012-04-24 22:59:44 +01002283 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2284 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2285 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2286 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2287 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2288 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002289 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002290 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002291 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002292 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2293 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2294 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002295 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2296 }
2297
2298 /* Ignore TV since it's buggy */
2299
2300 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2301 }
2302
2303 intel_opregion_enable_asle(dev);
2304
2305 return 0;
2306}
2307
Daniel Vetterff1f5252012-10-02 15:10:55 +02002308static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002309{
2310 struct drm_device *dev = (struct drm_device *) arg;
2311 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01002312 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002313 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01002314 u32 flip_mask =
2315 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2316 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2317 u32 flip[2] = {
2318 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
2319 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
2320 };
2321 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002322
2323 atomic_inc(&dev_priv->irq_received);
2324
2325 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01002326 do {
2327 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01002328 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002329
2330 /* Can't rely on pipestat interrupt bit in iir as it might
2331 * have been cleared after the pipestat interrupt was received.
2332 * It doesn't set the bit in iir again, but it still produces
2333 * interrupts (for non-MSI).
2334 */
2335 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2336 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2337 i915_handle_error(dev, false);
2338
2339 for_each_pipe(pipe) {
2340 int reg = PIPESTAT(pipe);
2341 pipe_stats[pipe] = I915_READ(reg);
2342
Chris Wilson38bde182012-04-24 22:59:50 +01002343 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002344 if (pipe_stats[pipe] & 0x8000ffff) {
2345 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2346 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2347 pipe_name(pipe));
2348 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01002349 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002350 }
2351 }
2352 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2353
2354 if (!irq_received)
2355 break;
2356
Chris Wilsona266c7d2012-04-24 22:59:44 +01002357 /* Consume port. Then clear IIR or we'll miss events */
2358 if ((I915_HAS_HOTPLUG(dev)) &&
2359 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2360 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2361
2362 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2363 hotplug_status);
2364 if (hotplug_status & dev_priv->hotplug_supported_mask)
2365 queue_work(dev_priv->wq,
2366 &dev_priv->hotplug_work);
2367
2368 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01002369 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002370 }
2371
Chris Wilson38bde182012-04-24 22:59:50 +01002372 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002373 new_iir = I915_READ(IIR); /* Flush posted writes */
2374
Chris Wilsona266c7d2012-04-24 22:59:44 +01002375 if (iir & I915_USER_INTERRUPT)
2376 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002377
Chris Wilsona266c7d2012-04-24 22:59:44 +01002378 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01002379 int plane = pipe;
2380 if (IS_MOBILE(dev))
2381 plane = !plane;
Chris Wilson8291ee92012-04-24 22:59:47 +01002382 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002383 drm_handle_vblank(dev, pipe)) {
Chris Wilson38bde182012-04-24 22:59:50 +01002384 if (iir & flip[plane]) {
2385 intel_prepare_page_flip(dev, plane);
2386 intel_finish_page_flip(dev, pipe);
2387 flip_mask &= ~flip[plane];
2388 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002389 }
2390
2391 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2392 blc_event = true;
2393 }
2394
Chris Wilsona266c7d2012-04-24 22:59:44 +01002395 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2396 intel_opregion_asle_intr(dev);
2397
2398 /* With MSI, interrupts are only generated when iir
2399 * transitions from zero to nonzero. If another bit got
2400 * set while we were handling the existing iir bits, then
2401 * we would never get another interrupt.
2402 *
2403 * This is fine on non-MSI as well, as if we hit this path
2404 * we avoid exiting the interrupt handler only to generate
2405 * another one.
2406 *
2407 * Note that for MSI this could cause a stray interrupt report
2408 * if an interrupt landed in the time between writing IIR and
2409 * the posting read. This should be rare enough to never
2410 * trigger the 99% of 100,000 interrupts test for disabling
2411 * stray interrupts.
2412 */
Chris Wilson38bde182012-04-24 22:59:50 +01002413 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002414 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01002415 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002416
Daniel Vetterd05c6172012-04-26 23:28:09 +02002417 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01002418
Chris Wilsona266c7d2012-04-24 22:59:44 +01002419 return ret;
2420}
2421
2422static void i915_irq_uninstall(struct drm_device * dev)
2423{
2424 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2425 int pipe;
2426
Chris Wilsona266c7d2012-04-24 22:59:44 +01002427 if (I915_HAS_HOTPLUG(dev)) {
2428 I915_WRITE(PORT_HOTPLUG_EN, 0);
2429 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2430 }
2431
Chris Wilson00d98eb2012-04-24 22:59:48 +01002432 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01002433 for_each_pipe(pipe) {
2434 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002435 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01002436 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2437 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002438 I915_WRITE(IMR, 0xffffffff);
2439 I915_WRITE(IER, 0x0);
2440
Chris Wilsona266c7d2012-04-24 22:59:44 +01002441 I915_WRITE(IIR, I915_READ(IIR));
2442}
2443
2444static void i965_irq_preinstall(struct drm_device * dev)
2445{
2446 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2447 int pipe;
2448
2449 atomic_set(&dev_priv->irq_received, 0);
2450
Chris Wilsonadca4732012-05-11 18:01:31 +01002451 I915_WRITE(PORT_HOTPLUG_EN, 0);
2452 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002453
2454 I915_WRITE(HWSTAM, 0xeffe);
2455 for_each_pipe(pipe)
2456 I915_WRITE(PIPESTAT(pipe), 0);
2457 I915_WRITE(IMR, 0xffffffff);
2458 I915_WRITE(IER, 0x0);
2459 POSTING_READ(IER);
2460}
2461
2462static int i965_irq_postinstall(struct drm_device *dev)
2463{
2464 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonadca4732012-05-11 18:01:31 +01002465 u32 hotplug_en;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002466 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002467 u32 error_mask;
2468
Chris Wilsona266c7d2012-04-24 22:59:44 +01002469 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002470 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01002471 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002472 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2473 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2474 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2475 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2476 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2477
2478 enable_mask = ~dev_priv->irq_mask;
2479 enable_mask |= I915_USER_INTERRUPT;
2480
2481 if (IS_G4X(dev))
2482 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002483
2484 dev_priv->pipestat[0] = 0;
2485 dev_priv->pipestat[1] = 0;
2486
Chris Wilsona266c7d2012-04-24 22:59:44 +01002487 /*
2488 * Enable some error detection, note the instruction error mask
2489 * bit is reserved, so we leave it masked.
2490 */
2491 if (IS_G4X(dev)) {
2492 error_mask = ~(GM45_ERROR_PAGE_TABLE |
2493 GM45_ERROR_MEM_PRIV |
2494 GM45_ERROR_CP_PRIV |
2495 I915_ERROR_MEMORY_REFRESH);
2496 } else {
2497 error_mask = ~(I915_ERROR_PAGE_TABLE |
2498 I915_ERROR_MEMORY_REFRESH);
2499 }
2500 I915_WRITE(EMR, error_mask);
2501
2502 I915_WRITE(IMR, dev_priv->irq_mask);
2503 I915_WRITE(IER, enable_mask);
2504 POSTING_READ(IER);
2505
Chris Wilsonadca4732012-05-11 18:01:31 +01002506 /* Note HDMI and DP share hotplug bits */
2507 hotplug_en = 0;
2508 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2509 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2510 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2511 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2512 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2513 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002514 if (IS_G4X(dev)) {
2515 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X)
2516 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2517 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X)
2518 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2519 } else {
2520 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965)
2521 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2522 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965)
2523 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2524 }
Chris Wilsonadca4732012-05-11 18:01:31 +01002525 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2526 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002527
Chris Wilsonadca4732012-05-11 18:01:31 +01002528 /* Programming the CRT detection parameters tends
2529 to generate a spurious hotplug event about three
2530 seconds later. So just do it once.
2531 */
2532 if (IS_G4X(dev))
2533 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
2534 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002535 }
2536
Chris Wilsonadca4732012-05-11 18:01:31 +01002537 /* Ignore TV since it's buggy */
2538
2539 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2540
Chris Wilsona266c7d2012-04-24 22:59:44 +01002541 intel_opregion_enable_asle(dev);
2542
2543 return 0;
2544}
2545
Daniel Vetterff1f5252012-10-02 15:10:55 +02002546static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002547{
2548 struct drm_device *dev = (struct drm_device *) arg;
2549 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002550 u32 iir, new_iir;
2551 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002552 unsigned long irqflags;
2553 int irq_received;
2554 int ret = IRQ_NONE, pipe;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002555
2556 atomic_inc(&dev_priv->irq_received);
2557
2558 iir = I915_READ(IIR);
2559
Chris Wilsona266c7d2012-04-24 22:59:44 +01002560 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002561 bool blc_event = false;
2562
Chris Wilsona266c7d2012-04-24 22:59:44 +01002563 irq_received = iir != 0;
2564
2565 /* Can't rely on pipestat interrupt bit in iir as it might
2566 * have been cleared after the pipestat interrupt was received.
2567 * It doesn't set the bit in iir again, but it still produces
2568 * interrupts (for non-MSI).
2569 */
2570 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2571 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2572 i915_handle_error(dev, false);
2573
2574 for_each_pipe(pipe) {
2575 int reg = PIPESTAT(pipe);
2576 pipe_stats[pipe] = I915_READ(reg);
2577
2578 /*
2579 * Clear the PIPE*STAT regs before the IIR
2580 */
2581 if (pipe_stats[pipe] & 0x8000ffff) {
2582 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2583 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2584 pipe_name(pipe));
2585 I915_WRITE(reg, pipe_stats[pipe]);
2586 irq_received = 1;
2587 }
2588 }
2589 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2590
2591 if (!irq_received)
2592 break;
2593
2594 ret = IRQ_HANDLED;
2595
2596 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01002597 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002598 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2599
2600 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2601 hotplug_status);
2602 if (hotplug_status & dev_priv->hotplug_supported_mask)
2603 queue_work(dev_priv->wq,
2604 &dev_priv->hotplug_work);
2605
2606 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2607 I915_READ(PORT_HOTPLUG_STAT);
2608 }
2609
2610 I915_WRITE(IIR, iir);
2611 new_iir = I915_READ(IIR); /* Flush posted writes */
2612
Chris Wilsona266c7d2012-04-24 22:59:44 +01002613 if (iir & I915_USER_INTERRUPT)
2614 notify_ring(dev, &dev_priv->ring[RCS]);
2615 if (iir & I915_BSD_USER_INTERRUPT)
2616 notify_ring(dev, &dev_priv->ring[VCS]);
2617
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002618 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002619 intel_prepare_page_flip(dev, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002620
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002621 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002622 intel_prepare_page_flip(dev, 1);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002623
2624 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002625 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002626 drm_handle_vblank(dev, pipe)) {
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002627 i915_pageflip_stall_check(dev, pipe);
2628 intel_finish_page_flip(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002629 }
2630
2631 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2632 blc_event = true;
2633 }
2634
2635
2636 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2637 intel_opregion_asle_intr(dev);
2638
2639 /* With MSI, interrupts are only generated when iir
2640 * transitions from zero to nonzero. If another bit got
2641 * set while we were handling the existing iir bits, then
2642 * we would never get another interrupt.
2643 *
2644 * This is fine on non-MSI as well, as if we hit this path
2645 * we avoid exiting the interrupt handler only to generate
2646 * another one.
2647 *
2648 * Note that for MSI this could cause a stray interrupt report
2649 * if an interrupt landed in the time between writing IIR and
2650 * the posting read. This should be rare enough to never
2651 * trigger the 99% of 100,000 interrupts test for disabling
2652 * stray interrupts.
2653 */
2654 iir = new_iir;
2655 }
2656
Daniel Vetterd05c6172012-04-26 23:28:09 +02002657 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01002658
Chris Wilsona266c7d2012-04-24 22:59:44 +01002659 return ret;
2660}
2661
2662static void i965_irq_uninstall(struct drm_device * dev)
2663{
2664 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2665 int pipe;
2666
2667 if (!dev_priv)
2668 return;
2669
Chris Wilsonadca4732012-05-11 18:01:31 +01002670 I915_WRITE(PORT_HOTPLUG_EN, 0);
2671 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002672
2673 I915_WRITE(HWSTAM, 0xffffffff);
2674 for_each_pipe(pipe)
2675 I915_WRITE(PIPESTAT(pipe), 0);
2676 I915_WRITE(IMR, 0xffffffff);
2677 I915_WRITE(IER, 0x0);
2678
2679 for_each_pipe(pipe)
2680 I915_WRITE(PIPESTAT(pipe),
2681 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
2682 I915_WRITE(IIR, I915_READ(IIR));
2683}
2684
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002685void intel_irq_init(struct drm_device *dev)
2686{
Chris Wilson8b2e3262012-04-24 22:59:41 +01002687 struct drm_i915_private *dev_priv = dev->dev_private;
2688
2689 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
2690 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002691 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01002692 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01002693
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002694 dev->driver->get_vblank_counter = i915_get_vblank_counter;
2695 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03002696 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002697 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
2698 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
2699 }
2700
Keith Packardc3613de2011-08-12 17:05:54 -07002701 if (drm_core_check_feature(dev, DRIVER_MODESET))
2702 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
2703 else
2704 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002705 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
2706
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002707 if (IS_VALLEYVIEW(dev)) {
2708 dev->driver->irq_handler = valleyview_irq_handler;
2709 dev->driver->irq_preinstall = valleyview_irq_preinstall;
2710 dev->driver->irq_postinstall = valleyview_irq_postinstall;
2711 dev->driver->irq_uninstall = valleyview_irq_uninstall;
2712 dev->driver->enable_vblank = valleyview_enable_vblank;
2713 dev->driver->disable_vblank = valleyview_disable_vblank;
2714 } else if (IS_IVYBRIDGE(dev)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002715 /* Share pre & uninstall handlers with ILK/SNB */
2716 dev->driver->irq_handler = ivybridge_irq_handler;
2717 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2718 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2719 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2720 dev->driver->enable_vblank = ivybridge_enable_vblank;
2721 dev->driver->disable_vblank = ivybridge_disable_vblank;
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03002722 } else if (IS_HASWELL(dev)) {
2723 /* Share interrupts handling with IVB */
2724 dev->driver->irq_handler = ivybridge_irq_handler;
2725 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2726 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2727 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2728 dev->driver->enable_vblank = ivybridge_enable_vblank;
2729 dev->driver->disable_vblank = ivybridge_disable_vblank;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002730 } else if (HAS_PCH_SPLIT(dev)) {
2731 dev->driver->irq_handler = ironlake_irq_handler;
2732 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2733 dev->driver->irq_postinstall = ironlake_irq_postinstall;
2734 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2735 dev->driver->enable_vblank = ironlake_enable_vblank;
2736 dev->driver->disable_vblank = ironlake_disable_vblank;
2737 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01002738 if (INTEL_INFO(dev)->gen == 2) {
2739 dev->driver->irq_preinstall = i8xx_irq_preinstall;
2740 dev->driver->irq_postinstall = i8xx_irq_postinstall;
2741 dev->driver->irq_handler = i8xx_irq_handler;
2742 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002743 } else if (INTEL_INFO(dev)->gen == 3) {
2744 dev->driver->irq_preinstall = i915_irq_preinstall;
2745 dev->driver->irq_postinstall = i915_irq_postinstall;
2746 dev->driver->irq_uninstall = i915_irq_uninstall;
2747 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002748 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002749 dev->driver->irq_preinstall = i965_irq_preinstall;
2750 dev->driver->irq_postinstall = i965_irq_postinstall;
2751 dev->driver->irq_uninstall = i965_irq_uninstall;
2752 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002753 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002754 dev->driver->enable_vblank = i915_enable_vblank;
2755 dev->driver->disable_vblank = i915_disable_vblank;
2756 }
2757}