blob: afd4e03e337e130b1d68cfa53759911768120ee1 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Jesse Barnes63eeaf32009-06-18 16:56:52 -070029#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010035#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#define MAX_NOPID ((u32)~0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Keith Packard7c463582008-11-04 02:03:27 -080040/**
41 * Interrupts that are always left unmasked.
42 *
43 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
44 * we leave them always unmasked in IMR and then control enabling them through
45 * PIPESTAT alone.
46 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050047#define I915_INTERRUPT_ENABLE_FIX \
48 (I915_ASLE_INTERRUPT | \
49 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
50 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
51 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
52 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
53 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080054
55/** Interrupts that we mask and unmask at runtime. */
Zou Nan haid1b851f2010-05-21 09:08:57 +080056#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080057
Jesse Barnes79e53942008-11-07 14:24:08 -080058#define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
59 PIPE_VBLANK_INTERRUPT_STATUS)
60
61#define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
62 PIPE_VBLANK_INTERRUPT_ENABLE)
63
64#define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
65 DRM_I915_VBLANK_PIPE_B)
66
Zhenyu Wang036a4a72009-06-08 14:40:19 +080067/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010068static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050069ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080070{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000071 if ((dev_priv->irq_mask & mask) != 0) {
72 dev_priv->irq_mask &= ~mask;
73 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000074 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080075 }
76}
77
78static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050079ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080080{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000081 if ((dev_priv->irq_mask & mask) != mask) {
82 dev_priv->irq_mask |= mask;
83 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000084 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080085 }
86}
87
Keith Packard7c463582008-11-04 02:03:27 -080088void
89i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
90{
91 if ((dev_priv->pipestat[pipe] & mask) != mask) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080092 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080093
94 dev_priv->pipestat[pipe] |= mask;
95 /* Enable the interrupt, clear any pending status */
96 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
Chris Wilson3143a2b2010-11-16 15:55:10 +000097 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080098 }
99}
100
101void
102i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
103{
104 if ((dev_priv->pipestat[pipe] & mask) != 0) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800105 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -0800106
107 dev_priv->pipestat[pipe] &= ~mask;
108 I915_WRITE(reg, dev_priv->pipestat[pipe]);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000109 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800110 }
111}
112
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000113/**
Zhao Yakui01c66882009-10-28 05:10:00 +0000114 * intel_enable_asle - enable ASLE interrupt for OpRegion
115 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000116void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000117{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000118 drm_i915_private_t *dev_priv = dev->dev_private;
119 unsigned long irqflags;
120
121 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000122
Eric Anholtc619eed2010-01-28 16:45:52 -0800123 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500124 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800125 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000126 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700127 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100128 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800129 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700130 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800131 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000132
133 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000134}
135
136/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700137 * i915_pipe_enabled - check if a pipe is enabled
138 * @dev: DRM device
139 * @pipe: pipe to check
140 *
141 * Reading certain registers when the pipe is disabled can hang the chip.
142 * Use this routine to make sure the PLL is running and the pipe is active
143 * before reading such registers if unsure.
144 */
145static int
146i915_pipe_enabled(struct drm_device *dev, int pipe)
147{
148 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson5eddb702010-09-11 13:48:45 +0100149 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700150}
151
Keith Packard42f52ef2008-10-18 19:39:29 -0700152/* Called from drm generic code, passed a 'crtc', which
153 * we use as a pipe index
154 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700155static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700156{
157 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
158 unsigned long high_frame;
159 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100160 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700161
162 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800163 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800164 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700165 return 0;
166 }
167
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800168 high_frame = PIPEFRAME(pipe);
169 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100170
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700171 /*
172 * High & low register fields aren't synchronized, so make sure
173 * we get a low value that's stable across two reads of the high
174 * register.
175 */
176 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100177 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
178 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
179 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700180 } while (high1 != high2);
181
Chris Wilson5eddb702010-09-11 13:48:45 +0100182 high1 >>= PIPE_FRAME_HIGH_SHIFT;
183 low >>= PIPE_FRAME_LOW_SHIFT;
184 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700185}
186
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700187static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800188{
189 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800190 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800191
192 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800193 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800194 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800195 return 0;
196 }
197
198 return I915_READ(reg);
199}
200
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700201static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100202 int *vpos, int *hpos)
203{
204 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
205 u32 vbl = 0, position = 0;
206 int vbl_start, vbl_end, htotal, vtotal;
207 bool in_vbl = true;
208 int ret = 0;
209
210 if (!i915_pipe_enabled(dev, pipe)) {
211 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800212 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100213 return 0;
214 }
215
216 /* Get vtotal. */
217 vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
218
219 if (INTEL_INFO(dev)->gen >= 4) {
220 /* No obvious pixelcount register. Only query vertical
221 * scanout position from Display scan line register.
222 */
223 position = I915_READ(PIPEDSL(pipe));
224
225 /* Decode into vertical scanout position. Don't have
226 * horizontal scanout position.
227 */
228 *vpos = position & 0x1fff;
229 *hpos = 0;
230 } else {
231 /* Have access to pixelcount since start of frame.
232 * We can split this into vertical and horizontal
233 * scanout position.
234 */
235 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
236
237 htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
238 *vpos = position / htotal;
239 *hpos = position - (*vpos * htotal);
240 }
241
242 /* Query vblank area. */
243 vbl = I915_READ(VBLANK(pipe));
244
245 /* Test position against vblank region. */
246 vbl_start = vbl & 0x1fff;
247 vbl_end = (vbl >> 16) & 0x1fff;
248
249 if ((*vpos < vbl_start) || (*vpos > vbl_end))
250 in_vbl = false;
251
252 /* Inside "upper part" of vblank area? Apply corrective offset: */
253 if (in_vbl && (*vpos >= vbl_start))
254 *vpos = *vpos - vtotal;
255
256 /* Readouts valid? */
257 if (vbl > 0)
258 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
259
260 /* In vblank? */
261 if (in_vbl)
262 ret |= DRM_SCANOUTPOS_INVBL;
263
264 return ret;
265}
266
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700267static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100268 int *max_error,
269 struct timeval *vblank_time,
270 unsigned flags)
271{
Chris Wilson4041b852011-01-22 10:07:56 +0000272 struct drm_i915_private *dev_priv = dev->dev_private;
273 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100274
Chris Wilson4041b852011-01-22 10:07:56 +0000275 if (pipe < 0 || pipe >= dev_priv->num_pipe) {
276 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100277 return -EINVAL;
278 }
279
280 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000281 crtc = intel_get_crtc_for_pipe(dev, pipe);
282 if (crtc == NULL) {
283 DRM_ERROR("Invalid crtc %d\n", pipe);
284 return -EINVAL;
285 }
286
287 if (!crtc->enabled) {
288 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
289 return -EBUSY;
290 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100291
292 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000293 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
294 vblank_time, flags,
295 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100296}
297
Jesse Barnes5ca58282009-03-31 14:11:15 -0700298/*
299 * Handle hotplug events outside the interrupt handler proper.
300 */
301static void i915_hotplug_work_func(struct work_struct *work)
302{
303 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
304 hotplug_work);
305 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700306 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100307 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700308
Keith Packarda65e34c2011-07-25 10:04:56 -0700309 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800310 DRM_DEBUG_KMS("running encoder hotplug functions\n");
311
Chris Wilson4ef69c72010-09-09 15:14:28 +0100312 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
313 if (encoder->hot_plug)
314 encoder->hot_plug(encoder);
315
Keith Packard40ee3382011-07-28 15:31:19 -0700316 mutex_unlock(&mode_config->mutex);
317
Jesse Barnes5ca58282009-03-31 14:11:15 -0700318 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000319 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700320}
321
Jesse Barnesf97108d2010-01-29 11:27:07 -0800322static void i915_handle_rps_change(struct drm_device *dev)
323{
324 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000325 u32 busy_up, busy_down, max_avg, min_avg;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800326 u8 new_delay = dev_priv->cur_delay;
327
Jesse Barnes7648fa92010-05-20 14:28:11 -0700328 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000329 busy_up = I915_READ(RCPREVBSYTUPAVG);
330 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800331 max_avg = I915_READ(RCBMAXAVG);
332 min_avg = I915_READ(RCBMINAVG);
333
334 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000335 if (busy_up > max_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800336 if (dev_priv->cur_delay != dev_priv->max_delay)
337 new_delay = dev_priv->cur_delay - 1;
338 if (new_delay < dev_priv->max_delay)
339 new_delay = dev_priv->max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000340 } else if (busy_down < min_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800341 if (dev_priv->cur_delay != dev_priv->min_delay)
342 new_delay = dev_priv->cur_delay + 1;
343 if (new_delay > dev_priv->min_delay)
344 new_delay = dev_priv->min_delay;
345 }
346
Jesse Barnes7648fa92010-05-20 14:28:11 -0700347 if (ironlake_set_drps(dev, new_delay))
348 dev_priv->cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800349
350 return;
351}
352
Chris Wilson549f7362010-10-19 11:19:32 +0100353static void notify_ring(struct drm_device *dev,
354 struct intel_ring_buffer *ring)
355{
356 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson475553d2011-01-20 09:52:56 +0000357 u32 seqno;
Chris Wilson9862e602011-01-04 22:22:17 +0000358
Chris Wilson475553d2011-01-20 09:52:56 +0000359 if (ring->obj == NULL)
360 return;
361
362 seqno = ring->get_seqno(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +0000363 trace_i915_gem_request_complete(ring, seqno);
Chris Wilson9862e602011-01-04 22:22:17 +0000364
365 ring->irq_seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +0100366 wake_up_all(&ring->irq_queue);
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700367 if (i915_enable_hangcheck) {
368 dev_priv->hangcheck_count = 0;
369 mod_timer(&dev_priv->hangcheck_timer,
370 jiffies +
371 msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
372 }
Chris Wilson549f7362010-10-19 11:19:32 +0100373}
374
Ben Widawsky4912d042011-04-25 11:25:20 -0700375static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800376{
Ben Widawsky4912d042011-04-25 11:25:20 -0700377 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
378 rps_work);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800379 u8 new_delay = dev_priv->cur_delay;
Ben Widawsky4912d042011-04-25 11:25:20 -0700380 u32 pm_iir, pm_imr;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800381
Ben Widawsky4912d042011-04-25 11:25:20 -0700382 spin_lock_irq(&dev_priv->rps_lock);
383 pm_iir = dev_priv->pm_iir;
384 dev_priv->pm_iir = 0;
385 pm_imr = I915_READ(GEN6_PMIMR);
Daniel Vettera9e26412011-09-08 14:00:21 +0200386 I915_WRITE(GEN6_PMIMR, 0);
Ben Widawsky4912d042011-04-25 11:25:20 -0700387 spin_unlock_irq(&dev_priv->rps_lock);
388
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800389 if (!pm_iir)
390 return;
391
Ben Widawsky4912d042011-04-25 11:25:20 -0700392 mutex_lock(&dev_priv->dev->struct_mutex);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800393 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
394 if (dev_priv->cur_delay != dev_priv->max_delay)
395 new_delay = dev_priv->cur_delay + 1;
396 if (new_delay > dev_priv->max_delay)
397 new_delay = dev_priv->max_delay;
398 } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) {
Ben Widawsky4912d042011-04-25 11:25:20 -0700399 gen6_gt_force_wake_get(dev_priv);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800400 if (dev_priv->cur_delay != dev_priv->min_delay)
401 new_delay = dev_priv->cur_delay - 1;
402 if (new_delay < dev_priv->min_delay) {
403 new_delay = dev_priv->min_delay;
404 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
405 I915_READ(GEN6_RP_INTERRUPT_LIMITS) |
406 ((new_delay << 16) & 0x3f0000));
407 } else {
408 /* Make sure we continue to get down interrupts
409 * until we hit the minimum frequency */
410 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
411 I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000);
412 }
Ben Widawsky4912d042011-04-25 11:25:20 -0700413 gen6_gt_force_wake_put(dev_priv);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800414 }
415
Ben Widawsky4912d042011-04-25 11:25:20 -0700416 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800417 dev_priv->cur_delay = new_delay;
418
Ben Widawsky4912d042011-04-25 11:25:20 -0700419 /*
420 * rps_lock not held here because clearing is non-destructive. There is
421 * an *extremely* unlikely race with gen6_rps_enable() that is prevented
422 * by holding struct_mutex for the duration of the write.
423 */
Ben Widawsky4912d042011-04-25 11:25:20 -0700424 mutex_unlock(&dev_priv->dev->struct_mutex);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800425}
426
Jesse Barnes776ad802011-01-04 15:09:39 -0800427static void pch_irq_handler(struct drm_device *dev)
428{
429 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
430 u32 pch_iir;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800431 int pipe;
Jesse Barnes776ad802011-01-04 15:09:39 -0800432
433 pch_iir = I915_READ(SDEIIR);
434
435 if (pch_iir & SDE_AUDIO_POWER_MASK)
436 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
437 (pch_iir & SDE_AUDIO_POWER_MASK) >>
438 SDE_AUDIO_POWER_SHIFT);
439
440 if (pch_iir & SDE_GMBUS)
441 DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
442
443 if (pch_iir & SDE_AUDIO_HDCP_MASK)
444 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
445
446 if (pch_iir & SDE_AUDIO_TRANS_MASK)
447 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
448
449 if (pch_iir & SDE_POISON)
450 DRM_ERROR("PCH poison interrupt\n");
451
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800452 if (pch_iir & SDE_FDI_MASK)
453 for_each_pipe(pipe)
454 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
455 pipe_name(pipe),
456 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -0800457
458 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
459 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
460
461 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
462 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
463
464 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
465 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
466 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
467 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
468}
469
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700470static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700471{
472 struct drm_device *dev = (struct drm_device *) arg;
473 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
474 int ret = IRQ_NONE;
475 u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
476 struct drm_i915_master_private *master_priv;
477
478 atomic_inc(&dev_priv->irq_received);
479
480 /* disable master interrupt before clearing iir */
481 de_ier = I915_READ(DEIER);
482 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
483 POSTING_READ(DEIER);
484
485 de_iir = I915_READ(DEIIR);
486 gt_iir = I915_READ(GTIIR);
487 pch_iir = I915_READ(SDEIIR);
488 pm_iir = I915_READ(GEN6_PMIIR);
489
490 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 && pm_iir == 0)
491 goto done;
492
493 ret = IRQ_HANDLED;
494
495 if (dev->primary->master) {
496 master_priv = dev->primary->master->driver_priv;
497 if (master_priv->sarea_priv)
498 master_priv->sarea_priv->last_dispatch =
499 READ_BREADCRUMB(dev_priv);
500 }
501
502 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
503 notify_ring(dev, &dev_priv->ring[RCS]);
504 if (gt_iir & GT_GEN6_BSD_USER_INTERRUPT)
505 notify_ring(dev, &dev_priv->ring[VCS]);
506 if (gt_iir & GT_BLT_USER_INTERRUPT)
507 notify_ring(dev, &dev_priv->ring[BCS]);
508
509 if (de_iir & DE_GSE_IVB)
510 intel_opregion_gse_intr(dev);
511
512 if (de_iir & DE_PLANEA_FLIP_DONE_IVB) {
513 intel_prepare_page_flip(dev, 0);
514 intel_finish_page_flip_plane(dev, 0);
515 }
516
517 if (de_iir & DE_PLANEB_FLIP_DONE_IVB) {
518 intel_prepare_page_flip(dev, 1);
519 intel_finish_page_flip_plane(dev, 1);
520 }
521
522 if (de_iir & DE_PIPEA_VBLANK_IVB)
523 drm_handle_vblank(dev, 0);
524
Dan Carpenterf6b07f42011-05-25 12:56:56 +0300525 if (de_iir & DE_PIPEB_VBLANK_IVB)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700526 drm_handle_vblank(dev, 1);
527
528 /* check event from PCH */
529 if (de_iir & DE_PCH_EVENT_IVB) {
530 if (pch_iir & SDE_HOTPLUG_MASK_CPT)
531 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
532 pch_irq_handler(dev);
533 }
534
535 if (pm_iir & GEN6_PM_DEFERRED_EVENTS) {
536 unsigned long flags;
537 spin_lock_irqsave(&dev_priv->rps_lock, flags);
538 WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700539 dev_priv->pm_iir |= pm_iir;
Daniel Vetter4fb066a2011-09-08 14:00:20 +0200540 I915_WRITE(GEN6_PMIMR, dev_priv->pm_iir);
541 POSTING_READ(GEN6_PMIMR);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700542 spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
543 queue_work(dev_priv->wq, &dev_priv->rps_work);
544 }
545
546 /* should clear PCH hotplug event before clear CPU irq */
547 I915_WRITE(SDEIIR, pch_iir);
548 I915_WRITE(GTIIR, gt_iir);
549 I915_WRITE(DEIIR, de_iir);
550 I915_WRITE(GEN6_PMIIR, pm_iir);
551
552done:
553 I915_WRITE(DEIER, de_ier);
554 POSTING_READ(DEIER);
555
556 return ret;
557}
558
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700559static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800560{
Jesse Barnes46979952011-04-07 13:53:55 -0700561 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800562 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
563 int ret = IRQ_NONE;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800564 u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100565 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800566 struct drm_i915_master_private *master_priv;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100567 u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
568
Jesse Barnes46979952011-04-07 13:53:55 -0700569 atomic_inc(&dev_priv->irq_received);
570
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100571 if (IS_GEN6(dev))
572 bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800573
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000574 /* disable master interrupt before clearing iir */
575 de_ier = I915_READ(DEIER);
576 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000577 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000578
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800579 de_iir = I915_READ(DEIIR);
580 gt_iir = I915_READ(GTIIR);
Zhenyu Wangc6501562009-11-03 18:57:21 +0000581 pch_iir = I915_READ(SDEIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800582 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800583
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800584 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
585 (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +0800586 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800587
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100588 if (HAS_PCH_CPT(dev))
589 hotplug_mask = SDE_HOTPLUG_MASK_CPT;
590 else
591 hotplug_mask = SDE_HOTPLUG_MASK;
592
Zou Nan haic7c85102010-01-15 10:29:06 +0800593 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800594
Zou Nan haic7c85102010-01-15 10:29:06 +0800595 if (dev->primary->master) {
596 master_priv = dev->primary->master->driver_priv;
597 if (master_priv->sarea_priv)
598 master_priv->sarea_priv->last_dispatch =
599 READ_BREADCRUMB(dev_priv);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800600 }
601
Chris Wilsonc6df5412010-12-15 09:56:50 +0000602 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000603 notify_ring(dev, &dev_priv->ring[RCS]);
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100604 if (gt_iir & bsd_usr_interrupt)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000605 notify_ring(dev, &dev_priv->ring[VCS]);
606 if (gt_iir & GT_BLT_USER_INTERRUPT)
607 notify_ring(dev, &dev_priv->ring[BCS]);
Zou Nan haic7c85102010-01-15 10:29:06 +0800608
609 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100610 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800611
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800612 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800613 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100614 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800615 }
616
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800617 if (de_iir & DE_PLANEB_FLIP_DONE) {
618 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100619 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800620 }
Li Pengc062df62010-01-23 00:12:58 +0800621
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800622 if (de_iir & DE_PIPEA_VBLANK)
623 drm_handle_vblank(dev, 0);
624
625 if (de_iir & DE_PIPEB_VBLANK)
626 drm_handle_vblank(dev, 1);
627
Zou Nan haic7c85102010-01-15 10:29:06 +0800628 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -0800629 if (de_iir & DE_PCH_EVENT) {
630 if (pch_iir & hotplug_mask)
631 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
632 pch_irq_handler(dev);
633 }
Zou Nan haic7c85102010-01-15 10:29:06 +0800634
Jesse Barnesf97108d2010-01-29 11:27:07 -0800635 if (de_iir & DE_PCU_EVENT) {
Jesse Barnes7648fa92010-05-20 14:28:11 -0700636 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
Jesse Barnesf97108d2010-01-29 11:27:07 -0800637 i915_handle_rps_change(dev);
638 }
639
Ben Widawsky4912d042011-04-25 11:25:20 -0700640 if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS) {
641 /*
642 * IIR bits should never already be set because IMR should
643 * prevent an interrupt from being shown in IIR. The warning
644 * displays a case where we've unsafely cleared
645 * dev_priv->pm_iir. Although missing an interrupt of the same
646 * type is not a problem, it displays a problem in the logic.
647 *
648 * The mask bit in IMR is cleared by rps_work.
649 */
650 unsigned long flags;
651 spin_lock_irqsave(&dev_priv->rps_lock, flags);
652 WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
Ben Widawsky4912d042011-04-25 11:25:20 -0700653 dev_priv->pm_iir |= pm_iir;
Daniel Vetter4fb066a2011-09-08 14:00:20 +0200654 I915_WRITE(GEN6_PMIMR, dev_priv->pm_iir);
655 POSTING_READ(GEN6_PMIMR);
Ben Widawsky4912d042011-04-25 11:25:20 -0700656 spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
657 queue_work(dev_priv->wq, &dev_priv->rps_work);
658 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800659
Zou Nan haic7c85102010-01-15 10:29:06 +0800660 /* should clear PCH hotplug event before clear CPU irq */
661 I915_WRITE(SDEIIR, pch_iir);
662 I915_WRITE(GTIIR, gt_iir);
663 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -0700664 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800665
666done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000667 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000668 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000669
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800670 return ret;
671}
672
Jesse Barnes8a905232009-07-11 16:48:03 -0400673/**
674 * i915_error_work_func - do process context error handling work
675 * @work: work struct
676 *
677 * Fire an error uevent so userspace can see that a hang or error
678 * was detected.
679 */
680static void i915_error_work_func(struct work_struct *work)
681{
682 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
683 error_work);
684 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400685 char *error_event[] = { "ERROR=1", NULL };
686 char *reset_event[] = { "RESET=1", NULL };
687 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400688
Ben Gamarif316a422009-09-14 17:48:46 -0400689 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400690
Ben Gamariba1234d2009-09-14 17:48:47 -0400691 if (atomic_read(&dev_priv->mm.wedged)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100692 DRM_DEBUG_DRIVER("resetting chip\n");
693 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
694 if (!i915_reset(dev, GRDOM_RENDER)) {
695 atomic_set(&dev_priv->mm.wedged, 0);
696 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
Ben Gamarif316a422009-09-14 17:48:46 -0400697 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100698 complete_all(&dev_priv->error_completion);
Ben Gamarif316a422009-09-14 17:48:46 -0400699 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400700}
701
Chris Wilson3bd3c932010-08-19 08:19:30 +0100702#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000703static struct drm_i915_error_object *
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000704i915_error_object_create(struct drm_i915_private *dev_priv,
Chris Wilson05394f32010-11-08 19:18:58 +0000705 struct drm_i915_gem_object *src)
Chris Wilson9df30792010-02-18 10:24:56 +0000706{
707 struct drm_i915_error_object *dst;
Chris Wilson9df30792010-02-18 10:24:56 +0000708 int page, page_count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100709 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000710
Chris Wilson05394f32010-11-08 19:18:58 +0000711 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +0000712 return NULL;
713
Chris Wilson05394f32010-11-08 19:18:58 +0000714 page_count = src->base.size / PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000715
Akshay Joshi0206e352011-08-16 15:34:10 -0400716 dst = kmalloc(sizeof(*dst) + page_count * sizeof(u32 *), GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000717 if (dst == NULL)
718 return NULL;
719
Chris Wilson05394f32010-11-08 19:18:58 +0000720 reloc_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000721 for (page = 0; page < page_count; page++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700722 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100723 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700724
Chris Wilsone56660d2010-08-07 11:01:26 +0100725 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000726 if (d == NULL)
727 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100728
Andrew Morton788885a2010-05-11 14:07:05 -0700729 local_irq_save(flags);
Chris Wilson172975aa2011-12-14 13:57:25 +0100730 if (reloc_offset < dev_priv->mm.gtt_mappable_end) {
731 void __iomem *s;
732
733 /* Simply ignore tiling or any overlapping fence.
734 * It's part of the error state, and this hopefully
735 * captures what the GPU read.
736 */
737
738 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
739 reloc_offset);
740 memcpy_fromio(d, s, PAGE_SIZE);
741 io_mapping_unmap_atomic(s);
742 } else {
743 void *s;
744
745 drm_clflush_pages(&src->pages[page], 1);
746
747 s = kmap_atomic(src->pages[page]);
748 memcpy(d, s, PAGE_SIZE);
749 kunmap_atomic(s);
750
751 drm_clflush_pages(&src->pages[page], 1);
752 }
Andrew Morton788885a2010-05-11 14:07:05 -0700753 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100754
Chris Wilson9df30792010-02-18 10:24:56 +0000755 dst->pages[page] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +0100756
757 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000758 }
759 dst->page_count = page_count;
Chris Wilson05394f32010-11-08 19:18:58 +0000760 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000761
762 return dst;
763
764unwind:
765 while (page--)
766 kfree(dst->pages[page]);
767 kfree(dst);
768 return NULL;
769}
770
771static void
772i915_error_object_free(struct drm_i915_error_object *obj)
773{
774 int page;
775
776 if (obj == NULL)
777 return;
778
779 for (page = 0; page < obj->page_count; page++)
780 kfree(obj->pages[page]);
781
782 kfree(obj);
783}
784
785static void
786i915_error_state_free(struct drm_device *dev,
787 struct drm_i915_error_state *error)
788{
Chris Wilsone2f973d2011-01-27 19:15:11 +0000789 int i;
790
Chris Wilson52d39a22012-02-15 11:25:37 +0000791 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
792 i915_error_object_free(error->ring[i].batchbuffer);
793 i915_error_object_free(error->ring[i].ringbuffer);
794 kfree(error->ring[i].requests);
795 }
Chris Wilsone2f973d2011-01-27 19:15:11 +0000796
Chris Wilson9df30792010-02-18 10:24:56 +0000797 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100798 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +0000799 kfree(error);
800}
801
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000802static u32 capture_bo_list(struct drm_i915_error_buffer *err,
803 int count,
804 struct list_head *head)
805{
806 struct drm_i915_gem_object *obj;
807 int i = 0;
808
809 list_for_each_entry(obj, head, mm_list) {
810 err->size = obj->base.size;
811 err->name = obj->base.name;
812 err->seqno = obj->last_rendering_seqno;
813 err->gtt_offset = obj->gtt_offset;
814 err->read_domains = obj->base.read_domains;
815 err->write_domain = obj->base.write_domain;
816 err->fence_reg = obj->fence_reg;
817 err->pinned = 0;
818 if (obj->pin_count > 0)
819 err->pinned = 1;
820 if (obj->user_pin_count > 0)
821 err->pinned = -1;
822 err->tiling = obj->tiling_mode;
823 err->dirty = obj->dirty;
824 err->purgeable = obj->madv != I915_MADV_WILLNEED;
Daniel Vetter96154f22011-12-14 13:57:00 +0100825 err->ring = obj->ring ? obj->ring->id : -1;
Chris Wilson93dfb402011-03-29 16:59:50 -0700826 err->cache_level = obj->cache_level;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000827
828 if (++i == count)
829 break;
830
831 err++;
832 }
833
834 return i;
835}
836
Chris Wilson748ebc62010-10-24 10:28:47 +0100837static void i915_gem_record_fences(struct drm_device *dev,
838 struct drm_i915_error_state *error)
839{
840 struct drm_i915_private *dev_priv = dev->dev_private;
841 int i;
842
843 /* Fences */
844 switch (INTEL_INFO(dev)->gen) {
Daniel Vetter775d17b2011-10-09 21:52:01 +0200845 case 7:
Chris Wilson748ebc62010-10-24 10:28:47 +0100846 case 6:
847 for (i = 0; i < 16; i++)
848 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
849 break;
850 case 5:
851 case 4:
852 for (i = 0; i < 16; i++)
853 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
854 break;
855 case 3:
856 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
857 for (i = 0; i < 8; i++)
858 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
859 case 2:
860 for (i = 0; i < 8; i++)
861 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
862 break;
863
864 }
865}
866
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000867static struct drm_i915_error_object *
868i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
869 struct intel_ring_buffer *ring)
870{
871 struct drm_i915_gem_object *obj;
872 u32 seqno;
873
874 if (!ring->get_seqno)
875 return NULL;
876
877 seqno = ring->get_seqno(ring);
878 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
879 if (obj->ring != ring)
880 continue;
881
Chris Wilsonc37d9a52011-01-12 20:33:01 +0000882 if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000883 continue;
884
885 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
886 continue;
887
888 /* We need to copy these to an anonymous buffer as the simplest
889 * method to avoid being overwritten by userspace.
890 */
891 return i915_error_object_create(dev_priv, obj);
892 }
893
894 return NULL;
895}
896
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100897static void i915_record_ring_state(struct drm_device *dev,
898 struct drm_i915_error_state *error,
899 struct intel_ring_buffer *ring)
900{
901 struct drm_i915_private *dev_priv = dev->dev_private;
902
Daniel Vetter33f3f512011-12-14 13:57:39 +0100903 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100904 error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
Daniel Vetter33f3f512011-12-14 13:57:39 +0100905 error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100906 error->semaphore_mboxes[ring->id][0]
907 = I915_READ(RING_SYNC_0(ring->mmio_base));
908 error->semaphore_mboxes[ring->id][1]
909 = I915_READ(RING_SYNC_1(ring->mmio_base));
Daniel Vetter33f3f512011-12-14 13:57:39 +0100910 }
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100911
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100912 if (INTEL_INFO(dev)->gen >= 4) {
913 error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
914 error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
915 error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100916 error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100917 if (ring->id == RCS) {
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100918 error->instdone1 = I915_READ(INSTDONE1);
919 error->bbaddr = I915_READ64(BB_ADDR);
920 }
921 } else {
922 error->ipeir[ring->id] = I915_READ(IPEIR);
923 error->ipehr[ring->id] = I915_READ(IPEHR);
924 error->instdone[ring->id] = I915_READ(INSTDONE);
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100925 }
926
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100927 error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100928 error->seqno[ring->id] = ring->get_seqno(ring);
929 error->acthd[ring->id] = intel_ring_get_active_head(ring);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100930 error->head[ring->id] = I915_READ_HEAD(ring);
931 error->tail[ring->id] = I915_READ_TAIL(ring);
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100932
933 error->cpu_ring_head[ring->id] = ring->head;
934 error->cpu_ring_tail[ring->id] = ring->tail;
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100935}
936
Chris Wilson52d39a22012-02-15 11:25:37 +0000937static void i915_gem_record_rings(struct drm_device *dev,
938 struct drm_i915_error_state *error)
939{
940 struct drm_i915_private *dev_priv = dev->dev_private;
941 struct drm_i915_gem_request *request;
942 int i, count;
943
944 for (i = 0; i < I915_NUM_RINGS; i++) {
945 struct intel_ring_buffer *ring = &dev_priv->ring[i];
946
947 if (ring->obj == NULL)
948 continue;
949
950 i915_record_ring_state(dev, error, ring);
951
952 error->ring[i].batchbuffer =
953 i915_error_first_batchbuffer(dev_priv, ring);
954
955 error->ring[i].ringbuffer =
956 i915_error_object_create(dev_priv, ring->obj);
957
958 count = 0;
959 list_for_each_entry(request, &ring->request_list, list)
960 count++;
961
962 error->ring[i].num_requests = count;
963 error->ring[i].requests =
964 kmalloc(count*sizeof(struct drm_i915_error_request),
965 GFP_ATOMIC);
966 if (error->ring[i].requests == NULL) {
967 error->ring[i].num_requests = 0;
968 continue;
969 }
970
971 count = 0;
972 list_for_each_entry(request, &ring->request_list, list) {
973 struct drm_i915_error_request *erq;
974
975 erq = &error->ring[i].requests[count++];
976 erq->seqno = request->seqno;
977 erq->jiffies = request->emitted_jiffies;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000978 erq->tail = request->tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000979 }
980 }
981}
982
Jesse Barnes8a905232009-07-11 16:48:03 -0400983/**
984 * i915_capture_error_state - capture an error record for later analysis
985 * @dev: drm device
986 *
987 * Should be called when an error is detected (either a hang or an error
988 * interrupt) to capture error state from the time of the error. Fills
989 * out a structure which becomes available in debugfs for user level tools
990 * to pick up.
991 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700992static void i915_capture_error_state(struct drm_device *dev)
993{
994 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000995 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700996 struct drm_i915_error_state *error;
997 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800998 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700999
1000 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001001 error = dev_priv->first_error;
1002 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
1003 if (error)
1004 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001005
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001006 /* Account for pipe specific data like PIPE*STAT */
Daniel Vetter33f3f512011-12-14 13:57:39 +01001007 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001008 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +00001009 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
1010 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001011 }
1012
Chris Wilsonb6f78332011-02-01 14:15:55 +00001013 DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
1014 dev->primary->index);
Chris Wilson2fa772f32010-10-01 13:23:27 +01001015
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001016 error->eir = I915_READ(EIR);
1017 error->pgtbl_er = I915_READ(PGTBL_ER);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001018 for_each_pipe(pipe)
1019 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001020
Daniel Vetter33f3f512011-12-14 13:57:39 +01001021 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsonf4068392010-10-27 20:36:41 +01001022 error->error = I915_READ(ERROR_GEN6);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001023 error->done_reg = I915_READ(DONE_REG);
1024 }
Chris Wilsonadd354d2010-10-29 19:00:51 +01001025
Chris Wilson748ebc62010-10-24 10:28:47 +01001026 i915_gem_record_fences(dev, error);
Chris Wilson52d39a22012-02-15 11:25:37 +00001027 i915_gem_record_rings(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +00001028
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001029 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +00001030 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001031 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +00001032
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001033 i = 0;
1034 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1035 i++;
1036 error->active_bo_count = i;
Chris Wilson05394f32010-11-08 19:18:58 +00001037 list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001038 i++;
1039 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001040
Chris Wilson8e934db2011-01-24 12:34:00 +00001041 error->active_bo = NULL;
1042 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001043 if (i) {
1044 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +00001045 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001046 if (error->active_bo)
1047 error->pinned_bo =
1048 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001049 }
1050
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001051 if (error->active_bo)
1052 error->active_bo_count =
1053 capture_bo_list(error->active_bo,
1054 error->active_bo_count,
1055 &dev_priv->mm.active_list);
1056
1057 if (error->pinned_bo)
1058 error->pinned_bo_count =
1059 capture_bo_list(error->pinned_bo,
1060 error->pinned_bo_count,
1061 &dev_priv->mm.pinned_list);
1062
Jesse Barnes8a905232009-07-11 16:48:03 -04001063 do_gettimeofday(&error->time);
1064
Chris Wilson6ef3d422010-08-04 20:26:07 +01001065 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001066 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001067
Chris Wilson9df30792010-02-18 10:24:56 +00001068 spin_lock_irqsave(&dev_priv->error_lock, flags);
1069 if (dev_priv->first_error == NULL) {
1070 dev_priv->first_error = error;
1071 error = NULL;
1072 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001073 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001074
1075 if (error)
1076 i915_error_state_free(dev, error);
1077}
1078
1079void i915_destroy_error_state(struct drm_device *dev)
1080{
1081 struct drm_i915_private *dev_priv = dev->dev_private;
1082 struct drm_i915_error_state *error;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001083 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +00001084
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001085 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001086 error = dev_priv->first_error;
1087 dev_priv->first_error = NULL;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001088 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001089
1090 if (error)
1091 i915_error_state_free(dev, error);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001092}
Chris Wilson3bd3c932010-08-19 08:19:30 +01001093#else
1094#define i915_capture_error_state(x)
1095#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001096
Chris Wilson35aed2e2010-05-27 13:18:12 +01001097static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001098{
1099 struct drm_i915_private *dev_priv = dev->dev_private;
1100 u32 eir = I915_READ(EIR);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001101 int pipe;
Jesse Barnes8a905232009-07-11 16:48:03 -04001102
Chris Wilson35aed2e2010-05-27 13:18:12 +01001103 if (!eir)
1104 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001105
1106 printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
1107 eir);
1108
1109 if (IS_G4X(dev)) {
1110 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1111 u32 ipeir = I915_READ(IPEIR_I965);
1112
1113 printk(KERN_ERR " IPEIR: 0x%08x\n",
1114 I915_READ(IPEIR_I965));
1115 printk(KERN_ERR " IPEHR: 0x%08x\n",
1116 I915_READ(IPEHR_I965));
1117 printk(KERN_ERR " INSTDONE: 0x%08x\n",
1118 I915_READ(INSTDONE_I965));
1119 printk(KERN_ERR " INSTPS: 0x%08x\n",
1120 I915_READ(INSTPS));
1121 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
1122 I915_READ(INSTDONE1));
1123 printk(KERN_ERR " ACTHD: 0x%08x\n",
1124 I915_READ(ACTHD_I965));
1125 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001126 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001127 }
1128 if (eir & GM45_ERROR_PAGE_TABLE) {
1129 u32 pgtbl_err = I915_READ(PGTBL_ER);
1130 printk(KERN_ERR "page table error\n");
1131 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
1132 pgtbl_err);
1133 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001134 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001135 }
1136 }
1137
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001138 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001139 if (eir & I915_ERROR_PAGE_TABLE) {
1140 u32 pgtbl_err = I915_READ(PGTBL_ER);
1141 printk(KERN_ERR "page table error\n");
1142 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
1143 pgtbl_err);
1144 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001145 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001146 }
1147 }
1148
1149 if (eir & I915_ERROR_MEMORY_REFRESH) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001150 printk(KERN_ERR "memory refresh error:\n");
1151 for_each_pipe(pipe)
1152 printk(KERN_ERR "pipe %c stat: 0x%08x\n",
1153 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04001154 /* pipestat has already been acked */
1155 }
1156 if (eir & I915_ERROR_INSTRUCTION) {
1157 printk(KERN_ERR "instruction error\n");
1158 printk(KERN_ERR " INSTPM: 0x%08x\n",
1159 I915_READ(INSTPM));
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001160 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001161 u32 ipeir = I915_READ(IPEIR);
1162
1163 printk(KERN_ERR " IPEIR: 0x%08x\n",
1164 I915_READ(IPEIR));
1165 printk(KERN_ERR " IPEHR: 0x%08x\n",
1166 I915_READ(IPEHR));
1167 printk(KERN_ERR " INSTDONE: 0x%08x\n",
1168 I915_READ(INSTDONE));
1169 printk(KERN_ERR " ACTHD: 0x%08x\n",
1170 I915_READ(ACTHD));
1171 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001172 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001173 } else {
1174 u32 ipeir = I915_READ(IPEIR_I965);
1175
1176 printk(KERN_ERR " IPEIR: 0x%08x\n",
1177 I915_READ(IPEIR_I965));
1178 printk(KERN_ERR " IPEHR: 0x%08x\n",
1179 I915_READ(IPEHR_I965));
1180 printk(KERN_ERR " INSTDONE: 0x%08x\n",
1181 I915_READ(INSTDONE_I965));
1182 printk(KERN_ERR " INSTPS: 0x%08x\n",
1183 I915_READ(INSTPS));
1184 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
1185 I915_READ(INSTDONE1));
1186 printk(KERN_ERR " ACTHD: 0x%08x\n",
1187 I915_READ(ACTHD_I965));
1188 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001189 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001190 }
1191 }
1192
1193 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001194 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001195 eir = I915_READ(EIR);
1196 if (eir) {
1197 /*
1198 * some errors might have become stuck,
1199 * mask them.
1200 */
1201 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1202 I915_WRITE(EMR, I915_READ(EMR) | eir);
1203 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1204 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001205}
1206
1207/**
1208 * i915_handle_error - handle an error interrupt
1209 * @dev: drm device
1210 *
1211 * Do some basic checking of regsiter state at error interrupt time and
1212 * dump it to the syslog. Also call i915_capture_error_state() to make
1213 * sure we get a record and make it available in debugfs. Fire a uevent
1214 * so userspace knows something bad happened (should trigger collection
1215 * of a ring dump etc.).
1216 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001217void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001218{
1219 struct drm_i915_private *dev_priv = dev->dev_private;
1220
1221 i915_capture_error_state(dev);
1222 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001223
Ben Gamariba1234d2009-09-14 17:48:47 -04001224 if (wedged) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001225 INIT_COMPLETION(dev_priv->error_completion);
Ben Gamariba1234d2009-09-14 17:48:47 -04001226 atomic_set(&dev_priv->mm.wedged, 1);
1227
Ben Gamari11ed50e2009-09-14 17:48:45 -04001228 /*
1229 * Wakeup waiting processes so they don't hang
1230 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001231 wake_up_all(&dev_priv->ring[RCS].irq_queue);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001232 if (HAS_BSD(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001233 wake_up_all(&dev_priv->ring[VCS].irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +01001234 if (HAS_BLT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001235 wake_up_all(&dev_priv->ring[BCS].irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001236 }
1237
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001238 queue_work(dev_priv->wq, &dev_priv->error_work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001239}
1240
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001241static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
1242{
1243 drm_i915_private_t *dev_priv = dev->dev_private;
1244 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1245 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001246 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001247 struct intel_unpin_work *work;
1248 unsigned long flags;
1249 bool stall_detected;
1250
1251 /* Ignore early vblank irqs */
1252 if (intel_crtc == NULL)
1253 return;
1254
1255 spin_lock_irqsave(&dev->event_lock, flags);
1256 work = intel_crtc->unpin_work;
1257
1258 if (work == NULL || work->pending || !work->enable_stall_check) {
1259 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1260 spin_unlock_irqrestore(&dev->event_lock, flags);
1261 return;
1262 }
1263
1264 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001265 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001266 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001267 int dspsurf = DSPSURF(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001268 stall_detected = I915_READ(dspsurf) == obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001269 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001270 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001271 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001272 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001273 crtc->x * crtc->fb->bits_per_pixel/8);
1274 }
1275
1276 spin_unlock_irqrestore(&dev->event_lock, flags);
1277
1278 if (stall_detected) {
1279 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1280 intel_prepare_page_flip(dev, intel_crtc->plane);
1281 }
1282}
1283
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001284static irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285{
Dave Airlie84b1fd12007-07-11 15:53:27 +10001286 struct drm_device *dev = (struct drm_device *) arg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001288 struct drm_i915_master_private *master_priv;
Eric Anholtcdfbc412008-11-04 15:50:30 -08001289 u32 iir, new_iir;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001290 u32 pipe_stats[I915_MAX_PIPES];
Keith Packard05eff842008-11-19 14:03:05 -08001291 u32 vblank_status;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001292 int vblank = 0;
Keith Packard7c463582008-11-04 02:03:27 -08001293 unsigned long irqflags;
Keith Packard05eff842008-11-19 14:03:05 -08001294 int irq_received;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001295 int ret = IRQ_NONE, pipe;
1296 bool blc_event = false;
Dave Airlieaf6061a2008-05-07 12:15:39 +10001297
Eric Anholt630681d2008-10-06 15:14:12 -07001298 atomic_inc(&dev_priv->irq_received);
1299
Eric Anholted4cb412008-07-29 12:10:39 -07001300 iir = I915_READ(IIR);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001301
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001302 if (INTEL_INFO(dev)->gen >= 4)
Jesse Barnesd874bcf2010-06-30 13:16:00 -07001303 vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
Jesse Barnese25e6602010-06-30 13:15:19 -07001304 else
Jesse Barnesd874bcf2010-06-30 13:16:00 -07001305 vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306
Keith Packard05eff842008-11-19 14:03:05 -08001307 for (;;) {
1308 irq_received = iir != 0;
1309
1310 /* Can't rely on pipestat interrupt bit in iir as it might
1311 * have been cleared after the pipestat interrupt was received.
1312 * It doesn't set the bit in iir again, but it still produces
1313 * interrupts (for non-MSI).
1314 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001315 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes8a905232009-07-11 16:48:03 -04001316 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Ben Gamariba1234d2009-09-14 17:48:47 -04001317 i915_handle_error(dev, false);
Jesse Barnes8a905232009-07-11 16:48:03 -04001318
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001319 for_each_pipe(pipe) {
1320 int reg = PIPESTAT(pipe);
1321 pipe_stats[pipe] = I915_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -08001322
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001323 /*
1324 * Clear the PIPE*STAT regs before the IIR
1325 */
1326 if (pipe_stats[pipe] & 0x8000ffff) {
1327 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1328 DRM_DEBUG_DRIVER("pipe %c underrun\n",
1329 pipe_name(pipe));
1330 I915_WRITE(reg, pipe_stats[pipe]);
1331 irq_received = 1;
1332 }
Eric Anholtcdfbc412008-11-04 15:50:30 -08001333 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001334 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Keith Packard05eff842008-11-19 14:03:05 -08001335
1336 if (!irq_received)
1337 break;
1338
1339 ret = IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001340
Jesse Barnes5ca58282009-03-31 14:11:15 -07001341 /* Consume port. Then clear IIR or we'll miss events */
1342 if ((I915_HAS_HOTPLUG(dev)) &&
1343 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
1344 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1345
Zhao Yakui44d98a62009-10-09 11:39:40 +08001346 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
Jesse Barnes5ca58282009-03-31 14:11:15 -07001347 hotplug_status);
1348 if (hotplug_status & dev_priv->hotplug_supported_mask)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001349 queue_work(dev_priv->wq,
1350 &dev_priv->hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001351
1352 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1353 I915_READ(PORT_HOTPLUG_STAT);
1354 }
1355
Eric Anholtcdfbc412008-11-04 15:50:30 -08001356 I915_WRITE(IIR, iir);
1357 new_iir = I915_READ(IIR); /* Flush posted writes */
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001358
Dave Airlie7c1c2872008-11-28 14:22:24 +10001359 if (dev->primary->master) {
1360 master_priv = dev->primary->master->driver_priv;
1361 if (master_priv->sarea_priv)
1362 master_priv->sarea_priv->last_dispatch =
1363 READ_BREADCRUMB(dev_priv);
1364 }
Keith Packard7c463582008-11-04 02:03:27 -08001365
Chris Wilson549f7362010-10-19 11:19:32 +01001366 if (iir & I915_USER_INTERRUPT)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001367 notify_ring(dev, &dev_priv->ring[RCS]);
1368 if (iir & I915_BSD_USER_INTERRUPT)
1369 notify_ring(dev, &dev_priv->ring[VCS]);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001370
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001371 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001372 intel_prepare_page_flip(dev, 0);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001373 if (dev_priv->flip_pending_is_done)
1374 intel_finish_page_flip_plane(dev, 0);
1375 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001376
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001377 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
Jesse Barnes70565d02010-07-01 04:45:43 -07001378 intel_prepare_page_flip(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001379 if (dev_priv->flip_pending_is_done)
1380 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001381 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001382
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001383 for_each_pipe(pipe) {
1384 if (pipe_stats[pipe] & vblank_status &&
1385 drm_handle_vblank(dev, pipe)) {
1386 vblank++;
1387 if (!dev_priv->flip_pending_is_done) {
1388 i915_pageflip_stall_check(dev, pipe);
1389 intel_finish_page_flip(dev, pipe);
1390 }
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001391 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001392
1393 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1394 blc_event = true;
Eric Anholtcdfbc412008-11-04 15:50:30 -08001395 }
Eric Anholt673a3942008-07-30 12:06:12 -07001396
Keith Packard7c463582008-11-04 02:03:27 -08001397
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001398 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Chris Wilson3b617962010-08-24 09:02:58 +01001399 intel_opregion_asle_intr(dev);
Keith Packard7c463582008-11-04 02:03:27 -08001400
Eric Anholtcdfbc412008-11-04 15:50:30 -08001401 /* With MSI, interrupts are only generated when iir
1402 * transitions from zero to nonzero. If another bit got
1403 * set while we were handling the existing iir bits, then
1404 * we would never get another interrupt.
1405 *
1406 * This is fine on non-MSI as well, as if we hit this path
1407 * we avoid exiting the interrupt handler only to generate
1408 * another one.
1409 *
1410 * Note that for MSI this could cause a stray interrupt report
1411 * if an interrupt landed in the time between writing IIR and
1412 * the posting read. This should be rare enough to never
1413 * trigger the 99% of 100,000 interrupts test for disabling
1414 * stray interrupts.
1415 */
1416 iir = new_iir;
Keith Packard05eff842008-11-19 14:03:05 -08001417 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001418
Keith Packard05eff842008-11-19 14:03:05 -08001419 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420}
1421
Dave Airlieaf6061a2008-05-07 12:15:39 +10001422static int i915_emit_irq(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423{
1424 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001425 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001426
1427 i915_kernel_lost_context(dev);
1428
Zhao Yakui44d98a62009-10-09 11:39:40 +08001429 DRM_DEBUG_DRIVER("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001430
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001431 dev_priv->counter++;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001432 if (dev_priv->counter > 0x7FFFFFFFUL)
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001433 dev_priv->counter = 1;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001434 if (master_priv->sarea_priv)
1435 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001436
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001437 if (BEGIN_LP_RING(4) == 0) {
1438 OUT_RING(MI_STORE_DWORD_INDEX);
1439 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1440 OUT_RING(dev_priv->counter);
1441 OUT_RING(MI_USER_INTERRUPT);
1442 ADVANCE_LP_RING();
1443 }
Dave Airliebc5f4522007-11-05 12:50:58 +10001444
Alan Hourihanec29b6692006-08-12 16:29:24 +10001445 return dev_priv->counter;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446}
1447
Dave Airlie84b1fd12007-07-11 15:53:27 +10001448static int i915_wait_irq(struct drm_device * dev, int irq_nr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449{
1450 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001451 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452 int ret = 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001453 struct intel_ring_buffer *ring = LP_RING(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454
Zhao Yakui44d98a62009-10-09 11:39:40 +08001455 DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456 READ_BREADCRUMB(dev_priv));
1457
Eric Anholted4cb412008-07-29 12:10:39 -07001458 if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
Dave Airlie7c1c2872008-11-28 14:22:24 +10001459 if (master_priv->sarea_priv)
1460 master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461 return 0;
Eric Anholted4cb412008-07-29 12:10:39 -07001462 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001463
Dave Airlie7c1c2872008-11-28 14:22:24 +10001464 if (master_priv->sarea_priv)
1465 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001466
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001467 if (ring->irq_get(ring)) {
1468 DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
1469 READ_BREADCRUMB(dev_priv) >= irq_nr);
1470 ring->irq_put(ring);
Chris Wilson5a9a8d12011-01-23 13:03:24 +00001471 } else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
1472 ret = -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001473
Eric Anholt20caafa2007-08-25 19:22:43 +10001474 if (ret == -EBUSY) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001475 DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001476 READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
1477 }
1478
Dave Airlieaf6061a2008-05-07 12:15:39 +10001479 return ret;
1480}
1481
Linus Torvalds1da177e2005-04-16 15:20:36 -07001482/* Needs the lock as it touches the ring.
1483 */
Eric Anholtc153f452007-09-03 12:06:45 +10001484int i915_irq_emit(struct drm_device *dev, void *data,
1485 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001486{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001487 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001488 drm_i915_irq_emit_t *emit = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001489 int result;
1490
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001491 if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001492 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001493 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001494 }
Eric Anholt299eb932009-02-24 22:14:12 -08001495
1496 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1497
Eric Anholt546b0972008-09-01 16:45:29 -07001498 mutex_lock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499 result = i915_emit_irq(dev);
Eric Anholt546b0972008-09-01 16:45:29 -07001500 mutex_unlock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001501
Eric Anholtc153f452007-09-03 12:06:45 +10001502 if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503 DRM_ERROR("copy_to_user\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001504 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505 }
1506
1507 return 0;
1508}
1509
1510/* Doesn't need the hardware lock.
1511 */
Eric Anholtc153f452007-09-03 12:06:45 +10001512int i915_irq_wait(struct drm_device *dev, void *data,
1513 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001514{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001516 drm_i915_irq_wait_t *irqwait = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517
1518 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001519 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001520 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001521 }
1522
Eric Anholtc153f452007-09-03 12:06:45 +10001523 return i915_wait_irq(dev, irqwait->irq_seq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001524}
1525
Keith Packard42f52ef2008-10-18 19:39:29 -07001526/* Called from drm generic code, passed 'crtc' which
1527 * we use as a pipe index
1528 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001529static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001530{
1531 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001532 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001533
Chris Wilson5eddb702010-09-11 13:48:45 +01001534 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001535 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001536
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001537 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001538 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001539 i915_enable_pipestat(dev_priv, pipe,
1540 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001541 else
Keith Packard7c463582008-11-04 02:03:27 -08001542 i915_enable_pipestat(dev_priv, pipe,
1543 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001544
1545 /* maintain vblank delivery even in deep C-states */
1546 if (dev_priv->info->gen == 3)
1547 I915_WRITE(INSTPM, INSTPM_AGPBUSY_DIS << 16);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001548 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001549
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001550 return 0;
1551}
1552
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001553static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001554{
1555 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1556 unsigned long irqflags;
1557
1558 if (!i915_pipe_enabled(dev, pipe))
1559 return -EINVAL;
1560
1561 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1562 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001563 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001564 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1565
1566 return 0;
1567}
1568
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001569static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001570{
1571 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1572 unsigned long irqflags;
1573
1574 if (!i915_pipe_enabled(dev, pipe))
1575 return -EINVAL;
1576
1577 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1578 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1579 DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
1580 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1581
1582 return 0;
1583}
1584
Keith Packard42f52ef2008-10-18 19:39:29 -07001585/* Called from drm generic code, passed 'crtc' which
1586 * we use as a pipe index
1587 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001588static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001589{
1590 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001591 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001592
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001593 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001594 if (dev_priv->info->gen == 3)
1595 I915_WRITE(INSTPM,
1596 INSTPM_AGPBUSY_DIS << 16 | INSTPM_AGPBUSY_DIS);
1597
Jesse Barnesf796cf82011-04-07 13:58:17 -07001598 i915_disable_pipestat(dev_priv, pipe,
1599 PIPE_VBLANK_INTERRUPT_ENABLE |
1600 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1601 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1602}
1603
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001604static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001605{
1606 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1607 unsigned long irqflags;
1608
1609 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1610 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001611 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001612 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001613}
1614
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001615static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001616{
1617 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1618 unsigned long irqflags;
1619
1620 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1621 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1622 DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
1623 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1624}
1625
Dave Airlie702880f2006-06-24 17:07:34 +10001626/* Set the vblank monitor pipe
1627 */
Eric Anholtc153f452007-09-03 12:06:45 +10001628int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1629 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001630{
Dave Airlie702880f2006-06-24 17:07:34 +10001631 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie702880f2006-06-24 17:07:34 +10001632
1633 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001634 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001635 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001636 }
1637
=?utf-8?q?Michel_D=C3=A4nzer?=5b516942006-10-25 00:08:23 +10001638 return 0;
Dave Airlie702880f2006-06-24 17:07:34 +10001639}
1640
Eric Anholtc153f452007-09-03 12:06:45 +10001641int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1642 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001643{
Dave Airlie702880f2006-06-24 17:07:34 +10001644 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001645 drm_i915_vblank_pipe_t *pipe = data;
Dave Airlie702880f2006-06-24 17:07:34 +10001646
1647 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001648 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001649 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001650 }
1651
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001652 pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Eric Anholtc153f452007-09-03 12:06:45 +10001653
Dave Airlie702880f2006-06-24 17:07:34 +10001654 return 0;
1655}
1656
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001657/**
1658 * Schedule buffer swap at given vertical blank.
1659 */
Eric Anholtc153f452007-09-03 12:06:45 +10001660int i915_vblank_swap(struct drm_device *dev, void *data,
1661 struct drm_file *file_priv)
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001662{
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001663 /* The delayed swap mechanism was fundamentally racy, and has been
1664 * removed. The model was that the client requested a delayed flip/swap
1665 * from the kernel, then waited for vblank before continuing to perform
1666 * rendering. The problem was that the kernel might wake the client
1667 * up before it dispatched the vblank swap (since the lock has to be
1668 * held while touching the ringbuffer), in which case the client would
1669 * clear and start the next frame before the swap occurred, and
1670 * flicker would occur in addition to likely missing the vblank.
1671 *
1672 * In the absence of this ioctl, userland falls back to a correct path
1673 * of waiting for a vblank, then dispatching the swap on its own.
1674 * Context switching to userland and back is plenty fast enough for
1675 * meeting the requirements of vblank swapping.
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001676 */
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001677 return -EINVAL;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001678}
1679
Chris Wilson893eead2010-10-27 14:44:35 +01001680static u32
1681ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001682{
Chris Wilson893eead2010-10-27 14:44:35 +01001683 return list_entry(ring->request_list.prev,
1684 struct drm_i915_gem_request, list)->seqno;
1685}
1686
1687static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1688{
1689 if (list_empty(&ring->request_list) ||
1690 i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
1691 /* Issue a wake-up to catch stuck h/w. */
Chris Wilsonb2223492010-10-27 15:27:33 +01001692 if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) {
Chris Wilson893eead2010-10-27 14:44:35 +01001693 DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n",
1694 ring->name,
Chris Wilsonb2223492010-10-27 15:27:33 +01001695 ring->waiting_seqno,
Chris Wilson893eead2010-10-27 14:44:35 +01001696 ring->get_seqno(ring));
1697 wake_up_all(&ring->irq_queue);
1698 *err = true;
1699 }
1700 return true;
1701 }
1702 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001703}
1704
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001705static bool kick_ring(struct intel_ring_buffer *ring)
1706{
1707 struct drm_device *dev = ring->dev;
1708 struct drm_i915_private *dev_priv = dev->dev_private;
1709 u32 tmp = I915_READ_CTL(ring);
1710 if (tmp & RING_WAIT) {
1711 DRM_ERROR("Kicking stuck wait on %s\n",
1712 ring->name);
1713 I915_WRITE_CTL(ring, tmp);
1714 return true;
1715 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001716 return false;
1717}
1718
Ben Gamarif65d9422009-09-14 17:48:44 -04001719/**
1720 * This is called when the chip hasn't reported back with completed
1721 * batchbuffers in a long time. The first time this is called we simply record
1722 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1723 * again, we assume the chip is wedged and try to fix it.
1724 */
1725void i915_hangcheck_elapsed(unsigned long data)
1726{
1727 struct drm_device *dev = (struct drm_device *)data;
1728 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter097354e2011-11-27 18:58:17 +01001729 uint32_t acthd, instdone, instdone1, acthd_bsd, acthd_blt;
Chris Wilson893eead2010-10-27 14:44:35 +01001730 bool err = false;
1731
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001732 if (!i915_enable_hangcheck)
1733 return;
1734
Chris Wilson893eead2010-10-27 14:44:35 +01001735 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001736 if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) &&
1737 i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) &&
1738 i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) {
Chris Wilson893eead2010-10-27 14:44:35 +01001739 dev_priv->hangcheck_count = 0;
1740 if (err)
1741 goto repeat;
1742 return;
1743 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001744
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001745 if (INTEL_INFO(dev)->gen < 4) {
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001746 instdone = I915_READ(INSTDONE);
1747 instdone1 = 0;
1748 } else {
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001749 instdone = I915_READ(INSTDONE_I965);
1750 instdone1 = I915_READ(INSTDONE1);
1751 }
Daniel Vetter097354e2011-11-27 18:58:17 +01001752 acthd = intel_ring_get_active_head(&dev_priv->ring[RCS]);
1753 acthd_bsd = HAS_BSD(dev) ?
1754 intel_ring_get_active_head(&dev_priv->ring[VCS]) : 0;
1755 acthd_blt = HAS_BLT(dev) ?
1756 intel_ring_get_active_head(&dev_priv->ring[BCS]) : 0;
Ben Gamarif65d9422009-09-14 17:48:44 -04001757
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001758 if (dev_priv->last_acthd == acthd &&
Daniel Vetter097354e2011-11-27 18:58:17 +01001759 dev_priv->last_acthd_bsd == acthd_bsd &&
1760 dev_priv->last_acthd_blt == acthd_blt &&
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001761 dev_priv->last_instdone == instdone &&
1762 dev_priv->last_instdone1 == instdone1) {
1763 if (dev_priv->hangcheck_count++ > 1) {
1764 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
Daniel Vetter653d7be2011-12-14 13:57:21 +01001765 i915_handle_error(dev, true);
Chris Wilson8c80b592010-08-08 20:38:12 +01001766
1767 if (!IS_GEN2(dev)) {
1768 /* Is the chip hanging on a WAIT_FOR_EVENT?
1769 * If so we can simply poke the RB_WAIT bit
1770 * and break the hang. This should work on
1771 * all but the second generation chipsets.
1772 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001773 if (kick_ring(&dev_priv->ring[RCS]))
Chris Wilson893eead2010-10-27 14:44:35 +01001774 goto repeat;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001775
1776 if (HAS_BSD(dev) &&
1777 kick_ring(&dev_priv->ring[VCS]))
1778 goto repeat;
1779
1780 if (HAS_BLT(dev) &&
1781 kick_ring(&dev_priv->ring[BCS]))
1782 goto repeat;
Chris Wilson8c80b592010-08-08 20:38:12 +01001783 }
1784
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001785 return;
1786 }
1787 } else {
1788 dev_priv->hangcheck_count = 0;
1789
1790 dev_priv->last_acthd = acthd;
Daniel Vetter097354e2011-11-27 18:58:17 +01001791 dev_priv->last_acthd_bsd = acthd_bsd;
1792 dev_priv->last_acthd_blt = acthd_blt;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001793 dev_priv->last_instdone = instdone;
1794 dev_priv->last_instdone1 = instdone1;
1795 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001796
Chris Wilson893eead2010-10-27 14:44:35 +01001797repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04001798 /* Reset timer case chip hangs without another request being added */
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001799 mod_timer(&dev_priv->hangcheck_timer,
1800 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001801}
1802
Linus Torvalds1da177e2005-04-16 15:20:36 -07001803/* drm_dma.h hooks
1804*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001805static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001806{
1807 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1808
Jesse Barnes46979952011-04-07 13:53:55 -07001809 atomic_set(&dev_priv->irq_received, 0);
1810
1811 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
1812 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
Jesse Barnes9e3c2562011-05-18 13:51:43 -07001813 if (IS_GEN6(dev) || IS_IVYBRIDGE(dev))
1814 INIT_WORK(&dev_priv->rps_work, gen6_pm_rps_work);
Jesse Barnes46979952011-04-07 13:53:55 -07001815
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001816 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01001817
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001818 /* XXX hotplug from PCH */
1819
1820 I915_WRITE(DEIMR, 0xffffffff);
1821 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001822 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001823
1824 /* and GT */
1825 I915_WRITE(GTIMR, 0xffffffff);
1826 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001827 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001828
1829 /* south display irq */
1830 I915_WRITE(SDEIMR, 0xffffffff);
1831 I915_WRITE(SDEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001832 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001833}
1834
Keith Packard7fe0b972011-09-19 13:31:02 -07001835/*
1836 * Enable digital hotplug on the PCH, and configure the DP short pulse
1837 * duration to 2ms (which is the minimum in the Display Port spec)
1838 *
1839 * This register is the same on all known PCH chips.
1840 */
1841
1842static void ironlake_enable_pch_hotplug(struct drm_device *dev)
1843{
1844 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1845 u32 hotplug;
1846
1847 hotplug = I915_READ(PCH_PORT_HOTPLUG);
1848 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
1849 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
1850 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
1851 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
1852 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
1853}
1854
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001855static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001856{
1857 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1858 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001859 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1860 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001861 u32 render_irqs;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001862 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001863
Jesse Barnes46979952011-04-07 13:53:55 -07001864 DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
1865 if (HAS_BSD(dev))
1866 DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
1867 if (HAS_BLT(dev))
1868 DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
1869
1870 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001871 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001872
1873 /* should always can generate irq */
1874 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001875 I915_WRITE(DEIMR, dev_priv->irq_mask);
1876 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001877 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001878
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001879 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001880
1881 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001882 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001883
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001884 if (IS_GEN6(dev))
1885 render_irqs =
1886 GT_USER_INTERRUPT |
1887 GT_GEN6_BSD_USER_INTERRUPT |
1888 GT_BLT_USER_INTERRUPT;
1889 else
1890 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00001891 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001892 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001893 GT_BSD_USER_INTERRUPT;
1894 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001895 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001896
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001897 if (HAS_PCH_CPT(dev)) {
Chris Wilson9035a972011-02-16 09:36:05 +00001898 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1899 SDE_PORTB_HOTPLUG_CPT |
1900 SDE_PORTC_HOTPLUG_CPT |
1901 SDE_PORTD_HOTPLUG_CPT);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001902 } else {
Chris Wilson9035a972011-02-16 09:36:05 +00001903 hotplug_mask = (SDE_CRT_HOTPLUG |
1904 SDE_PORTB_HOTPLUG |
1905 SDE_PORTC_HOTPLUG |
1906 SDE_PORTD_HOTPLUG |
1907 SDE_AUX_MASK);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001908 }
1909
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001910 dev_priv->pch_irq_mask = ~hotplug_mask;
Zhenyu Wangc6501562009-11-03 18:57:21 +00001911
1912 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001913 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1914 I915_WRITE(SDEIER, hotplug_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001915 POSTING_READ(SDEIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001916
Keith Packard7fe0b972011-09-19 13:31:02 -07001917 ironlake_enable_pch_hotplug(dev);
1918
Jesse Barnesf97108d2010-01-29 11:27:07 -08001919 if (IS_IRONLAKE_M(dev)) {
1920 /* Clear & enable PCU event interrupts */
1921 I915_WRITE(DEIIR, DE_PCU_EVENT);
1922 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1923 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1924 }
1925
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001926 return 0;
1927}
1928
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001929static int ivybridge_irq_postinstall(struct drm_device *dev)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001930{
1931 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1932 /* enable kind of interrupts always enabled */
1933 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
1934 DE_PCH_EVENT_IVB | DE_PLANEA_FLIP_DONE_IVB |
1935 DE_PLANEB_FLIP_DONE_IVB;
1936 u32 render_irqs;
1937 u32 hotplug_mask;
1938
1939 DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
1940 if (HAS_BSD(dev))
1941 DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
1942 if (HAS_BLT(dev))
1943 DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
1944
1945 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
1946 dev_priv->irq_mask = ~display_mask;
1947
1948 /* should always can generate irq */
1949 I915_WRITE(DEIIR, I915_READ(DEIIR));
1950 I915_WRITE(DEIMR, dev_priv->irq_mask);
1951 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK_IVB |
1952 DE_PIPEB_VBLANK_IVB);
1953 POSTING_READ(DEIER);
1954
1955 dev_priv->gt_irq_mask = ~0;
1956
1957 I915_WRITE(GTIIR, I915_READ(GTIIR));
1958 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1959
1960 render_irqs = GT_USER_INTERRUPT | GT_GEN6_BSD_USER_INTERRUPT |
1961 GT_BLT_USER_INTERRUPT;
1962 I915_WRITE(GTIER, render_irqs);
1963 POSTING_READ(GTIER);
1964
1965 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1966 SDE_PORTB_HOTPLUG_CPT |
1967 SDE_PORTC_HOTPLUG_CPT |
1968 SDE_PORTD_HOTPLUG_CPT);
1969 dev_priv->pch_irq_mask = ~hotplug_mask;
1970
1971 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1972 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1973 I915_WRITE(SDEIER, hotplug_mask);
1974 POSTING_READ(SDEIER);
1975
Keith Packard7fe0b972011-09-19 13:31:02 -07001976 ironlake_enable_pch_hotplug(dev);
1977
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001978 return 0;
1979}
1980
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001981static void i915_driver_irq_preinstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001982{
1983 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001984 int pipe;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001985
Jesse Barnes79e53942008-11-07 14:24:08 -08001986 atomic_set(&dev_priv->irq_received, 0);
1987
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001988 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Jesse Barnes8a905232009-07-11 16:48:03 -04001989 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001990
Jesse Barnes5ca58282009-03-31 14:11:15 -07001991 if (I915_HAS_HOTPLUG(dev)) {
1992 I915_WRITE(PORT_HOTPLUG_EN, 0);
1993 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1994 }
1995
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001996 I915_WRITE(HWSTAM, 0xeffe);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001997 for_each_pipe(pipe)
1998 I915_WRITE(PIPESTAT(pipe), 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001999 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07002000 I915_WRITE(IER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002001 POSTING_READ(IER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002002}
2003
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002004/*
2005 * Must be called after intel_modeset_init or hotplug interrupts won't be
2006 * enabled correctly.
2007 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002008static int i915_driver_irq_postinstall(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002009{
2010 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes5ca58282009-03-31 14:11:15 -07002011 u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07002012 u32 error_mask;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002013
2014 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002015
Keith Packard7c463582008-11-04 02:03:27 -08002016 /* Unmask the interrupts that we always want on. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002017 dev_priv->irq_mask = ~I915_INTERRUPT_ENABLE_FIX;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002018
Keith Packard7c463582008-11-04 02:03:27 -08002019 dev_priv->pipestat[0] = 0;
2020 dev_priv->pipestat[1] = 0;
2021
Jesse Barnes5ca58282009-03-31 14:11:15 -07002022 if (I915_HAS_HOTPLUG(dev)) {
Adam Jacksonc496fa12010-05-27 17:26:45 -04002023 /* Enable in IER... */
2024 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2025 /* and unmask in IMR */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002026 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
Adam Jacksonc496fa12010-05-27 17:26:45 -04002027 }
2028
2029 /*
2030 * Enable some error detection, note the instruction error mask
2031 * bit is reserved, so we leave it masked.
2032 */
2033 if (IS_G4X(dev)) {
2034 error_mask = ~(GM45_ERROR_PAGE_TABLE |
2035 GM45_ERROR_MEM_PRIV |
2036 GM45_ERROR_CP_PRIV |
2037 I915_ERROR_MEMORY_REFRESH);
2038 } else {
2039 error_mask = ~(I915_ERROR_PAGE_TABLE |
2040 I915_ERROR_MEMORY_REFRESH);
2041 }
2042 I915_WRITE(EMR, error_mask);
2043
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002044 I915_WRITE(IMR, dev_priv->irq_mask);
Adam Jacksonc496fa12010-05-27 17:26:45 -04002045 I915_WRITE(IER, enable_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002046 POSTING_READ(IER);
Adam Jacksonc496fa12010-05-27 17:26:45 -04002047
2048 if (I915_HAS_HOTPLUG(dev)) {
Jesse Barnes5ca58282009-03-31 14:11:15 -07002049 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2050
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002051 /* Note HDMI and DP share bits */
2052 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2053 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2054 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2055 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2056 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2057 hotplug_en |= HDMID_HOTPLUG_INT_EN;
2058 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
2059 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2060 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
2061 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04002062 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002063 hotplug_en |= CRT_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04002064
2065 /* Programming the CRT detection parameters tends
2066 to generate a spurious hotplug event about three
2067 seconds later. So just do it once.
2068 */
2069 if (IS_G4X(dev))
2070 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
2071 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2072 }
2073
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002074 /* Ignore TV since it's buggy */
2075
Jesse Barnes5ca58282009-03-31 14:11:15 -07002076 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Jesse Barnes5ca58282009-03-31 14:11:15 -07002077 }
2078
Chris Wilson3b617962010-08-24 09:02:58 +01002079 intel_opregion_enable_asle(dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002080
2081 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002082}
2083
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002084static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002085{
2086 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002087
2088 if (!dev_priv)
2089 return;
2090
2091 dev_priv->vblank_pipe = 0;
2092
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002093 I915_WRITE(HWSTAM, 0xffffffff);
2094
2095 I915_WRITE(DEIMR, 0xffffffff);
2096 I915_WRITE(DEIER, 0x0);
2097 I915_WRITE(DEIIR, I915_READ(DEIIR));
2098
2099 I915_WRITE(GTIMR, 0xffffffff);
2100 I915_WRITE(GTIER, 0x0);
2101 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002102
2103 I915_WRITE(SDEIMR, 0xffffffff);
2104 I915_WRITE(SDEIER, 0x0);
2105 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002106}
2107
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002108static void i915_driver_irq_uninstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002109{
2110 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002111 int pipe;
Dave Airlie91e37382006-02-18 15:17:04 +11002112
Linus Torvalds1da177e2005-04-16 15:20:36 -07002113 if (!dev_priv)
2114 return;
2115
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002116 dev_priv->vblank_pipe = 0;
2117
Jesse Barnes5ca58282009-03-31 14:11:15 -07002118 if (I915_HAS_HOTPLUG(dev)) {
2119 I915_WRITE(PORT_HOTPLUG_EN, 0);
2120 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2121 }
2122
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002123 I915_WRITE(HWSTAM, 0xffffffff);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002124 for_each_pipe(pipe)
2125 I915_WRITE(PIPESTAT(pipe), 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002126 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07002127 I915_WRITE(IER, 0x0);
Dave Airlie91e37382006-02-18 15:17:04 +11002128
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002129 for_each_pipe(pipe)
2130 I915_WRITE(PIPESTAT(pipe),
2131 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
Keith Packard7c463582008-11-04 02:03:27 -08002132 I915_WRITE(IIR, I915_READ(IIR));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002133}
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002134
2135void intel_irq_init(struct drm_device *dev)
2136{
2137 dev->driver->get_vblank_counter = i915_get_vblank_counter;
2138 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
2139 if (IS_G4X(dev) || IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev)) {
2140 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
2141 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
2142 }
2143
Keith Packardc3613de2011-08-12 17:05:54 -07002144 if (drm_core_check_feature(dev, DRIVER_MODESET))
2145 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
2146 else
2147 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002148 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
2149
2150 if (IS_IVYBRIDGE(dev)) {
2151 /* Share pre & uninstall handlers with ILK/SNB */
2152 dev->driver->irq_handler = ivybridge_irq_handler;
2153 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2154 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2155 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2156 dev->driver->enable_vblank = ivybridge_enable_vblank;
2157 dev->driver->disable_vblank = ivybridge_disable_vblank;
2158 } else if (HAS_PCH_SPLIT(dev)) {
2159 dev->driver->irq_handler = ironlake_irq_handler;
2160 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2161 dev->driver->irq_postinstall = ironlake_irq_postinstall;
2162 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2163 dev->driver->enable_vblank = ironlake_enable_vblank;
2164 dev->driver->disable_vblank = ironlake_disable_vblank;
2165 } else {
2166 dev->driver->irq_preinstall = i915_driver_irq_preinstall;
2167 dev->driver->irq_postinstall = i915_driver_irq_postinstall;
2168 dev->driver->irq_uninstall = i915_driver_irq_uninstall;
2169 dev->driver->irq_handler = i915_driver_irq_handler;
2170 dev->driver->enable_vblank = i915_enable_vblank;
2171 dev->driver->disable_vblank = i915_disable_vblank;
2172 }
2173}