blob: e6b77049c756f13c2bd8f902394bad55680db764 [file] [log] [blame]
Stephen Streete0c99052006-03-07 23:53:24 -08001/*
2 * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs
Mika Westerberga0d26422013-01-22 12:26:32 +02003 * Copyright (C) 2013, Intel Corporation
Stephen Streete0c99052006-03-07 23:53:24 -08004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Stephen Streete0c99052006-03-07 23:53:24 -080014 */
15
16#include <linux/init.h>
17#include <linux/module.h>
18#include <linux/device.h>
19#include <linux/ioport.h>
20#include <linux/errno.h>
Sachin Kamatcbfd6a22013-04-08 15:49:33 +053021#include <linux/err.h>
Stephen Streete0c99052006-03-07 23:53:24 -080022#include <linux/interrupt.h>
Andy Shevchenko9df461e2015-03-25 15:06:16 +020023#include <linux/kernel.h>
Stephen Streete0c99052006-03-07 23:53:24 -080024#include <linux/platform_device.h>
Sebastian Andrzej Siewior8348c252010-11-22 17:12:15 -080025#include <linux/spi/pxa2xx_spi.h>
Stephen Streete0c99052006-03-07 23:53:24 -080026#include <linux/spi/spi.h>
Stephen Streete0c99052006-03-07 23:53:24 -080027#include <linux/delay.h>
Eric Miaoa7bb3902009-04-06 19:00:54 -070028#include <linux/gpio.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Mika Westerberg3343b7a2013-01-22 12:26:27 +020030#include <linux/clk.h>
Mika Westerberg7d94a502013-01-22 12:26:30 +020031#include <linux/pm_runtime.h>
Mika Westerberga3496852013-01-22 12:26:33 +020032#include <linux/acpi.h>
Stephen Streete0c99052006-03-07 23:53:24 -080033
Mika Westerbergcd7bed02013-01-22 12:26:28 +020034#include "spi-pxa2xx.h"
Stephen Streete0c99052006-03-07 23:53:24 -080035
36MODULE_AUTHOR("Stephen Street");
Will Newton037cdaf2007-12-10 15:49:25 -080037MODULE_DESCRIPTION("PXA2xx SSP SPI Controller");
Stephen Streete0c99052006-03-07 23:53:24 -080038MODULE_LICENSE("GPL");
Kay Sievers7e38c3c2008-04-10 21:29:20 -070039MODULE_ALIAS("platform:pxa2xx-spi");
Stephen Streete0c99052006-03-07 23:53:24 -080040
Vernon Sauderf1f640a2008-10-15 22:02:43 -070041#define TIMOUT_DFLT 1000
42
Ned Forresterb97c74b2008-02-23 15:23:40 -080043/*
44 * for testing SSCR1 changes that require SSP restart, basically
45 * everything except the service and interrupt enables, the pxa270 developer
46 * manual says only SSCR1_SCFR, SSCR1_SPH, SSCR1_SPO need to be in this
47 * list, but the PXA255 dev man says all bits without really meaning the
48 * service and interrupt enables
49 */
50#define SSCR1_CHANGE_MASK (SSCR1_TTELP | SSCR1_TTE | SSCR1_SCFR \
Stephen Street8d94cc52006-12-10 02:18:54 -080051 | SSCR1_ECRA | SSCR1_ECRB | SSCR1_SCLKDIR \
Ned Forresterb97c74b2008-02-23 15:23:40 -080052 | SSCR1_SFRMDIR | SSCR1_RWOT | SSCR1_TRAIL \
53 | SSCR1_IFS | SSCR1_STRF | SSCR1_EFWR \
54 | SSCR1_RFT | SSCR1_TFT | SSCR1_MWDS \
55 | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
Stephen Street8d94cc52006-12-10 02:18:54 -080056
Weike Chene5262d02014-11-26 02:35:10 -080057#define QUARK_X1000_SSCR1_CHANGE_MASK (QUARK_X1000_SSCR1_STRF \
58 | QUARK_X1000_SSCR1_EFWR \
59 | QUARK_X1000_SSCR1_RFT \
60 | QUARK_X1000_SSCR1_TFT \
61 | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
62
Mika Westerberga0d26422013-01-22 12:26:32 +020063#define LPSS_RX_THRESH_DFLT 64
64#define LPSS_TX_LOTHRESH_DFLT 160
65#define LPSS_TX_HITHRESH_DFLT 224
66
67/* Offset from drv_data->lpss_base */
Mika Westerberg1de70612013-07-03 13:25:06 +030068#define GENERAL_REG 0x08
69#define GENERAL_REG_RXTO_HOLDOFF_DISABLE BIT(24)
Mika Westerberg0054e282013-03-05 12:05:17 +020070#define SSP_REG 0x0c
Mika Westerberga0d26422013-01-22 12:26:32 +020071#define SPI_CS_CONTROL 0x18
72#define SPI_CS_CONTROL_SW_MODE BIT(0)
73#define SPI_CS_CONTROL_CS_HIGH BIT(1)
74
75static bool is_lpss_ssp(const struct driver_data *drv_data)
76{
77 return drv_data->ssp_type == LPSS_SSP;
78}
79
Weike Chene5262d02014-11-26 02:35:10 -080080static bool is_quark_x1000_ssp(const struct driver_data *drv_data)
81{
82 return drv_data->ssp_type == QUARK_X1000_SSP;
83}
84
Weike Chen4fdb2422014-10-08 08:50:22 -070085static u32 pxa2xx_spi_get_ssrc1_change_mask(const struct driver_data *drv_data)
86{
87 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -080088 case QUARK_X1000_SSP:
89 return QUARK_X1000_SSCR1_CHANGE_MASK;
Weike Chen4fdb2422014-10-08 08:50:22 -070090 default:
91 return SSCR1_CHANGE_MASK;
92 }
93}
94
95static u32
96pxa2xx_spi_get_rx_default_thre(const struct driver_data *drv_data)
97{
98 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -080099 case QUARK_X1000_SSP:
100 return RX_THRESH_QUARK_X1000_DFLT;
Weike Chen4fdb2422014-10-08 08:50:22 -0700101 default:
102 return RX_THRESH_DFLT;
103 }
104}
105
106static bool pxa2xx_spi_txfifo_full(const struct driver_data *drv_data)
107{
Weike Chen4fdb2422014-10-08 08:50:22 -0700108 u32 mask;
109
110 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800111 case QUARK_X1000_SSP:
112 mask = QUARK_X1000_SSSR_TFL_MASK;
113 break;
Weike Chen4fdb2422014-10-08 08:50:22 -0700114 default:
115 mask = SSSR_TFL_MASK;
116 break;
117 }
118
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200119 return (pxa2xx_spi_read(drv_data, SSSR) & mask) == mask;
Weike Chen4fdb2422014-10-08 08:50:22 -0700120}
121
122static void pxa2xx_spi_clear_rx_thre(const struct driver_data *drv_data,
123 u32 *sccr1_reg)
124{
125 u32 mask;
126
127 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800128 case QUARK_X1000_SSP:
129 mask = QUARK_X1000_SSCR1_RFT;
130 break;
Weike Chen4fdb2422014-10-08 08:50:22 -0700131 default:
132 mask = SSCR1_RFT;
133 break;
134 }
135 *sccr1_reg &= ~mask;
136}
137
138static void pxa2xx_spi_set_rx_thre(const struct driver_data *drv_data,
139 u32 *sccr1_reg, u32 threshold)
140{
141 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800142 case QUARK_X1000_SSP:
143 *sccr1_reg |= QUARK_X1000_SSCR1_RxTresh(threshold);
144 break;
Weike Chen4fdb2422014-10-08 08:50:22 -0700145 default:
146 *sccr1_reg |= SSCR1_RxTresh(threshold);
147 break;
148 }
149}
150
151static u32 pxa2xx_configure_sscr0(const struct driver_data *drv_data,
152 u32 clk_div, u8 bits)
153{
154 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800155 case QUARK_X1000_SSP:
156 return clk_div
157 | QUARK_X1000_SSCR0_Motorola
158 | QUARK_X1000_SSCR0_DataSize(bits > 32 ? 8 : bits)
159 | SSCR0_SSE;
Weike Chen4fdb2422014-10-08 08:50:22 -0700160 default:
161 return clk_div
162 | SSCR0_Motorola
163 | SSCR0_DataSize(bits > 16 ? bits - 16 : bits)
164 | SSCR0_SSE
165 | (bits > 16 ? SSCR0_EDSS : 0);
166 }
167}
168
Mika Westerberga0d26422013-01-22 12:26:32 +0200169/*
170 * Read and write LPSS SSP private registers. Caller must first check that
171 * is_lpss_ssp() returns true before these can be called.
172 */
173static u32 __lpss_ssp_read_priv(struct driver_data *drv_data, unsigned offset)
174{
175 WARN_ON(!drv_data->lpss_base);
176 return readl(drv_data->lpss_base + offset);
177}
178
179static void __lpss_ssp_write_priv(struct driver_data *drv_data,
180 unsigned offset, u32 value)
181{
182 WARN_ON(!drv_data->lpss_base);
183 writel(value, drv_data->lpss_base + offset);
184}
185
186/*
187 * lpss_ssp_setup - perform LPSS SSP specific setup
188 * @drv_data: pointer to the driver private data
189 *
190 * Perform LPSS SSP specific setup. This function must be called first if
191 * one is going to use LPSS SSP private registers.
192 */
193static void lpss_ssp_setup(struct driver_data *drv_data)
194{
195 unsigned offset = 0x400;
196 u32 value, orig;
197
Mika Westerberga0d26422013-01-22 12:26:32 +0200198 /*
199 * Perform auto-detection of the LPSS SSP private registers. They
200 * can be either at 1k or 2k offset from the base address.
201 */
202 orig = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
203
Chew, Chiau Eee61f4872014-06-13 23:57:25 +0800204 /* Test SPI_CS_CONTROL_SW_MODE bit enabling */
Mika Westerberga0d26422013-01-22 12:26:32 +0200205 value = orig | SPI_CS_CONTROL_SW_MODE;
206 writel(value, drv_data->ioaddr + offset + SPI_CS_CONTROL);
207 value = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
208 if (value != (orig | SPI_CS_CONTROL_SW_MODE)) {
209 offset = 0x800;
210 goto detection_done;
211 }
212
Chew, Chiau Eee61f4872014-06-13 23:57:25 +0800213 orig = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
214
215 /* Test SPI_CS_CONTROL_SW_MODE bit disabling */
216 value = orig & ~SPI_CS_CONTROL_SW_MODE;
Mika Westerberga0d26422013-01-22 12:26:32 +0200217 writel(value, drv_data->ioaddr + offset + SPI_CS_CONTROL);
218 value = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
Chew, Chiau Eee61f4872014-06-13 23:57:25 +0800219 if (value != (orig & ~SPI_CS_CONTROL_SW_MODE)) {
Mika Westerberga0d26422013-01-22 12:26:32 +0200220 offset = 0x800;
221 goto detection_done;
222 }
223
224detection_done:
225 /* Now set the LPSS base */
226 drv_data->lpss_base = drv_data->ioaddr + offset;
227
228 /* Enable software chip select control */
229 value = SPI_CS_CONTROL_SW_MODE | SPI_CS_CONTROL_CS_HIGH;
230 __lpss_ssp_write_priv(drv_data, SPI_CS_CONTROL, value);
Mika Westerberg0054e282013-03-05 12:05:17 +0200231
232 /* Enable multiblock DMA transfers */
Mika Westerberg1de70612013-07-03 13:25:06 +0300233 if (drv_data->master_info->enable_dma) {
Mika Westerberg0054e282013-03-05 12:05:17 +0200234 __lpss_ssp_write_priv(drv_data, SSP_REG, 1);
Mika Westerberg1de70612013-07-03 13:25:06 +0300235
236 value = __lpss_ssp_read_priv(drv_data, GENERAL_REG);
237 value |= GENERAL_REG_RXTO_HOLDOFF_DISABLE;
238 __lpss_ssp_write_priv(drv_data, GENERAL_REG, value);
239 }
Mika Westerberga0d26422013-01-22 12:26:32 +0200240}
241
242static void lpss_ssp_cs_control(struct driver_data *drv_data, bool enable)
243{
244 u32 value;
245
Mika Westerberga0d26422013-01-22 12:26:32 +0200246 value = __lpss_ssp_read_priv(drv_data, SPI_CS_CONTROL);
247 if (enable)
248 value &= ~SPI_CS_CONTROL_CS_HIGH;
249 else
250 value |= SPI_CS_CONTROL_CS_HIGH;
251 __lpss_ssp_write_priv(drv_data, SPI_CS_CONTROL, value);
252}
253
Eric Miaoa7bb3902009-04-06 19:00:54 -0700254static void cs_assert(struct driver_data *drv_data)
255{
256 struct chip_data *chip = drv_data->cur_chip;
257
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800258 if (drv_data->ssp_type == CE4100_SSP) {
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200259 pxa2xx_spi_write(drv_data, SSSR, drv_data->cur_chip->frm);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800260 return;
261 }
262
Eric Miaoa7bb3902009-04-06 19:00:54 -0700263 if (chip->cs_control) {
264 chip->cs_control(PXA2XX_CS_ASSERT);
265 return;
266 }
267
Mika Westerberga0d26422013-01-22 12:26:32 +0200268 if (gpio_is_valid(chip->gpio_cs)) {
Eric Miaoa7bb3902009-04-06 19:00:54 -0700269 gpio_set_value(chip->gpio_cs, chip->gpio_cs_inverted);
Mika Westerberga0d26422013-01-22 12:26:32 +0200270 return;
271 }
272
Jarkko Nikula7566bcc2014-12-18 15:04:20 +0200273 if (is_lpss_ssp(drv_data))
274 lpss_ssp_cs_control(drv_data, true);
Eric Miaoa7bb3902009-04-06 19:00:54 -0700275}
276
277static void cs_deassert(struct driver_data *drv_data)
278{
279 struct chip_data *chip = drv_data->cur_chip;
280
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800281 if (drv_data->ssp_type == CE4100_SSP)
282 return;
283
Eric Miaoa7bb3902009-04-06 19:00:54 -0700284 if (chip->cs_control) {
Daniel Ribeiro2b2562d2009-04-08 22:48:03 -0300285 chip->cs_control(PXA2XX_CS_DEASSERT);
Eric Miaoa7bb3902009-04-06 19:00:54 -0700286 return;
287 }
288
Mika Westerberga0d26422013-01-22 12:26:32 +0200289 if (gpio_is_valid(chip->gpio_cs)) {
Eric Miaoa7bb3902009-04-06 19:00:54 -0700290 gpio_set_value(chip->gpio_cs, !chip->gpio_cs_inverted);
Mika Westerberga0d26422013-01-22 12:26:32 +0200291 return;
292 }
293
Jarkko Nikula7566bcc2014-12-18 15:04:20 +0200294 if (is_lpss_ssp(drv_data))
295 lpss_ssp_cs_control(drv_data, false);
Eric Miaoa7bb3902009-04-06 19:00:54 -0700296}
297
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200298int pxa2xx_spi_flush(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800299{
300 unsigned long limit = loops_per_jiffy << 1;
301
Stephen Streete0c99052006-03-07 23:53:24 -0800302 do {
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200303 while (pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
304 pxa2xx_spi_read(drv_data, SSDR);
305 } while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_BSY) && --limit);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800306 write_SSSR_CS(drv_data, SSSR_ROR);
Stephen Streete0c99052006-03-07 23:53:24 -0800307
308 return limit;
309}
310
Stephen Street8d94cc52006-12-10 02:18:54 -0800311static int null_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800312{
Stephen Street9708c122006-03-28 14:05:23 -0800313 u8 n_bytes = drv_data->n_bytes;
Stephen Streete0c99052006-03-07 23:53:24 -0800314
Weike Chen4fdb2422014-10-08 08:50:22 -0700315 if (pxa2xx_spi_txfifo_full(drv_data)
Stephen Street8d94cc52006-12-10 02:18:54 -0800316 || (drv_data->tx == drv_data->tx_end))
317 return 0;
318
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200319 pxa2xx_spi_write(drv_data, SSDR, 0);
Stephen Street8d94cc52006-12-10 02:18:54 -0800320 drv_data->tx += n_bytes;
321
322 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800323}
324
Stephen Street8d94cc52006-12-10 02:18:54 -0800325static int null_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800326{
Stephen Street9708c122006-03-28 14:05:23 -0800327 u8 n_bytes = drv_data->n_bytes;
Stephen Streete0c99052006-03-07 23:53:24 -0800328
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200329 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
330 && (drv_data->rx < drv_data->rx_end)) {
331 pxa2xx_spi_read(drv_data, SSDR);
Stephen Streete0c99052006-03-07 23:53:24 -0800332 drv_data->rx += n_bytes;
333 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800334
335 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800336}
337
Stephen Street8d94cc52006-12-10 02:18:54 -0800338static int u8_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800339{
Weike Chen4fdb2422014-10-08 08:50:22 -0700340 if (pxa2xx_spi_txfifo_full(drv_data)
Stephen Street8d94cc52006-12-10 02:18:54 -0800341 || (drv_data->tx == drv_data->tx_end))
342 return 0;
343
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200344 pxa2xx_spi_write(drv_data, SSDR, *(u8 *)(drv_data->tx));
Stephen Street8d94cc52006-12-10 02:18:54 -0800345 ++drv_data->tx;
346
347 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800348}
349
Stephen Street8d94cc52006-12-10 02:18:54 -0800350static int u8_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800351{
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200352 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
353 && (drv_data->rx < drv_data->rx_end)) {
354 *(u8 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
Stephen Streete0c99052006-03-07 23:53:24 -0800355 ++drv_data->rx;
356 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800357
358 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800359}
360
Stephen Street8d94cc52006-12-10 02:18:54 -0800361static int u16_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800362{
Weike Chen4fdb2422014-10-08 08:50:22 -0700363 if (pxa2xx_spi_txfifo_full(drv_data)
Stephen Street8d94cc52006-12-10 02:18:54 -0800364 || (drv_data->tx == drv_data->tx_end))
365 return 0;
366
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200367 pxa2xx_spi_write(drv_data, SSDR, *(u16 *)(drv_data->tx));
Stephen Street8d94cc52006-12-10 02:18:54 -0800368 drv_data->tx += 2;
369
370 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800371}
372
Stephen Street8d94cc52006-12-10 02:18:54 -0800373static int u16_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800374{
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200375 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
376 && (drv_data->rx < drv_data->rx_end)) {
377 *(u16 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
Stephen Streete0c99052006-03-07 23:53:24 -0800378 drv_data->rx += 2;
379 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800380
381 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800382}
Stephen Street8d94cc52006-12-10 02:18:54 -0800383
384static int u32_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800385{
Weike Chen4fdb2422014-10-08 08:50:22 -0700386 if (pxa2xx_spi_txfifo_full(drv_data)
Stephen Street8d94cc52006-12-10 02:18:54 -0800387 || (drv_data->tx == drv_data->tx_end))
388 return 0;
389
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200390 pxa2xx_spi_write(drv_data, SSDR, *(u32 *)(drv_data->tx));
Stephen Street8d94cc52006-12-10 02:18:54 -0800391 drv_data->tx += 4;
392
393 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800394}
395
Stephen Street8d94cc52006-12-10 02:18:54 -0800396static int u32_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800397{
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200398 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
399 && (drv_data->rx < drv_data->rx_end)) {
400 *(u32 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
Stephen Streete0c99052006-03-07 23:53:24 -0800401 drv_data->rx += 4;
402 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800403
404 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800405}
406
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200407void *pxa2xx_spi_next_transfer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800408{
409 struct spi_message *msg = drv_data->cur_msg;
410 struct spi_transfer *trans = drv_data->cur_transfer;
411
412 /* Move to next transfer */
413 if (trans->transfer_list.next != &msg->transfers) {
414 drv_data->cur_transfer =
415 list_entry(trans->transfer_list.next,
416 struct spi_transfer,
417 transfer_list);
418 return RUNNING_STATE;
419 } else
420 return DONE_STATE;
421}
422
Stephen Streete0c99052006-03-07 23:53:24 -0800423/* caller already set message->status; dma and pio irqs are blocked */
Stephen Street5daa3ba2006-05-20 15:00:19 -0700424static void giveback(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800425{
426 struct spi_transfer* last_transfer;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700427 struct spi_message *msg;
Stephen Streete0c99052006-03-07 23:53:24 -0800428
Stephen Street5daa3ba2006-05-20 15:00:19 -0700429 msg = drv_data->cur_msg;
430 drv_data->cur_msg = NULL;
431 drv_data->cur_transfer = NULL;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700432
Axel Lin23e2c2a2014-02-12 22:13:27 +0800433 last_transfer = list_last_entry(&msg->transfers, struct spi_transfer,
Stephen Streete0c99052006-03-07 23:53:24 -0800434 transfer_list);
435
Ned Forrester84235972008-09-13 02:33:17 -0700436 /* Delay if requested before any change in chip select */
437 if (last_transfer->delay_usecs)
438 udelay(last_transfer->delay_usecs);
439
440 /* Drop chip select UNLESS cs_change is true or we are returning
441 * a message with an error, or next message is for another chip
442 */
Stephen Streete0c99052006-03-07 23:53:24 -0800443 if (!last_transfer->cs_change)
Eric Miaoa7bb3902009-04-06 19:00:54 -0700444 cs_deassert(drv_data);
Ned Forrester84235972008-09-13 02:33:17 -0700445 else {
446 struct spi_message *next_msg;
447
448 /* Holding of cs was hinted, but we need to make sure
449 * the next message is for the same chip. Don't waste
450 * time with the following tests unless this was hinted.
451 *
452 * We cannot postpone this until pump_messages, because
453 * after calling msg->complete (below) the driver that
454 * sent the current message could be unloaded, which
455 * could invalidate the cs_control() callback...
456 */
457
458 /* get a pointer to the next message, if any */
Mika Westerberg7f86bde2013-01-22 12:26:26 +0200459 next_msg = spi_get_next_queued_message(drv_data->master);
Ned Forrester84235972008-09-13 02:33:17 -0700460
461 /* see if the next and current messages point
462 * to the same chip
463 */
464 if (next_msg && next_msg->spi != msg->spi)
465 next_msg = NULL;
466 if (!next_msg || msg->state == ERROR_STATE)
Eric Miaoa7bb3902009-04-06 19:00:54 -0700467 cs_deassert(drv_data);
Ned Forrester84235972008-09-13 02:33:17 -0700468 }
Stephen Streete0c99052006-03-07 23:53:24 -0800469
Eric Miaoa7bb3902009-04-06 19:00:54 -0700470 drv_data->cur_chip = NULL;
Mika Westerbergc957e8f2014-12-29 10:33:36 +0200471 spi_finalize_current_message(drv_data->master);
Stephen Streete0c99052006-03-07 23:53:24 -0800472}
473
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800474static void reset_sccr1(struct driver_data *drv_data)
475{
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800476 struct chip_data *chip = drv_data->cur_chip;
477 u32 sccr1_reg;
478
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200479 sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1) & ~drv_data->int_cr1;
Andy Shevchenko073435a2016-07-06 12:08:11 +0300480 switch (drv_data->ssp_type) {
481 case QUARK_X1000_SSP:
482 sccr1_reg &= ~QUARK_X1000_SSCR1_RFT;
483 break;
484 default:
485 sccr1_reg &= ~SSCR1_RFT;
486 break;
487 }
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800488 sccr1_reg |= chip->threshold;
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200489 pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800490}
491
Stephen Street8d94cc52006-12-10 02:18:54 -0800492static void int_error_stop(struct driver_data *drv_data, const char* msg)
493{
Stephen Street8d94cc52006-12-10 02:18:54 -0800494 /* Stop and reset SSP */
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800495 write_SSSR_CS(drv_data, drv_data->clear_sr);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800496 reset_sccr1(drv_data);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800497 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200498 pxa2xx_spi_write(drv_data, SSTO, 0);
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200499 pxa2xx_spi_flush(drv_data);
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200500 pxa2xx_spi_write(drv_data, SSCR0,
501 pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE);
Stephen Street8d94cc52006-12-10 02:18:54 -0800502
503 dev_err(&drv_data->pdev->dev, "%s\n", msg);
504
505 drv_data->cur_msg->state = ERROR_STATE;
506 tasklet_schedule(&drv_data->pump_transfers);
507}
508
509static void int_transfer_complete(struct driver_data *drv_data)
510{
Stephen Street8d94cc52006-12-10 02:18:54 -0800511 /* Stop SSP */
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800512 write_SSSR_CS(drv_data, drv_data->clear_sr);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800513 reset_sccr1(drv_data);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800514 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200515 pxa2xx_spi_write(drv_data, SSTO, 0);
Stephen Street8d94cc52006-12-10 02:18:54 -0800516
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300517 /* Update total byte transferred return count actual bytes read */
Stephen Street8d94cc52006-12-10 02:18:54 -0800518 drv_data->cur_msg->actual_length += drv_data->len -
519 (drv_data->rx_end - drv_data->rx);
520
Ned Forrester84235972008-09-13 02:33:17 -0700521 /* Transfer delays and chip select release are
522 * handled in pump_transfers or giveback
523 */
Stephen Street8d94cc52006-12-10 02:18:54 -0800524
525 /* Move to next transfer */
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200526 drv_data->cur_msg->state = pxa2xx_spi_next_transfer(drv_data);
Stephen Street8d94cc52006-12-10 02:18:54 -0800527
528 /* Schedule transfer tasklet */
529 tasklet_schedule(&drv_data->pump_transfers);
530}
531
Stephen Streete0c99052006-03-07 23:53:24 -0800532static irqreturn_t interrupt_transfer(struct driver_data *drv_data)
533{
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200534 u32 irq_mask = (pxa2xx_spi_read(drv_data, SSCR1) & SSCR1_TIE) ?
535 drv_data->mask_sr : drv_data->mask_sr & ~SSSR_TFS;
Stephen Street8d94cc52006-12-10 02:18:54 -0800536
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200537 u32 irq_status = pxa2xx_spi_read(drv_data, SSSR) & irq_mask;
Stephen Streete0c99052006-03-07 23:53:24 -0800538
Stephen Street8d94cc52006-12-10 02:18:54 -0800539 if (irq_status & SSSR_ROR) {
540 int_error_stop(drv_data, "interrupt_transfer: fifo overrun");
541 return IRQ_HANDLED;
542 }
Stephen Streete0c99052006-03-07 23:53:24 -0800543
Stephen Street8d94cc52006-12-10 02:18:54 -0800544 if (irq_status & SSSR_TINT) {
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200545 pxa2xx_spi_write(drv_data, SSSR, SSSR_TINT);
Stephen Street8d94cc52006-12-10 02:18:54 -0800546 if (drv_data->read(drv_data)) {
547 int_transfer_complete(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800548 return IRQ_HANDLED;
549 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800550 }
Stephen Streete0c99052006-03-07 23:53:24 -0800551
Stephen Street8d94cc52006-12-10 02:18:54 -0800552 /* Drain rx fifo, Fill tx fifo and prevent overruns */
553 do {
554 if (drv_data->read(drv_data)) {
555 int_transfer_complete(drv_data);
556 return IRQ_HANDLED;
Stephen Streete0c99052006-03-07 23:53:24 -0800557 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800558 } while (drv_data->write(drv_data));
Stephen Streete0c99052006-03-07 23:53:24 -0800559
Stephen Street8d94cc52006-12-10 02:18:54 -0800560 if (drv_data->read(drv_data)) {
561 int_transfer_complete(drv_data);
562 return IRQ_HANDLED;
563 }
Stephen Streete0c99052006-03-07 23:53:24 -0800564
Stephen Street8d94cc52006-12-10 02:18:54 -0800565 if (drv_data->tx == drv_data->tx_end) {
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800566 u32 bytes_left;
567 u32 sccr1_reg;
568
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200569 sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800570 sccr1_reg &= ~SSCR1_TIE;
571
572 /*
573 * PXA25x_SSP has no timeout, set up rx threshould for the
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300574 * remaining RX bytes.
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800575 */
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800576 if (pxa25x_ssp_comp(drv_data)) {
Weike Chen4fdb2422014-10-08 08:50:22 -0700577 u32 rx_thre;
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800578
Weike Chen4fdb2422014-10-08 08:50:22 -0700579 pxa2xx_spi_clear_rx_thre(drv_data, &sccr1_reg);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800580
581 bytes_left = drv_data->rx_end - drv_data->rx;
582 switch (drv_data->n_bytes) {
583 case 4:
584 bytes_left >>= 1;
585 case 2:
586 bytes_left >>= 1;
Stephen Street8d94cc52006-12-10 02:18:54 -0800587 }
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800588
Weike Chen4fdb2422014-10-08 08:50:22 -0700589 rx_thre = pxa2xx_spi_get_rx_default_thre(drv_data);
590 if (rx_thre > bytes_left)
591 rx_thre = bytes_left;
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800592
Weike Chen4fdb2422014-10-08 08:50:22 -0700593 pxa2xx_spi_set_rx_thre(drv_data, &sccr1_reg, rx_thre);
Stephen Streete0c99052006-03-07 23:53:24 -0800594 }
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200595 pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg);
Stephen Streete0c99052006-03-07 23:53:24 -0800596 }
597
Stephen Street5daa3ba2006-05-20 15:00:19 -0700598 /* We did something */
599 return IRQ_HANDLED;
Stephen Streete0c99052006-03-07 23:53:24 -0800600}
601
David Howells7d12e782006-10-05 14:55:46 +0100602static irqreturn_t ssp_int(int irq, void *dev_id)
Stephen Streete0c99052006-03-07 23:53:24 -0800603{
Jeff Garzikc7bec5a2006-10-06 15:00:58 -0400604 struct driver_data *drv_data = dev_id;
Mika Westerberg7d94a502013-01-22 12:26:30 +0200605 u32 sccr1_reg;
Sebastian Andrzej Siewior49cbb1e2010-11-22 17:12:14 -0800606 u32 mask = drv_data->mask_sr;
607 u32 status;
608
Mika Westerberg7d94a502013-01-22 12:26:30 +0200609 /*
610 * The IRQ might be shared with other peripherals so we must first
611 * check that are we RPM suspended or not. If we are we assume that
612 * the IRQ was not for us (we shouldn't be RPM suspended when the
613 * interrupt is enabled).
614 */
615 if (pm_runtime_suspended(&drv_data->pdev->dev))
616 return IRQ_NONE;
617
Mika Westerberg269e4a42013-09-04 13:37:43 +0300618 /*
619 * If the device is not yet in RPM suspended state and we get an
620 * interrupt that is meant for another device, check if status bits
621 * are all set to one. That means that the device is already
622 * powered off.
623 */
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200624 status = pxa2xx_spi_read(drv_data, SSSR);
Mika Westerberg269e4a42013-09-04 13:37:43 +0300625 if (status == ~0)
626 return IRQ_NONE;
627
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200628 sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1);
Sebastian Andrzej Siewior49cbb1e2010-11-22 17:12:14 -0800629
630 /* Ignore possible writes if we don't need to write */
631 if (!(sccr1_reg & SSCR1_TIE))
632 mask &= ~SSSR_TFS;
633
Tan, Jui Nee52b59702015-09-01 10:22:51 +0800634 /* Ignore RX timeout interrupt if it is disabled */
635 if (!(sccr1_reg & SSCR1_TINTE))
636 mask &= ~SSSR_TINT;
637
Sebastian Andrzej Siewior49cbb1e2010-11-22 17:12:14 -0800638 if (!(status & mask))
639 return IRQ_NONE;
Stephen Streete0c99052006-03-07 23:53:24 -0800640
641 if (!drv_data->cur_msg) {
Stephen Street5daa3ba2006-05-20 15:00:19 -0700642
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200643 pxa2xx_spi_write(drv_data, SSCR0,
644 pxa2xx_spi_read(drv_data, SSCR0)
645 & ~SSCR0_SSE);
646 pxa2xx_spi_write(drv_data, SSCR1,
647 pxa2xx_spi_read(drv_data, SSCR1)
648 & ~drv_data->int_cr1);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800649 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200650 pxa2xx_spi_write(drv_data, SSTO, 0);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800651 write_SSSR_CS(drv_data, drv_data->clear_sr);
Stephen Street5daa3ba2006-05-20 15:00:19 -0700652
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +0300653 dev_err(&drv_data->pdev->dev,
654 "bad message state in interrupt handler\n");
Stephen Street5daa3ba2006-05-20 15:00:19 -0700655
Stephen Streete0c99052006-03-07 23:53:24 -0800656 /* Never fail */
657 return IRQ_HANDLED;
658 }
659
660 return drv_data->transfer_handler(drv_data);
661}
662
Weike Chene5262d02014-11-26 02:35:10 -0800663/*
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200664 * The Quark SPI has an additional 24 bit register (DDS_CLK_RATE) to multiply
665 * input frequency by fractions of 2^24. It also has a divider by 5.
666 *
667 * There are formulas to get baud rate value for given input frequency and
668 * divider parameters, such as DDS_CLK_RATE and SCR:
669 *
670 * Fsys = 200MHz
671 *
672 * Fssp = Fsys * DDS_CLK_RATE / 2^24 (1)
673 * Baud rate = Fsclk = Fssp / (2 * (SCR + 1)) (2)
674 *
675 * DDS_CLK_RATE either 2^n or 2^n / 5.
676 * SCR is in range 0 .. 255
677 *
678 * Divisor = 5^i * 2^j * 2 * k
679 * i = [0, 1] i = 1 iff j = 0 or j > 3
680 * j = [0, 23] j = 0 iff i = 1
681 * k = [1, 256]
682 * Special case: j = 0, i = 1: Divisor = 2 / 5
683 *
684 * Accordingly to the specification the recommended values for DDS_CLK_RATE
685 * are:
686 * Case 1: 2^n, n = [0, 23]
687 * Case 2: 2^24 * 2 / 5 (0x666666)
688 * Case 3: less than or equal to 2^24 / 5 / 16 (0x33333)
689 *
690 * In all cases the lowest possible value is better.
691 *
692 * The function calculates parameters for all cases and chooses the one closest
693 * to the asked baud rate.
Weike Chene5262d02014-11-26 02:35:10 -0800694 */
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200695static unsigned int quark_x1000_get_clk_div(int rate, u32 *dds)
Weike Chene5262d02014-11-26 02:35:10 -0800696{
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200697 unsigned long xtal = 200000000;
698 unsigned long fref = xtal / 2; /* mandatory division by 2,
699 see (2) */
700 /* case 3 */
701 unsigned long fref1 = fref / 2; /* case 1 */
702 unsigned long fref2 = fref * 2 / 5; /* case 2 */
703 unsigned long scale;
704 unsigned long q, q1, q2;
705 long r, r1, r2;
706 u32 mul;
Weike Chene5262d02014-11-26 02:35:10 -0800707
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200708 /* Case 1 */
709
710 /* Set initial value for DDS_CLK_RATE */
711 mul = (1 << 24) >> 1;
712
713 /* Calculate initial quot */
714 q1 = DIV_ROUND_CLOSEST(fref1, rate);
715
716 /* Scale q1 if it's too big */
717 if (q1 > 256) {
718 /* Scale q1 to range [1, 512] */
719 scale = fls_long(q1 - 1);
720 if (scale > 9) {
721 q1 >>= scale - 9;
722 mul >>= scale - 9;
723 }
724
725 /* Round the result if we have a remainder */
726 q1 += q1 & 1;
727 }
728
729 /* Decrease DDS_CLK_RATE as much as we can without loss in precision */
730 scale = __ffs(q1);
731 q1 >>= scale;
732 mul >>= scale;
733
734 /* Get the remainder */
735 r1 = abs(fref1 / (1 << (24 - fls_long(mul))) / q1 - rate);
736
737 /* Case 2 */
738
739 q2 = DIV_ROUND_CLOSEST(fref2, rate);
740 r2 = abs(fref2 / q2 - rate);
741
742 /*
743 * Choose the best between two: less remainder we have the better. We
744 * can't go case 2 if q2 is greater than 256 since SCR register can
745 * hold only values 0 .. 255.
746 */
747 if (r2 >= r1 || q2 > 256) {
748 /* case 1 is better */
749 r = r1;
750 q = q1;
751 } else {
752 /* case 2 is better */
753 r = r2;
754 q = q2;
755 mul = (1 << 24) * 2 / 5;
756 }
757
758 /* Check case 3 only If the divisor is big enough */
759 if (fref / rate >= 80) {
760 u64 fssp;
761 u32 m;
762
763 /* Calculate initial quot */
764 q1 = DIV_ROUND_CLOSEST(fref, rate);
765 m = (1 << 24) / q1;
766
767 /* Get the remainder */
768 fssp = (u64)fref * m;
769 do_div(fssp, 1 << 24);
770 r1 = abs(fssp - rate);
771
772 /* Choose this one if it suits better */
773 if (r1 < r) {
774 /* case 3 is better */
775 q = 1;
776 mul = m;
Weike Chene5262d02014-11-26 02:35:10 -0800777 }
778 }
779
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200780 *dds = mul;
781 return q - 1;
Weike Chene5262d02014-11-26 02:35:10 -0800782}
783
Mika Westerberg3343b7a2013-01-22 12:26:27 +0200784static unsigned int ssp_get_clk_div(struct driver_data *drv_data, int rate)
eric miao2f1a74e2007-11-21 18:50:53 +0800785{
Mika Westerberg3343b7a2013-01-22 12:26:27 +0200786 unsigned long ssp_clk = drv_data->max_clk_rate;
787 const struct ssp_device *ssp = drv_data->ssp;
788
789 rate = min_t(int, ssp_clk, rate);
eric miao2f1a74e2007-11-21 18:50:53 +0800790
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800791 if (ssp->type == PXA25x_SSP || ssp->type == CE4100_SSP)
Andy Shevchenko025ffe82015-03-24 17:43:21 +0200792 return (ssp_clk / (2 * rate) - 1) & 0xff;
eric miao2f1a74e2007-11-21 18:50:53 +0800793 else
Andy Shevchenko025ffe82015-03-24 17:43:21 +0200794 return (ssp_clk / rate - 1) & 0xfff;
eric miao2f1a74e2007-11-21 18:50:53 +0800795}
796
Weike Chene5262d02014-11-26 02:35:10 -0800797static unsigned int pxa2xx_ssp_get_clk_div(struct driver_data *drv_data,
798 struct chip_data *chip, int rate)
799{
Andy Shevchenko025ffe82015-03-24 17:43:21 +0200800 unsigned int clk_div;
Weike Chene5262d02014-11-26 02:35:10 -0800801
802 switch (drv_data->ssp_type) {
803 case QUARK_X1000_SSP:
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200804 clk_div = quark_x1000_get_clk_div(rate, &chip->dds_rate);
Dan Carpentereecacf72015-03-31 16:49:38 +0300805 break;
Weike Chene5262d02014-11-26 02:35:10 -0800806 default:
Andy Shevchenko025ffe82015-03-24 17:43:21 +0200807 clk_div = ssp_get_clk_div(drv_data, rate);
Dan Carpentereecacf72015-03-31 16:49:38 +0300808 break;
Weike Chene5262d02014-11-26 02:35:10 -0800809 }
Andy Shevchenko025ffe82015-03-24 17:43:21 +0200810 return clk_div << 8;
Weike Chene5262d02014-11-26 02:35:10 -0800811}
812
Stephen Streete0c99052006-03-07 23:53:24 -0800813static void pump_transfers(unsigned long data)
814{
815 struct driver_data *drv_data = (struct driver_data *)data;
816 struct spi_message *message = NULL;
817 struct spi_transfer *transfer = NULL;
818 struct spi_transfer *previous = NULL;
819 struct chip_data *chip = NULL;
Stephen Street9708c122006-03-28 14:05:23 -0800820 u32 clk_div = 0;
821 u8 bits = 0;
822 u32 speed = 0;
823 u32 cr0;
Stephen Street8d94cc52006-12-10 02:18:54 -0800824 u32 cr1;
825 u32 dma_thresh = drv_data->cur_chip->dma_threshold;
826 u32 dma_burst = drv_data->cur_chip->dma_burst_size;
Weike Chen4fdb2422014-10-08 08:50:22 -0700827 u32 change_mask = pxa2xx_spi_get_ssrc1_change_mask(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800828
829 /* Get current state information */
830 message = drv_data->cur_msg;
831 transfer = drv_data->cur_transfer;
832 chip = drv_data->cur_chip;
833
834 /* Handle for abort */
835 if (message->state == ERROR_STATE) {
836 message->status = -EIO;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700837 giveback(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800838 return;
839 }
840
841 /* Handle end of message */
842 if (message->state == DONE_STATE) {
843 message->status = 0;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700844 giveback(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800845 return;
846 }
847
Ned Forrester84235972008-09-13 02:33:17 -0700848 /* Delay if requested at end of transfer before CS change */
Stephen Streete0c99052006-03-07 23:53:24 -0800849 if (message->state == RUNNING_STATE) {
850 previous = list_entry(transfer->transfer_list.prev,
851 struct spi_transfer,
852 transfer_list);
853 if (previous->delay_usecs)
854 udelay(previous->delay_usecs);
Ned Forrester84235972008-09-13 02:33:17 -0700855
856 /* Drop chip select only if cs_change is requested */
857 if (previous->cs_change)
Eric Miaoa7bb3902009-04-06 19:00:54 -0700858 cs_deassert(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800859 }
860
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200861 /* Check if we can DMA this transfer */
862 if (!pxa2xx_spi_dma_is_possible(transfer->len) && chip->enable_dma) {
Ned Forrester7e964452008-09-13 02:33:18 -0700863
864 /* reject already-mapped transfers; PIO won't always work */
865 if (message->is_dma_mapped
866 || transfer->rx_dma || transfer->tx_dma) {
867 dev_err(&drv_data->pdev->dev,
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +0300868 "pump_transfers: mapped transfer length of "
869 "%u is greater than %d\n",
Ned Forrester7e964452008-09-13 02:33:18 -0700870 transfer->len, MAX_DMA_LEN);
871 message->status = -EINVAL;
872 giveback(drv_data);
873 return;
874 }
875
876 /* warn ... we force this to PIO mode */
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +0300877 dev_warn_ratelimited(&message->spi->dev,
878 "pump_transfers: DMA disabled for transfer length %ld "
879 "greater than %d\n",
880 (long)drv_data->len, MAX_DMA_LEN);
Stephen Street8d94cc52006-12-10 02:18:54 -0800881 }
882
Stephen Streete0c99052006-03-07 23:53:24 -0800883 /* Setup the transfer state based on the type of transfer */
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200884 if (pxa2xx_spi_flush(drv_data) == 0) {
Stephen Streete0c99052006-03-07 23:53:24 -0800885 dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
886 message->status = -EIO;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700887 giveback(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800888 return;
889 }
Stephen Street9708c122006-03-28 14:05:23 -0800890 drv_data->n_bytes = chip->n_bytes;
Stephen Streete0c99052006-03-07 23:53:24 -0800891 drv_data->tx = (void *)transfer->tx_buf;
892 drv_data->tx_end = drv_data->tx + transfer->len;
893 drv_data->rx = transfer->rx_buf;
894 drv_data->rx_end = drv_data->rx + transfer->len;
895 drv_data->rx_dma = transfer->rx_dma;
896 drv_data->tx_dma = transfer->tx_dma;
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200897 drv_data->len = transfer->len;
Stephen Streete0c99052006-03-07 23:53:24 -0800898 drv_data->write = drv_data->tx ? chip->write : null_writer;
899 drv_data->read = drv_data->rx ? chip->read : null_reader;
Stephen Street9708c122006-03-28 14:05:23 -0800900
901 /* Change speed and bit per word on a per transfer */
Stephen Street8d94cc52006-12-10 02:18:54 -0800902 cr0 = chip->cr0;
Stephen Street9708c122006-03-28 14:05:23 -0800903 if (transfer->speed_hz || transfer->bits_per_word) {
904
Stephen Street9708c122006-03-28 14:05:23 -0800905 bits = chip->bits_per_word;
906 speed = chip->speed_hz;
907
908 if (transfer->speed_hz)
909 speed = transfer->speed_hz;
910
911 if (transfer->bits_per_word)
912 bits = transfer->bits_per_word;
913
Weike Chene5262d02014-11-26 02:35:10 -0800914 clk_div = pxa2xx_ssp_get_clk_div(drv_data, chip, speed);
Stephen Street9708c122006-03-28 14:05:23 -0800915
916 if (bits <= 8) {
917 drv_data->n_bytes = 1;
Stephen Street9708c122006-03-28 14:05:23 -0800918 drv_data->read = drv_data->read != null_reader ?
919 u8_reader : null_reader;
920 drv_data->write = drv_data->write != null_writer ?
921 u8_writer : null_writer;
922 } else if (bits <= 16) {
923 drv_data->n_bytes = 2;
Stephen Street9708c122006-03-28 14:05:23 -0800924 drv_data->read = drv_data->read != null_reader ?
925 u16_reader : null_reader;
926 drv_data->write = drv_data->write != null_writer ?
927 u16_writer : null_writer;
928 } else if (bits <= 32) {
929 drv_data->n_bytes = 4;
Stephen Street9708c122006-03-28 14:05:23 -0800930 drv_data->read = drv_data->read != null_reader ?
931 u32_reader : null_reader;
932 drv_data->write = drv_data->write != null_writer ?
933 u32_writer : null_writer;
934 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800935 /* if bits/word is changed in dma mode, then must check the
936 * thresholds and burst also */
937 if (chip->enable_dma) {
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200938 if (pxa2xx_spi_set_dma_burst_and_threshold(chip,
939 message->spi,
Stephen Street8d94cc52006-12-10 02:18:54 -0800940 bits, &dma_burst,
941 &dma_thresh))
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +0300942 dev_warn_ratelimited(&message->spi->dev,
943 "pump_transfers: DMA burst size reduced to match bits_per_word\n");
Stephen Street8d94cc52006-12-10 02:18:54 -0800944 }
Stephen Street9708c122006-03-28 14:05:23 -0800945
Weike Chen4fdb2422014-10-08 08:50:22 -0700946 cr0 = pxa2xx_configure_sscr0(drv_data, clk_div, bits);
Stephen Street9708c122006-03-28 14:05:23 -0800947 }
948
Stephen Streete0c99052006-03-07 23:53:24 -0800949 message->state = RUNNING_STATE;
950
Ned Forrester7e964452008-09-13 02:33:18 -0700951 drv_data->dma_mapped = 0;
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200952 if (pxa2xx_spi_dma_is_possible(drv_data->len))
953 drv_data->dma_mapped = pxa2xx_spi_map_dma_buffers(drv_data);
Ned Forrester7e964452008-09-13 02:33:18 -0700954 if (drv_data->dma_mapped) {
Stephen Streete0c99052006-03-07 23:53:24 -0800955
956 /* Ensure we have the correct interrupt handler */
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200957 drv_data->transfer_handler = pxa2xx_spi_dma_transfer;
Stephen Streete0c99052006-03-07 23:53:24 -0800958
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200959 pxa2xx_spi_dma_prepare(drv_data, dma_burst);
Stephen Streete0c99052006-03-07 23:53:24 -0800960
Stephen Street8d94cc52006-12-10 02:18:54 -0800961 /* Clear status and start DMA engine */
962 cr1 = chip->cr1 | dma_thresh | drv_data->dma_cr1;
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200963 pxa2xx_spi_write(drv_data, SSSR, drv_data->clear_sr);
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200964
965 pxa2xx_spi_dma_start(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800966 } else {
967 /* Ensure we have the correct interrupt handler */
968 drv_data->transfer_handler = interrupt_transfer;
969
Stephen Street8d94cc52006-12-10 02:18:54 -0800970 /* Clear status */
971 cr1 = chip->cr1 | chip->threshold | drv_data->int_cr1;
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800972 write_SSSR_CS(drv_data, drv_data->clear_sr);
Stephen Street8d94cc52006-12-10 02:18:54 -0800973 }
974
Mika Westerberga0d26422013-01-22 12:26:32 +0200975 if (is_lpss_ssp(drv_data)) {
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200976 if ((pxa2xx_spi_read(drv_data, SSIRF) & 0xff)
977 != chip->lpss_rx_threshold)
978 pxa2xx_spi_write(drv_data, SSIRF,
979 chip->lpss_rx_threshold);
980 if ((pxa2xx_spi_read(drv_data, SSITF) & 0xffff)
981 != chip->lpss_tx_threshold)
982 pxa2xx_spi_write(drv_data, SSITF,
983 chip->lpss_tx_threshold);
Mika Westerberga0d26422013-01-22 12:26:32 +0200984 }
985
Weike Chene5262d02014-11-26 02:35:10 -0800986 if (is_quark_x1000_ssp(drv_data) &&
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200987 (pxa2xx_spi_read(drv_data, DDS_RATE) != chip->dds_rate))
988 pxa2xx_spi_write(drv_data, DDS_RATE, chip->dds_rate);
Weike Chene5262d02014-11-26 02:35:10 -0800989
Stephen Street8d94cc52006-12-10 02:18:54 -0800990 /* see if we need to reload the config registers */
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200991 if ((pxa2xx_spi_read(drv_data, SSCR0) != cr0)
992 || (pxa2xx_spi_read(drv_data, SSCR1) & change_mask)
993 != (cr1 & change_mask)) {
Ned Forresterb97c74b2008-02-23 15:23:40 -0800994 /* stop the SSP, and update the other bits */
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200995 pxa2xx_spi_write(drv_data, SSCR0, cr0 & ~SSCR0_SSE);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800996 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200997 pxa2xx_spi_write(drv_data, SSTO, chip->timeout);
Ned Forresterb97c74b2008-02-23 15:23:40 -0800998 /* first set CR1 without interrupt and service enables */
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200999 pxa2xx_spi_write(drv_data, SSCR1, cr1 & change_mask);
Ned Forresterb97c74b2008-02-23 15:23:40 -08001000 /* restart the SSP */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001001 pxa2xx_spi_write(drv_data, SSCR0, cr0);
Ned Forresterb97c74b2008-02-23 15:23:40 -08001002
Stephen Street8d94cc52006-12-10 02:18:54 -08001003 } else {
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001004 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001005 pxa2xx_spi_write(drv_data, SSTO, chip->timeout);
Stephen Streete0c99052006-03-07 23:53:24 -08001006 }
Ned Forresterb97c74b2008-02-23 15:23:40 -08001007
Eric Miaoa7bb3902009-04-06 19:00:54 -07001008 cs_assert(drv_data);
Ned Forresterb97c74b2008-02-23 15:23:40 -08001009
1010 /* after chip select, release the data by enabling service
1011 * requests and interrupts, without changing any mode bits */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001012 pxa2xx_spi_write(drv_data, SSCR1, cr1);
Stephen Streete0c99052006-03-07 23:53:24 -08001013}
1014
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001015static int pxa2xx_spi_transfer_one_message(struct spi_master *master,
1016 struct spi_message *msg)
Stephen Streete0c99052006-03-07 23:53:24 -08001017{
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001018 struct driver_data *drv_data = spi_master_get_devdata(master);
Stephen Streete0c99052006-03-07 23:53:24 -08001019
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001020 drv_data->cur_msg = msg;
Stephen Streete0c99052006-03-07 23:53:24 -08001021 /* Initial message state*/
1022 drv_data->cur_msg->state = START_STATE;
1023 drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
1024 struct spi_transfer,
1025 transfer_list);
1026
Stephen Street8d94cc52006-12-10 02:18:54 -08001027 /* prepare to setup the SSP, in pump_transfers, using the per
1028 * chip configuration */
Stephen Streete0c99052006-03-07 23:53:24 -08001029 drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
Stephen Streete0c99052006-03-07 23:53:24 -08001030
1031 /* Mark as busy and launch transfers */
1032 tasklet_schedule(&drv_data->pump_transfers);
Stephen Streete0c99052006-03-07 23:53:24 -08001033 return 0;
1034}
1035
Mika Westerberg7d94a502013-01-22 12:26:30 +02001036static int pxa2xx_spi_unprepare_transfer(struct spi_master *master)
1037{
1038 struct driver_data *drv_data = spi_master_get_devdata(master);
1039
1040 /* Disable the SSP now */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001041 pxa2xx_spi_write(drv_data, SSCR0,
1042 pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE);
Mika Westerberg7d94a502013-01-22 12:26:30 +02001043
Mika Westerberg7d94a502013-01-22 12:26:30 +02001044 return 0;
1045}
1046
Eric Miaoa7bb3902009-04-06 19:00:54 -07001047static int setup_cs(struct spi_device *spi, struct chip_data *chip,
1048 struct pxa2xx_spi_chip *chip_info)
1049{
1050 int err = 0;
1051
1052 if (chip == NULL || chip_info == NULL)
1053 return 0;
1054
1055 /* NOTE: setup() can be called multiple times, possibly with
1056 * different chip_info, release previously requested GPIO
1057 */
1058 if (gpio_is_valid(chip->gpio_cs))
1059 gpio_free(chip->gpio_cs);
1060
1061 /* If (*cs_control) is provided, ignore GPIO chip select */
1062 if (chip_info->cs_control) {
1063 chip->cs_control = chip_info->cs_control;
1064 return 0;
1065 }
1066
1067 if (gpio_is_valid(chip_info->gpio_cs)) {
1068 err = gpio_request(chip_info->gpio_cs, "SPI_CS");
1069 if (err) {
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +03001070 dev_err(&spi->dev, "failed to request chip select GPIO%d\n",
1071 chip_info->gpio_cs);
Eric Miaoa7bb3902009-04-06 19:00:54 -07001072 return err;
1073 }
1074
1075 chip->gpio_cs = chip_info->gpio_cs;
1076 chip->gpio_cs_inverted = spi->mode & SPI_CS_HIGH;
1077
1078 err = gpio_direction_output(chip->gpio_cs,
1079 !chip->gpio_cs_inverted);
1080 }
1081
1082 return err;
1083}
1084
Stephen Streete0c99052006-03-07 23:53:24 -08001085static int setup(struct spi_device *spi)
1086{
1087 struct pxa2xx_spi_chip *chip_info = NULL;
1088 struct chip_data *chip;
1089 struct driver_data *drv_data = spi_master_get_devdata(spi->master);
1090 unsigned int clk_div;
Mika Westerberga0d26422013-01-22 12:26:32 +02001091 uint tx_thres, tx_hi_thres, rx_thres;
1092
Weike Chene5262d02014-11-26 02:35:10 -08001093 switch (drv_data->ssp_type) {
1094 case QUARK_X1000_SSP:
1095 tx_thres = TX_THRESH_QUARK_X1000_DFLT;
1096 tx_hi_thres = 0;
1097 rx_thres = RX_THRESH_QUARK_X1000_DFLT;
1098 break;
1099 case LPSS_SSP:
Mika Westerberga0d26422013-01-22 12:26:32 +02001100 tx_thres = LPSS_TX_LOTHRESH_DFLT;
1101 tx_hi_thres = LPSS_TX_HITHRESH_DFLT;
1102 rx_thres = LPSS_RX_THRESH_DFLT;
Weike Chene5262d02014-11-26 02:35:10 -08001103 break;
1104 default:
Mika Westerberga0d26422013-01-22 12:26:32 +02001105 tx_thres = TX_THRESH_DFLT;
1106 tx_hi_thres = 0;
1107 rx_thres = RX_THRESH_DFLT;
Weike Chene5262d02014-11-26 02:35:10 -08001108 break;
Mika Westerberga0d26422013-01-22 12:26:32 +02001109 }
Stephen Streete0c99052006-03-07 23:53:24 -08001110
Stephen Street8d94cc52006-12-10 02:18:54 -08001111 /* Only alloc on first setup */
Stephen Streete0c99052006-03-07 23:53:24 -08001112 chip = spi_get_ctldata(spi);
Stephen Street8d94cc52006-12-10 02:18:54 -08001113 if (!chip) {
Stephen Streete0c99052006-03-07 23:53:24 -08001114 chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
Jingoo Han9deae452014-04-29 17:19:38 +09001115 if (!chip)
Stephen Streete0c99052006-03-07 23:53:24 -08001116 return -ENOMEM;
1117
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001118 if (drv_data->ssp_type == CE4100_SSP) {
1119 if (spi->chip_select > 4) {
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +03001120 dev_err(&spi->dev,
1121 "failed setup: cs number must not be > 4.\n");
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001122 kfree(chip);
1123 return -EINVAL;
1124 }
1125
1126 chip->frm = spi->chip_select;
1127 } else
1128 chip->gpio_cs = -1;
Stephen Streete0c99052006-03-07 23:53:24 -08001129 chip->enable_dma = 0;
Vernon Sauderf1f640a2008-10-15 22:02:43 -07001130 chip->timeout = TIMOUT_DFLT;
Stephen Streete0c99052006-03-07 23:53:24 -08001131 }
1132
Stephen Street8d94cc52006-12-10 02:18:54 -08001133 /* protocol drivers may change the chip settings, so...
1134 * if chip_info exists, use it */
1135 chip_info = spi->controller_data;
1136
Stephen Streete0c99052006-03-07 23:53:24 -08001137 /* chip_info isn't always needed */
Stephen Street8d94cc52006-12-10 02:18:54 -08001138 chip->cr1 = 0;
Stephen Streete0c99052006-03-07 23:53:24 -08001139 if (chip_info) {
Vernon Sauderf1f640a2008-10-15 22:02:43 -07001140 if (chip_info->timeout)
1141 chip->timeout = chip_info->timeout;
1142 if (chip_info->tx_threshold)
1143 tx_thres = chip_info->tx_threshold;
Mika Westerberga0d26422013-01-22 12:26:32 +02001144 if (chip_info->tx_hi_threshold)
1145 tx_hi_thres = chip_info->tx_hi_threshold;
Vernon Sauderf1f640a2008-10-15 22:02:43 -07001146 if (chip_info->rx_threshold)
1147 rx_thres = chip_info->rx_threshold;
1148 chip->enable_dma = drv_data->master_info->enable_dma;
Stephen Streete0c99052006-03-07 23:53:24 -08001149 chip->dma_threshold = 0;
Stephen Streete0c99052006-03-07 23:53:24 -08001150 if (chip_info->enable_loopback)
1151 chip->cr1 = SSCR1_LBM;
Mika Westerberga3496852013-01-22 12:26:33 +02001152 } else if (ACPI_HANDLE(&spi->dev)) {
1153 /*
1154 * Slave devices enumerated from ACPI namespace don't
1155 * usually have chip_info but we still might want to use
1156 * DMA with them.
1157 */
1158 chip->enable_dma = drv_data->master_info->enable_dma;
Stephen Streete0c99052006-03-07 23:53:24 -08001159 }
1160
Mika Westerberga0d26422013-01-22 12:26:32 +02001161 chip->lpss_rx_threshold = SSIRF_RxThresh(rx_thres);
1162 chip->lpss_tx_threshold = SSITF_TxLoThresh(tx_thres)
1163 | SSITF_TxHiThresh(tx_hi_thres);
1164
Stephen Street8d94cc52006-12-10 02:18:54 -08001165 /* set dma burst and threshold outside of chip_info path so that if
1166 * chip_info goes away after setting chip->enable_dma, the
1167 * burst and threshold can still respond to changes in bits_per_word */
1168 if (chip->enable_dma) {
1169 /* set up legal burst and threshold for dma */
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001170 if (pxa2xx_spi_set_dma_burst_and_threshold(chip, spi,
1171 spi->bits_per_word,
Stephen Street8d94cc52006-12-10 02:18:54 -08001172 &chip->dma_burst_size,
1173 &chip->dma_threshold)) {
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +03001174 dev_warn(&spi->dev,
1175 "in setup: DMA burst size reduced to match bits_per_word\n");
Stephen Street8d94cc52006-12-10 02:18:54 -08001176 }
1177 }
1178
Weike Chene5262d02014-11-26 02:35:10 -08001179 clk_div = pxa2xx_ssp_get_clk_div(drv_data, chip, spi->max_speed_hz);
Stephen Street9708c122006-03-28 14:05:23 -08001180 chip->speed_hz = spi->max_speed_hz;
Stephen Streete0c99052006-03-07 23:53:24 -08001181
Weike Chen4fdb2422014-10-08 08:50:22 -07001182 chip->cr0 = pxa2xx_configure_sscr0(drv_data, clk_div,
1183 spi->bits_per_word);
Weike Chene5262d02014-11-26 02:35:10 -08001184 switch (drv_data->ssp_type) {
1185 case QUARK_X1000_SSP:
1186 chip->threshold = (QUARK_X1000_SSCR1_RxTresh(rx_thres)
1187 & QUARK_X1000_SSCR1_RFT)
1188 | (QUARK_X1000_SSCR1_TxTresh(tx_thres)
1189 & QUARK_X1000_SSCR1_TFT);
1190 break;
1191 default:
1192 chip->threshold = (SSCR1_RxTresh(rx_thres) & SSCR1_RFT) |
1193 (SSCR1_TxTresh(tx_thres) & SSCR1_TFT);
1194 break;
1195 }
1196
Justin Clacherty7f6ee1a2007-01-26 00:56:44 -08001197 chip->cr1 &= ~(SSCR1_SPO | SSCR1_SPH);
1198 chip->cr1 |= (((spi->mode & SPI_CPHA) != 0) ? SSCR1_SPH : 0)
1199 | (((spi->mode & SPI_CPOL) != 0) ? SSCR1_SPO : 0);
Stephen Streete0c99052006-03-07 23:53:24 -08001200
Mika Westerbergb8331722013-01-22 12:26:31 +02001201 if (spi->mode & SPI_LOOP)
1202 chip->cr1 |= SSCR1_LBM;
1203
Stephen Streete0c99052006-03-07 23:53:24 -08001204 /* NOTE: PXA25x_SSP _could_ use external clocking ... */
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001205 if (!pxa25x_ssp_comp(drv_data))
David Brownell7d077192009-06-17 16:26:03 -07001206 dev_dbg(&spi->dev, "%ld Hz actual, %s\n",
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001207 drv_data->max_clk_rate
Eric Miaoc9840da2010-03-16 16:48:01 +08001208 / (1 + ((chip->cr0 & SSCR0_SCR(0xfff)) >> 8)),
1209 chip->enable_dma ? "DMA" : "PIO");
Stephen Streete0c99052006-03-07 23:53:24 -08001210 else
David Brownell7d077192009-06-17 16:26:03 -07001211 dev_dbg(&spi->dev, "%ld Hz actual, %s\n",
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001212 drv_data->max_clk_rate / 2
Eric Miaoc9840da2010-03-16 16:48:01 +08001213 / (1 + ((chip->cr0 & SSCR0_SCR(0x0ff)) >> 8)),
1214 chip->enable_dma ? "DMA" : "PIO");
Stephen Streete0c99052006-03-07 23:53:24 -08001215
1216 if (spi->bits_per_word <= 8) {
1217 chip->n_bytes = 1;
Stephen Streete0c99052006-03-07 23:53:24 -08001218 chip->read = u8_reader;
1219 chip->write = u8_writer;
1220 } else if (spi->bits_per_word <= 16) {
1221 chip->n_bytes = 2;
Stephen Streete0c99052006-03-07 23:53:24 -08001222 chip->read = u16_reader;
1223 chip->write = u16_writer;
1224 } else if (spi->bits_per_word <= 32) {
Weike Chene5262d02014-11-26 02:35:10 -08001225 if (!is_quark_x1000_ssp(drv_data))
1226 chip->cr0 |= SSCR0_EDSS;
Stephen Streete0c99052006-03-07 23:53:24 -08001227 chip->n_bytes = 4;
Stephen Streete0c99052006-03-07 23:53:24 -08001228 chip->read = u32_reader;
1229 chip->write = u32_writer;
Stephen Streete0c99052006-03-07 23:53:24 -08001230 }
Stephen Street9708c122006-03-28 14:05:23 -08001231 chip->bits_per_word = spi->bits_per_word;
Stephen Streete0c99052006-03-07 23:53:24 -08001232
1233 spi_set_ctldata(spi, chip);
1234
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001235 if (drv_data->ssp_type == CE4100_SSP)
1236 return 0;
1237
Eric Miaoa7bb3902009-04-06 19:00:54 -07001238 return setup_cs(spi, chip, chip_info);
Stephen Streete0c99052006-03-07 23:53:24 -08001239}
1240
Hans-Peter Nilsson0ffa0282007-02-12 00:52:45 -08001241static void cleanup(struct spi_device *spi)
Stephen Streete0c99052006-03-07 23:53:24 -08001242{
Hans-Peter Nilsson0ffa0282007-02-12 00:52:45 -08001243 struct chip_data *chip = spi_get_ctldata(spi);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001244 struct driver_data *drv_data = spi_master_get_devdata(spi->master);
Stephen Streete0c99052006-03-07 23:53:24 -08001245
Daniel Ribeiro7348d822009-05-12 13:19:36 -07001246 if (!chip)
1247 return;
1248
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001249 if (drv_data->ssp_type != CE4100_SSP && gpio_is_valid(chip->gpio_cs))
Eric Miaoa7bb3902009-04-06 19:00:54 -07001250 gpio_free(chip->gpio_cs);
1251
Stephen Streete0c99052006-03-07 23:53:24 -08001252 kfree(chip);
1253}
1254
Mika Westerberga3496852013-01-22 12:26:33 +02001255#ifdef CONFIG_ACPI
Mika Westerberga3496852013-01-22 12:26:33 +02001256static struct pxa2xx_spi_master *
1257pxa2xx_spi_acpi_get_pdata(struct platform_device *pdev)
1258{
1259 struct pxa2xx_spi_master *pdata;
Mika Westerberga3496852013-01-22 12:26:33 +02001260 struct acpi_device *adev;
1261 struct ssp_device *ssp;
1262 struct resource *res;
1263 int devid;
1264
1265 if (!ACPI_HANDLE(&pdev->dev) ||
1266 acpi_bus_get_device(ACPI_HANDLE(&pdev->dev), &adev))
1267 return NULL;
1268
Mika Westerbergcc0ee982013-06-20 17:44:22 +03001269 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
Jingoo Han9deae452014-04-29 17:19:38 +09001270 if (!pdata)
Mika Westerberga3496852013-01-22 12:26:33 +02001271 return NULL;
Mika Westerberga3496852013-01-22 12:26:33 +02001272
1273 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1274 if (!res)
1275 return NULL;
1276
1277 ssp = &pdata->ssp;
1278
1279 ssp->phys_base = res->start;
Sachin Kamatcbfd6a22013-04-08 15:49:33 +05301280 ssp->mmio_base = devm_ioremap_resource(&pdev->dev, res);
1281 if (IS_ERR(ssp->mmio_base))
Mika Westerberg6dc81f62013-05-13 13:45:09 +03001282 return NULL;
Mika Westerberga3496852013-01-22 12:26:33 +02001283
1284 ssp->clk = devm_clk_get(&pdev->dev, NULL);
1285 ssp->irq = platform_get_irq(pdev, 0);
1286 ssp->type = LPSS_SSP;
1287 ssp->pdev = pdev;
1288
1289 ssp->port_id = -1;
1290 if (adev->pnp.unique_id && !kstrtoint(adev->pnp.unique_id, 0, &devid))
1291 ssp->port_id = devid;
1292
1293 pdata->num_chipselect = 1;
Mika Westerbergcddb3392013-05-13 13:45:10 +03001294 pdata->enable_dma = true;
Mika Westerberga3496852013-01-22 12:26:33 +02001295
1296 return pdata;
1297}
1298
1299static struct acpi_device_id pxa2xx_spi_acpi_match[] = {
1300 { "INT33C0", 0 },
1301 { "INT33C1", 0 },
Mika Westerberg54acbd92013-11-12 12:06:21 +02001302 { "INT3430", 0 },
1303 { "INT3431", 0 },
Mika Westerberg4b30f2a2013-05-13 13:45:11 +03001304 { "80860F0E", 0 },
Alan Coxaca26362014-08-20 13:57:26 +03001305 { "8086228E", 0 },
Mika Westerberga3496852013-01-22 12:26:33 +02001306 { },
1307};
1308MODULE_DEVICE_TABLE(acpi, pxa2xx_spi_acpi_match);
1309#else
1310static inline struct pxa2xx_spi_master *
1311pxa2xx_spi_acpi_get_pdata(struct platform_device *pdev)
1312{
1313 return NULL;
1314}
1315#endif
1316
Grant Likelyfd4a3192012-12-07 16:57:14 +00001317static int pxa2xx_spi_probe(struct platform_device *pdev)
Stephen Streete0c99052006-03-07 23:53:24 -08001318{
1319 struct device *dev = &pdev->dev;
1320 struct pxa2xx_spi_master *platform_info;
1321 struct spi_master *master;
Guennadi Liakhovetski65a00a22008-10-15 22:02:42 -07001322 struct driver_data *drv_data;
eric miao2f1a74e2007-11-21 18:50:53 +08001323 struct ssp_device *ssp;
Guennadi Liakhovetski65a00a22008-10-15 22:02:42 -07001324 int status;
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001325 u32 tmp;
Stephen Streete0c99052006-03-07 23:53:24 -08001326
Mika Westerberg851bacf2013-01-07 12:44:33 +02001327 platform_info = dev_get_platdata(dev);
1328 if (!platform_info) {
Mika Westerberga3496852013-01-22 12:26:33 +02001329 platform_info = pxa2xx_spi_acpi_get_pdata(pdev);
1330 if (!platform_info) {
1331 dev_err(&pdev->dev, "missing platform data\n");
1332 return -ENODEV;
1333 }
Mika Westerberg851bacf2013-01-07 12:44:33 +02001334 }
Stephen Streete0c99052006-03-07 23:53:24 -08001335
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001336 ssp = pxa_ssp_request(pdev->id, pdev->name);
Mika Westerberg851bacf2013-01-07 12:44:33 +02001337 if (!ssp)
1338 ssp = &platform_info->ssp;
1339
1340 if (!ssp->mmio_base) {
1341 dev_err(&pdev->dev, "failed to get ssp\n");
Stephen Streete0c99052006-03-07 23:53:24 -08001342 return -ENODEV;
1343 }
1344
1345 /* Allocate master with space for drv_data and null dma buffer */
1346 master = spi_alloc_master(dev, sizeof(struct driver_data) + 16);
1347 if (!master) {
Guennadi Liakhovetski65a00a22008-10-15 22:02:42 -07001348 dev_err(&pdev->dev, "cannot alloc spi_master\n");
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001349 pxa_ssp_free(ssp);
Stephen Streete0c99052006-03-07 23:53:24 -08001350 return -ENOMEM;
1351 }
1352 drv_data = spi_master_get_devdata(master);
1353 drv_data->master = master;
1354 drv_data->master_info = platform_info;
1355 drv_data->pdev = pdev;
eric miao2f1a74e2007-11-21 18:50:53 +08001356 drv_data->ssp = ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001357
Sebastian Andrzej Siewior21486af2010-10-08 18:11:19 +02001358 master->dev.parent = &pdev->dev;
Sebastian Andrzej Siewior21486af2010-10-08 18:11:19 +02001359 master->dev.of_node = pdev->dev.of_node;
David Brownelle7db06b2009-06-17 16:26:04 -07001360 /* the spi->mode bits understood by this driver: */
Mika Westerbergb8331722013-01-22 12:26:31 +02001361 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LOOP;
David Brownelle7db06b2009-06-17 16:26:04 -07001362
Mika Westerberg851bacf2013-01-07 12:44:33 +02001363 master->bus_num = ssp->port_id;
Stephen Streete0c99052006-03-07 23:53:24 -08001364 master->num_chipselect = platform_info->num_chipselect;
Mike Rapoport7ad0ba92009-04-06 19:00:57 -07001365 master->dma_alignment = DMA_ALIGNMENT;
Stephen Streete0c99052006-03-07 23:53:24 -08001366 master->cleanup = cleanup;
1367 master->setup = setup;
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001368 master->transfer_one_message = pxa2xx_spi_transfer_one_message;
Mika Westerberg7d94a502013-01-22 12:26:30 +02001369 master->unprepare_transfer_hardware = pxa2xx_spi_unprepare_transfer;
Mark Brown7dd62782013-07-28 15:35:21 +01001370 master->auto_runtime_pm = true;
Stephen Streete0c99052006-03-07 23:53:24 -08001371
eric miao2f1a74e2007-11-21 18:50:53 +08001372 drv_data->ssp_type = ssp->type;
Mika Westerberg2b9b84f2013-01-22 12:26:25 +02001373 drv_data->null_dma_buf = (u32 *)PTR_ALIGN(&drv_data[1], DMA_ALIGNMENT);
Stephen Streete0c99052006-03-07 23:53:24 -08001374
eric miao2f1a74e2007-11-21 18:50:53 +08001375 drv_data->ioaddr = ssp->mmio_base;
1376 drv_data->ssdr_physical = ssp->phys_base + SSDR;
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001377 if (pxa25x_ssp_comp(drv_data)) {
Weike Chene5262d02014-11-26 02:35:10 -08001378 switch (drv_data->ssp_type) {
1379 case QUARK_X1000_SSP:
1380 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
1381 break;
1382 default:
1383 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16);
1384 break;
1385 }
1386
Stephen Streete0c99052006-03-07 23:53:24 -08001387 drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE;
1388 drv_data->dma_cr1 = 0;
1389 drv_data->clear_sr = SSSR_ROR;
1390 drv_data->mask_sr = SSSR_RFS | SSSR_TFS | SSSR_ROR;
1391 } else {
Stephen Warren24778be2013-05-21 20:36:35 -06001392 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
Stephen Streete0c99052006-03-07 23:53:24 -08001393 drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE | SSCR1_TINTE;
Mika Westerberg59288082013-01-22 12:26:29 +02001394 drv_data->dma_cr1 = DEFAULT_DMA_CR1;
Stephen Streete0c99052006-03-07 23:53:24 -08001395 drv_data->clear_sr = SSSR_ROR | SSSR_TINT;
1396 drv_data->mask_sr = SSSR_TINT | SSSR_RFS | SSSR_TFS | SSSR_ROR;
1397 }
1398
Sebastian Andrzej Siewior49cbb1e2010-11-22 17:12:14 -08001399 status = request_irq(ssp->irq, ssp_int, IRQF_SHARED, dev_name(dev),
1400 drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001401 if (status < 0) {
Guennadi Liakhovetski65a00a22008-10-15 22:02:42 -07001402 dev_err(&pdev->dev, "cannot get IRQ %d\n", ssp->irq);
Stephen Streete0c99052006-03-07 23:53:24 -08001403 goto out_error_master_alloc;
1404 }
1405
1406 /* Setup DMA if requested */
1407 drv_data->tx_channel = -1;
1408 drv_data->rx_channel = -1;
1409 if (platform_info->enable_dma) {
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001410 status = pxa2xx_spi_dma_setup(drv_data);
1411 if (status) {
Mika Westerbergcddb3392013-05-13 13:45:10 +03001412 dev_dbg(dev, "no DMA channels available, using PIO\n");
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001413 platform_info->enable_dma = false;
Stephen Streete0c99052006-03-07 23:53:24 -08001414 }
Stephen Streete0c99052006-03-07 23:53:24 -08001415 }
1416
1417 /* Enable SOC clock */
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001418 clk_prepare_enable(ssp->clk);
1419
1420 drv_data->max_clk_rate = clk_get_rate(ssp->clk);
Stephen Streete0c99052006-03-07 23:53:24 -08001421
1422 /* Load default SSP configuration */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001423 pxa2xx_spi_write(drv_data, SSCR0, 0);
Weike Chene5262d02014-11-26 02:35:10 -08001424 switch (drv_data->ssp_type) {
1425 case QUARK_X1000_SSP:
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001426 tmp = QUARK_X1000_SSCR1_RxTresh(RX_THRESH_QUARK_X1000_DFLT)
1427 | QUARK_X1000_SSCR1_TxTresh(TX_THRESH_QUARK_X1000_DFLT);
1428 pxa2xx_spi_write(drv_data, SSCR1, tmp);
Weike Chene5262d02014-11-26 02:35:10 -08001429
1430 /* using the Motorola SPI protocol and use 8 bit frame */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001431 pxa2xx_spi_write(drv_data, SSCR0,
1432 QUARK_X1000_SSCR0_Motorola
1433 | QUARK_X1000_SSCR0_DataSize(8));
Weike Chene5262d02014-11-26 02:35:10 -08001434 break;
1435 default:
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001436 tmp = SSCR1_RxTresh(RX_THRESH_DFLT) |
1437 SSCR1_TxTresh(TX_THRESH_DFLT);
1438 pxa2xx_spi_write(drv_data, SSCR1, tmp);
1439 tmp = SSCR0_SCR(2) | SSCR0_Motorola | SSCR0_DataSize(8);
1440 pxa2xx_spi_write(drv_data, SSCR0, tmp);
Weike Chene5262d02014-11-26 02:35:10 -08001441 break;
1442 }
1443
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001444 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001445 pxa2xx_spi_write(drv_data, SSTO, 0);
Weike Chene5262d02014-11-26 02:35:10 -08001446
1447 if (!is_quark_x1000_ssp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001448 pxa2xx_spi_write(drv_data, SSPSP, 0);
Stephen Streete0c99052006-03-07 23:53:24 -08001449
Jarkko Nikula7566bcc2014-12-18 15:04:20 +02001450 if (is_lpss_ssp(drv_data))
1451 lpss_ssp_setup(drv_data);
Mika Westerberga0d26422013-01-22 12:26:32 +02001452
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001453 tasklet_init(&drv_data->pump_transfers, pump_transfers,
1454 (unsigned long)drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001455
Antonio Ospite836d1a22014-05-30 18:18:09 +02001456 pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
1457 pm_runtime_use_autosuspend(&pdev->dev);
1458 pm_runtime_set_active(&pdev->dev);
1459 pm_runtime_enable(&pdev->dev);
1460
Stephen Streete0c99052006-03-07 23:53:24 -08001461 /* Register with the SPI framework */
1462 platform_set_drvdata(pdev, drv_data);
Jingoo Hana807fcd2013-09-24 13:46:55 +09001463 status = devm_spi_register_master(&pdev->dev, master);
Stephen Streete0c99052006-03-07 23:53:24 -08001464 if (status != 0) {
1465 dev_err(&pdev->dev, "problem registering spi master\n");
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001466 goto out_error_clock_enabled;
Stephen Streete0c99052006-03-07 23:53:24 -08001467 }
1468
1469 return status;
1470
Stephen Streete0c99052006-03-07 23:53:24 -08001471out_error_clock_enabled:
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001472 clk_disable_unprepare(ssp->clk);
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001473 pxa2xx_spi_dma_release(drv_data);
eric miao2f1a74e2007-11-21 18:50:53 +08001474 free_irq(ssp->irq, drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001475
1476out_error_master_alloc:
1477 spi_master_put(master);
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001478 pxa_ssp_free(ssp);
Stephen Streete0c99052006-03-07 23:53:24 -08001479 return status;
1480}
1481
1482static int pxa2xx_spi_remove(struct platform_device *pdev)
1483{
1484 struct driver_data *drv_data = platform_get_drvdata(pdev);
Julia Lawall51e911e2009-01-06 14:41:45 -08001485 struct ssp_device *ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001486
1487 if (!drv_data)
1488 return 0;
Julia Lawall51e911e2009-01-06 14:41:45 -08001489 ssp = drv_data->ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001490
Mika Westerberg7d94a502013-01-22 12:26:30 +02001491 pm_runtime_get_sync(&pdev->dev);
1492
Stephen Streete0c99052006-03-07 23:53:24 -08001493 /* Disable the SSP at the peripheral and SOC level */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001494 pxa2xx_spi_write(drv_data, SSCR0, 0);
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001495 clk_disable_unprepare(ssp->clk);
Stephen Streete0c99052006-03-07 23:53:24 -08001496
1497 /* Release DMA */
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001498 if (drv_data->master_info->enable_dma)
1499 pxa2xx_spi_dma_release(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001500
Mika Westerberg7d94a502013-01-22 12:26:30 +02001501 pm_runtime_put_noidle(&pdev->dev);
1502 pm_runtime_disable(&pdev->dev);
1503
Stephen Streete0c99052006-03-07 23:53:24 -08001504 /* Release IRQ */
eric miao2f1a74e2007-11-21 18:50:53 +08001505 free_irq(ssp->irq, drv_data);
1506
1507 /* Release SSP */
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001508 pxa_ssp_free(ssp);
Stephen Streete0c99052006-03-07 23:53:24 -08001509
Stephen Streete0c99052006-03-07 23:53:24 -08001510 return 0;
1511}
1512
1513static void pxa2xx_spi_shutdown(struct platform_device *pdev)
1514{
1515 int status = 0;
1516
1517 if ((status = pxa2xx_spi_remove(pdev)) != 0)
1518 dev_err(&pdev->dev, "shutdown failed with %d\n", status);
1519}
1520
Mika Westerberg382cebb2014-01-16 14:50:55 +02001521#ifdef CONFIG_PM_SLEEP
Mike Rapoport86d25932009-07-21 17:50:16 +03001522static int pxa2xx_spi_suspend(struct device *dev)
Stephen Streete0c99052006-03-07 23:53:24 -08001523{
Mike Rapoport86d25932009-07-21 17:50:16 +03001524 struct driver_data *drv_data = dev_get_drvdata(dev);
eric miao2f1a74e2007-11-21 18:50:53 +08001525 struct ssp_device *ssp = drv_data->ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001526 int status = 0;
1527
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001528 status = spi_master_suspend(drv_data->master);
Stephen Streete0c99052006-03-07 23:53:24 -08001529 if (status != 0)
1530 return status;
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001531 pxa2xx_spi_write(drv_data, SSCR0, 0);
Dmitry Eremin-Solenikov2b9375b2014-11-06 14:08:29 +03001532
1533 if (!pm_runtime_suspended(dev))
1534 clk_disable_unprepare(ssp->clk);
Stephen Streete0c99052006-03-07 23:53:24 -08001535
1536 return 0;
1537}
1538
Mike Rapoport86d25932009-07-21 17:50:16 +03001539static int pxa2xx_spi_resume(struct device *dev)
Stephen Streete0c99052006-03-07 23:53:24 -08001540{
Mike Rapoport86d25932009-07-21 17:50:16 +03001541 struct driver_data *drv_data = dev_get_drvdata(dev);
eric miao2f1a74e2007-11-21 18:50:53 +08001542 struct ssp_device *ssp = drv_data->ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001543 int status = 0;
1544
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001545 pxa2xx_spi_dma_resume(drv_data);
Daniel Ribeiro148da332009-04-21 12:24:43 -07001546
Stephen Streete0c99052006-03-07 23:53:24 -08001547 /* Enable the SSP clock */
Dmitry Eremin-Solenikov2b9375b2014-11-06 14:08:29 +03001548 if (!pm_runtime_suspended(dev))
1549 clk_prepare_enable(ssp->clk);
Stephen Streete0c99052006-03-07 23:53:24 -08001550
Chew, Chiau Eec50325f2013-11-29 02:13:11 +08001551 /* Restore LPSS private register bits */
Jarkko Nikula48421ad2015-01-28 10:09:42 +02001552 if (is_lpss_ssp(drv_data))
1553 lpss_ssp_setup(drv_data);
Chew, Chiau Eec50325f2013-11-29 02:13:11 +08001554
Stephen Streete0c99052006-03-07 23:53:24 -08001555 /* Start the queue running */
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001556 status = spi_master_resume(drv_data->master);
Stephen Streete0c99052006-03-07 23:53:24 -08001557 if (status != 0) {
Mike Rapoport86d25932009-07-21 17:50:16 +03001558 dev_err(dev, "problem starting queue (%d)\n", status);
Stephen Streete0c99052006-03-07 23:53:24 -08001559 return status;
1560 }
1561
1562 return 0;
1563}
Mika Westerberg7d94a502013-01-22 12:26:30 +02001564#endif
1565
Rafael J. Wysockiec833052014-12-13 00:41:15 +01001566#ifdef CONFIG_PM
Mika Westerberg7d94a502013-01-22 12:26:30 +02001567static int pxa2xx_spi_runtime_suspend(struct device *dev)
1568{
1569 struct driver_data *drv_data = dev_get_drvdata(dev);
1570
1571 clk_disable_unprepare(drv_data->ssp->clk);
1572 return 0;
1573}
1574
1575static int pxa2xx_spi_runtime_resume(struct device *dev)
1576{
1577 struct driver_data *drv_data = dev_get_drvdata(dev);
1578
1579 clk_prepare_enable(drv_data->ssp->clk);
1580 return 0;
1581}
1582#endif
Mike Rapoport86d25932009-07-21 17:50:16 +03001583
Alexey Dobriyan47145212009-12-14 18:00:08 -08001584static const struct dev_pm_ops pxa2xx_spi_pm_ops = {
Mika Westerberg7d94a502013-01-22 12:26:30 +02001585 SET_SYSTEM_SLEEP_PM_OPS(pxa2xx_spi_suspend, pxa2xx_spi_resume)
1586 SET_RUNTIME_PM_OPS(pxa2xx_spi_runtime_suspend,
1587 pxa2xx_spi_runtime_resume, NULL)
Mike Rapoport86d25932009-07-21 17:50:16 +03001588};
Stephen Streete0c99052006-03-07 23:53:24 -08001589
1590static struct platform_driver driver = {
1591 .driver = {
Mike Rapoport86d25932009-07-21 17:50:16 +03001592 .name = "pxa2xx-spi",
Mike Rapoport86d25932009-07-21 17:50:16 +03001593 .pm = &pxa2xx_spi_pm_ops,
Mika Westerberga3496852013-01-22 12:26:33 +02001594 .acpi_match_table = ACPI_PTR(pxa2xx_spi_acpi_match),
Stephen Streete0c99052006-03-07 23:53:24 -08001595 },
Sebastian Andrzej Siewiorfbd29a12010-11-19 09:00:11 -08001596 .probe = pxa2xx_spi_probe,
David Brownelld1e44d92007-10-16 01:27:46 -07001597 .remove = pxa2xx_spi_remove,
Stephen Streete0c99052006-03-07 23:53:24 -08001598 .shutdown = pxa2xx_spi_shutdown,
Stephen Streete0c99052006-03-07 23:53:24 -08001599};
1600
1601static int __init pxa2xx_spi_init(void)
1602{
Sebastian Andrzej Siewiorfbd29a12010-11-19 09:00:11 -08001603 return platform_driver_register(&driver);
Stephen Streete0c99052006-03-07 23:53:24 -08001604}
Antonio Ospite5b61a742009-09-22 16:46:10 -07001605subsys_initcall(pxa2xx_spi_init);
Stephen Streete0c99052006-03-07 23:53:24 -08001606
1607static void __exit pxa2xx_spi_exit(void)
1608{
1609 platform_driver_unregister(&driver);
1610}
1611module_exit(pxa2xx_spi_exit);