blob: b66c67b66ac9613d68680ca679faea38d385192a [file] [log] [blame]
Aneesh V16dc7022011-09-08 11:05:49 -04001/*
2 * (C) Copyright 2010
3 * Texas Instruments Incorporated.
4 * Aneesh V <aneesh@ti.com>
5 * Steve Sakoman <steve@sakoman.com>
6 *
7 * TI OMAP4 common configuration settings
8 *
9 * See file CREDITS for list of people who contributed to this
10 * project.
11 *
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation; either version 2 of
15 * the License, or (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * MA 02111-1307 USA
26 */
27
28#ifndef __CONFIG_OMAP4_COMMON_H
29#define __CONFIG_OMAP4_COMMON_H
30
31/*
32 * High Level Configuration Options
33 */
34#define CONFIG_ARMV7 1 /* This is an ARM V7 CPU core */
35#define CONFIG_OMAP 1 /* in a TI OMAP core */
36#define CONFIG_OMAP44XX 1 /* which is a 44XX */
37#define CONFIG_OMAP4430 1 /* which is in a 4430 */
Aneesh V16dc7022011-09-08 11:05:49 -040038
39/* Get CPU defs */
40#include <asm/arch/cpu.h>
Sricharan508a58f2011-11-15 09:49:55 -050041#include <asm/arch/omap.h>
Aneesh V16dc7022011-09-08 11:05:49 -040042
43/* Display CPU and Board Info */
44#define CONFIG_DISPLAY_CPUINFO 1
45#define CONFIG_DISPLAY_BOARDINFO 1
46
47/* Clock Defines */
48#define V_OSCK 38400000 /* Clock output from T2 */
49#define V_SCLK V_OSCK
50
51#undef CONFIG_USE_IRQ /* no support for IRQs */
52#define CONFIG_MISC_INIT_R
53
54#define CONFIG_OF_LIBFDT 1
55
56#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
57#define CONFIG_SETUP_MEMORY_TAGS 1
58#define CONFIG_INITRD_TAG 1
59#define CONFIG_REVISION_TAG 1
60
61/*
62 * Size of malloc() pool
63 * Total Size Environment - 128k
64 * Malloc - add 256k
65 */
66#define CONFIG_ENV_SIZE (128 << 10)
67#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (256 << 10))
68/* Vector Base */
69#define CONFIG_SYS_CA9_VECTOR_BASE SRAM_ROM_VECT_BASE
70
71/*
72 * Hardware drivers
73 */
74
75/*
76 * serial port - NS16550 compatible
77 */
78#define V_NS16550_CLK 48000000
79
80#define CONFIG_SYS_NS16550
81#define CONFIG_SYS_NS16550_SERIAL
82#define CONFIG_SYS_NS16550_REG_SIZE (-4)
83#define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
84#define CONFIG_CONS_INDEX 3
85#define CONFIG_SYS_NS16550_COM3 UART3_BASE
86
87#define CONFIG_BAUDRATE 115200
88#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
89 115200}
90/* I2C */
91#define CONFIG_HARD_I2C 1
92#define CONFIG_SYS_I2C_SPEED 100000
93#define CONFIG_SYS_I2C_SLAVE 1
94#define CONFIG_SYS_I2C_BUS 0
95#define CONFIG_SYS_I2C_BUS_SELECT 1
96#define CONFIG_DRIVER_OMAP34XX_I2C 1
97#define CONFIG_I2C_MULTI_BUS 1
98
99/* TWL6030 */
Balaji T K14fa2dd2011-09-08 06:34:57 +0000100#ifndef CONFIG_SPL_BUILD
Aneesh V16dc7022011-09-08 11:05:49 -0400101#define CONFIG_TWL6030_POWER 1
Balaji T K14fa2dd2011-09-08 06:34:57 +0000102#endif
Aneesh V16dc7022011-09-08 11:05:49 -0400103
104/* MMC */
105#define CONFIG_GENERIC_MMC 1
106#define CONFIG_MMC 1
107#define CONFIG_OMAP_HSMMC 1
Aneesh V16dc7022011-09-08 11:05:49 -0400108#define CONFIG_DOS_PARTITION 1
109
110
111/* USB */
112#define CONFIG_MUSB_UDC 1
113#define CONFIG_USB_OMAP3 1
114
115/* USB device configuration */
116#define CONFIG_USB_DEVICE 1
John Rigby51b3a852011-10-18 21:19:17 -0600117#ifndef CONFIG_SPL_USB
Aneesh V16dc7022011-09-08 11:05:49 -0400118#define CONFIG_USB_TTY 1
John Rigby51b3a852011-10-18 21:19:17 -0600119#endif
Aneesh V16dc7022011-09-08 11:05:49 -0400120#define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
121
122/* Flash */
123#define CONFIG_SYS_NO_FLASH 1
124
125/* commands to include */
126#include <config_cmd_default.h>
127
128/* Enabled commands */
129#define CONFIG_CMD_EXT2 /* EXT2 Support */
130#define CONFIG_CMD_FAT /* FAT support */
131#define CONFIG_CMD_I2C /* I2C serial bus support */
132#define CONFIG_CMD_MMC /* MMC support */
133
134/* Disabled commands */
135#undef CONFIG_CMD_NET
136#undef CONFIG_CMD_NFS
137#undef CONFIG_CMD_FPGA /* FPGA configuration Support */
138#undef CONFIG_CMD_IMLS /* List all found images */
139
140/*
141 * Environment setup
142 */
143
144#define CONFIG_BOOTDELAY 3
145
146#define CONFIG_ENV_OVERWRITE
147
148#define CONFIG_EXTRA_ENV_SETTINGS \
149 "loadaddr=0x82000000\0" \
Aneesh Vd71a4912011-11-21 23:38:58 +0000150 "console=ttyO2,115200n8\0" \
Jon Hunterc176dd02012-05-01 10:05:08 +0000151 "fdt_high=0xffffffff\0" \
Aneesh V16dc7022011-09-08 11:05:49 -0400152 "usbtty=cdc_acm\0" \
153 "vram=16M\0" \
154 "mmcdev=0\0" \
155 "mmcroot=/dev/mmcblk0p2 rw\0" \
156 "mmcrootfstype=ext3 rootwait\0" \
157 "mmcargs=setenv bootargs console=${console} " \
158 "vram=${vram} " \
159 "root=${mmcroot} " \
160 "rootfstype=${mmcrootfstype}\0" \
John Rigbyb80fc382011-07-01 00:10:49 +0100161 "bootscr=boot.scr\0" \
162 "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} ${bootscr}\0" \
Aneesh V16dc7022011-09-08 11:05:49 -0400163 "bootscript=echo Running bootscript from mmc${mmcdev} ...; " \
164 "source ${loadaddr}\0" \
John Rigby8ad68ea2012-02-16 08:43:20 -0700165 "preenv=preEnv.txt\0" \
166 "loadpreenv=fatload mmc ${mmcdev} ${loadaddr} ${preenv}\0" \
167 "importpreenv=echo Importing preboot environment from mmc ...; " \
168 "env import -t $loadaddr $filesize\0" \
169 "bootenv=uEnv.txt\0" \
170 "loadbootenv=fatload mmc ${mmcdev} ${loadaddr} ${bootenv}\0" \
John Rigbyb80fc382011-07-01 00:10:49 +0100171 "importbootenv=echo Importing environment from mmc ...; " \
172 "env import -t $loadaddr $filesize\0" \
Aneesh V16dc7022011-09-08 11:05:49 -0400173 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
174 "mmcboot=echo Booting from mmc${mmcdev} ...; " \
175 "run mmcargs; " \
176 "bootm ${loadaddr}\0" \
John Rigbybd753912011-09-19 23:02:52 -0600177 "kernel_addr_r=0x88000000\0" \
178 "ramdisk_addr_r=0x81600000\0" \
179 "pxefile_addr_r=0x86000000\0"
Aneesh V16dc7022011-09-08 11:05:49 -0400180
Robie Basak8b622af2012-02-16 09:02:17 -0700181#ifdef CONFIG_SPL_USB
182#define CONFIG_BOOTCOMMAND \
183 "if usb start; then " \
184 "set autoload no; "\
185 "bootp; "\
186 "pxe get;" \
187 "pxe boot;" \
188 "fi"
189#else
John Rigby8ad68ea2012-02-16 08:43:20 -0700190#define CONFIG_PREBOOT \
191 "echo checking for ${preenv};" \
192 "if mmc rescan ${mmcdev}; then " \
193 "if run loadpreenv; then " \
194 "echo Loaded environment from ${preenv};" \
195 "run importpreenv;" \
196 "if test -n $preenvcmd; then " \
197 "echo Running preenvcmd ...;" \
198 "run preenvcmd;" \
199 "fi;" \
200 "fi; " \
201 "fi"
Aneesh V16dc7022011-09-08 11:05:49 -0400202#define CONFIG_BOOTCOMMAND \
203 "if mmc rescan ${mmcdev}; then " \
John Rigbyb80fc382011-07-01 00:10:49 +0100204 "if run loadbootenv; then " \
205 "echo Loaded environment from ${bootenv};" \
206 "run importbootenv;" \
207 "if test -n $uenvcmd; then " \
208 "echo Running uenvcmd ...;" \
209 "run uenvcmd;" \
210 "fi;" \
211 "elif run loadbootscript; then " \
212 "echo Loaded script from ${bootscr};" \
Aneesh V16dc7022011-09-08 11:05:49 -0400213 "run bootscript; " \
214 "else " \
215 "if run loaduimage; then " \
216 "run mmcboot; " \
217 "fi; " \
218 "fi; " \
John Rigby2c9ca282011-08-15 15:17:03 -0600219 "fi; " \
220 "if usb start; then " \
221 "set autoload no; "\
222 "bootp; "\
223 "pxe get;" \
224 "pxe boot;" \
Aneesh V16dc7022011-09-08 11:05:49 -0400225 "fi"
Robie Basak8b622af2012-02-16 09:02:17 -0700226#endif
Aneesh V16dc7022011-09-08 11:05:49 -0400227
228#define CONFIG_AUTO_COMPLETE 1
229
230/*
231 * Miscellaneous configurable options
232 */
233
John Rigby09b9feb2011-07-01 01:30:45 +0100234#define CONFIG_CMDLINE_EDITING
Aneesh V16dc7022011-09-08 11:05:49 -0400235#define CONFIG_SYS_LONGHELP /* undef to save memory */
236#define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
Aneesh V16dc7022011-09-08 11:05:49 -0400237#define CONFIG_SYS_CBSIZE 512
238/* Print Buffer Size */
239#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
240 sizeof(CONFIG_SYS_PROMPT) + 16)
John Rigby36ba0c62011-09-19 23:04:11 -0600241#define CONFIG_SYS_MAXARGS 32
Aneesh V16dc7022011-09-08 11:05:49 -0400242/* Boot Argument Buffer Size */
243#define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
244
245/*
246 * memtest setup
247 */
248#define CONFIG_SYS_MEMTEST_START 0x80000000
249#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + (32 << 20))
250
251/* Default load address */
252#define CONFIG_SYS_LOAD_ADDR 0x80000000
253
254/* Use General purpose timer 1 */
255#define CONFIG_SYS_TIMERBASE GPT2_BASE
256#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
257#define CONFIG_SYS_HZ 1000
258
259/*
260 * Stack sizes
261 *
262 * The stack sizes are set up in start.S using the settings below
263 */
264#define CONFIG_STACKSIZE (128 << 10) /* Regular stack */
265#ifdef CONFIG_USE_IRQ
266#define CONFIG_STACKSIZE_IRQ (4 << 10) /* IRQ stack */
267#define CONFIG_STACKSIZE_FIQ (4 << 10) /* FIQ stack */
268#endif
269
270/*
271 * SDRAM Memory Map
272 * Even though we use two CS all the memory
273 * is mapped to one contiguous block
274 */
275#define CONFIG_NR_DRAM_BANKS 1
276
277#define CONFIG_SYS_SDRAM_BASE 0x80000000
278#define CONFIG_SYS_INIT_RAM_ADDR 0x4030D800
279#define CONFIG_SYS_INIT_RAM_SIZE 0x800
280#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
281 CONFIG_SYS_INIT_RAM_SIZE - \
282 GENERATED_GBL_DATA_SIZE)
283
284#ifndef CONFIG_SYS_L2CACHE_OFF
285#define CONFIG_SYS_L2_PL310 1
286#define CONFIG_SYS_PL310_BASE 0x48242000
287#endif
Aneesh V8e408522011-11-21 23:38:59 +0000288#define CONFIG_SYS_CACHELINE_SIZE 32
Aneesh V16dc7022011-09-08 11:05:49 -0400289
290/* Defines for SDRAM init */
SRICHARAN R8e706912011-09-27 01:43:18 +0000291#define CONFIG_SYS_EMIF_PRECALCULATED_TIMING_REGS
292
Aneesh V16dc7022011-09-08 11:05:49 -0400293#ifndef CONFIG_SYS_EMIF_PRECALCULATED_TIMING_REGS
294#define CONFIG_SYS_AUTOMATIC_SDRAM_DETECTION
295#define CONFIG_SYS_DEFAULT_LPDDR2_TIMINGS
296#endif
297
298/* Defines for SPL */
299#define CONFIG_SPL
John Rigby392394a2011-09-22 21:55:14 -0600300#define CONFIG_SPL_TEXT_BASE 0x40303080
Aneesh V16dc7022011-09-08 11:05:49 -0400301#define CONFIG_SPL_MAX_SIZE (38 * 1024)
302#define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK
303
Aneesh V2d01dd92011-10-21 12:29:34 -0400304/*
Aneesh V2d01dd92011-10-21 12:29:34 -0400305 * 64 bytes before this address should be set aside for u-boot.img's
Aneesh Vf6ddfdd2011-11-21 23:39:04 +0000306 * header. That is 80E7FFC0--0x80E80000 should not be used for any
Aneesh V2d01dd92011-10-21 12:29:34 -0400307 * other needs.
308 */
Aneesh Vf6ddfdd2011-11-21 23:39:04 +0000309#define CONFIG_SYS_TEXT_BASE 0x80E80000
Aneesh V2d01dd92011-10-21 12:29:34 -0400310
Aneesh Vf6ddfdd2011-11-21 23:39:04 +0000311/*
312 * BSS and malloc area 64MB into memory to allow enough
313 * space for the kernel at the beginning of memory
314 */
315#define CONFIG_SPL_BSS_START_ADDR 0x84000000
316#define CONFIG_SPL_BSS_MAX_SIZE 0x100000 /* 1 MB */
317#define CONFIG_SYS_SPL_MALLOC_START 0x84100000
318#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 /* 1 MB */
Aneesh V16dc7022011-09-08 11:05:49 -0400319
320#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 /* address 0x60000 */
321#define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x200 /* 256 KB */
322#define CONFIG_SYS_MMC_SD_FAT_BOOT_PARTITION 1
323#define CONFIG_SPL_FAT_LOAD_PAYLOAD_NAME "u-boot.img"
324
325#define CONFIG_SPL_LIBCOMMON_SUPPORT
326#define CONFIG_SPL_LIBDISK_SUPPORT
327#define CONFIG_SPL_I2C_SUPPORT
John Rigby51b3a852011-10-18 21:19:17 -0600328/*
329 * TODO: Fix this:
330 * Because of spl image size issues, usb peripheral boot
331 * and mmc/fat boot can not be enabled at the same time
332 */
333#ifdef CONFIG_SPL_USB
334#define CONFIG_SPL_DSU_SUPPORT
335#define CONFIG_SPL_USB_SUPPORT
336#define CONFIG_SPL_MUSB_SUPPORT
337#else
Aneesh V16dc7022011-09-08 11:05:49 -0400338#define CONFIG_SPL_MMC_SUPPORT
339#define CONFIG_SPL_FAT_SUPPORT
John Rigbydf4985e2011-10-21 11:43:36 -0600340#endif
Aneesh V16dc7022011-09-08 11:05:49 -0400341#define CONFIG_SPL_LIBGENERIC_SUPPORT
342#define CONFIG_SPL_SERIAL_SUPPORT
Thomas Weberd1df0fd2012-05-14 10:28:54 +0000343#define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds"
Aneesh V16dc7022011-09-08 11:05:49 -0400344
Aneesh V20c63122012-03-08 07:20:22 +0000345#define CONFIG_SYS_THUMB_BUILD
346
Aneesh V16dc7022011-09-08 11:05:49 -0400347#endif /* __CONFIG_OMAP4_COMMON_H */