aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 1 | /* |
| 2 | * QEMU MIPS Jazz support |
| 3 | * |
| 4 | * Copyright (c) 2007-2008 Hervé Poussineau |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
| 7 | * of this software and associated documentation files (the "Software"), to deal |
| 8 | * in the Software without restriction, including without limitation the rights |
| 9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell |
| 10 | * copies of the Software, and to permit persons to whom the Software is |
| 11 | * furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice shall be included in |
| 14 | * all copies or substantial portions of the Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, |
| 21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN |
| 22 | * THE SOFTWARE. |
| 23 | */ |
| 24 | |
| 25 | #include "hw.h" |
| 26 | #include "mips.h" |
Blue Swirl | b970ea8 | 2010-03-27 07:26:16 +0000 | [diff] [blame] | 27 | #include "mips_cpudevs.h" |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 28 | #include "pc.h" |
| 29 | #include "isa.h" |
| 30 | #include "fdc.h" |
| 31 | #include "sysemu.h" |
Isaku Yamahata | 0dfa5ef | 2011-01-21 19:53:45 +0900 | [diff] [blame] | 32 | #include "arch_init.h" |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 33 | #include "boards.h" |
| 34 | #include "net.h" |
Gerd Hoffmann | 1cd3af5 | 2009-10-30 09:53:59 +0100 | [diff] [blame] | 35 | #include "esp.h" |
Paul Brook | bba831e | 2009-05-19 14:52:42 +0100 | [diff] [blame] | 36 | #include "mips-bios.h" |
Blue Swirl | ca20cf3 | 2009-09-20 14:58:02 +0000 | [diff] [blame] | 37 | #include "loader.h" |
Isaku Yamahata | 1d914fa | 2010-05-14 16:29:17 +0900 | [diff] [blame] | 38 | #include "mc146818rtc.h" |
Blue Swirl | 2446333 | 2010-08-24 15:22:24 +0000 | [diff] [blame] | 39 | #include "blockdev.h" |
Hervé Poussineau | cd3e240 | 2011-07-18 23:34:22 +0200 | [diff] [blame] | 40 | #include "sysbus.h" |
Avi Kivity | be20f9e | 2011-08-15 17:17:37 +0300 | [diff] [blame] | 41 | #include "exec-memory.h" |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 42 | |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 43 | enum jazz_model_e |
| 44 | { |
| 45 | JAZZ_MAGNUM, |
aurel32 | c171148 | 2008-04-08 19:51:06 +0000 | [diff] [blame] | 46 | JAZZ_PICA61, |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 47 | }; |
| 48 | |
| 49 | static void main_cpu_reset(void *opaque) |
| 50 | { |
| 51 | CPUState *env = opaque; |
| 52 | cpu_reset(env); |
| 53 | } |
| 54 | |
Avi Kivity | 60581b3 | 2011-08-08 21:59:19 +0300 | [diff] [blame] | 55 | static uint64_t rtc_read(void *opaque, target_phys_addr_t addr, unsigned size) |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 56 | { |
Blue Swirl | afcea8c | 2009-09-20 16:05:47 +0000 | [diff] [blame] | 57 | return cpu_inw(0x71); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 58 | } |
| 59 | |
Avi Kivity | 60581b3 | 2011-08-08 21:59:19 +0300 | [diff] [blame] | 60 | static void rtc_write(void *opaque, target_phys_addr_t addr, |
| 61 | uint64_t val, unsigned size) |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 62 | { |
Blue Swirl | afcea8c | 2009-09-20 16:05:47 +0000 | [diff] [blame] | 63 | cpu_outw(0x71, val & 0xff); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 64 | } |
| 65 | |
Avi Kivity | 60581b3 | 2011-08-08 21:59:19 +0300 | [diff] [blame] | 66 | static const MemoryRegionOps rtc_ops = { |
| 67 | .read = rtc_read, |
| 68 | .write = rtc_write, |
| 69 | .endianness = DEVICE_NATIVE_ENDIAN, |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 70 | }; |
| 71 | |
Avi Kivity | 60581b3 | 2011-08-08 21:59:19 +0300 | [diff] [blame] | 72 | static uint64_t dma_dummy_read(void *opaque, target_phys_addr_t addr, |
| 73 | unsigned size) |
| 74 | { |
| 75 | /* Nothing to do. That is only to ensure that |
| 76 | * the current DMA acknowledge cycle is completed. */ |
| 77 | return 0xff; |
| 78 | } |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 79 | |
Avi Kivity | 60581b3 | 2011-08-08 21:59:19 +0300 | [diff] [blame] | 80 | static void dma_dummy_write(void *opaque, target_phys_addr_t addr, |
| 81 | uint64_t val, unsigned size) |
aurel32 | c6945b1 | 2009-01-01 13:03:36 +0000 | [diff] [blame] | 82 | { |
| 83 | /* Nothing to do. That is only to ensure that |
| 84 | * the current DMA acknowledge cycle is completed. */ |
| 85 | } |
| 86 | |
Avi Kivity | 60581b3 | 2011-08-08 21:59:19 +0300 | [diff] [blame] | 87 | static const MemoryRegionOps dma_dummy_ops = { |
| 88 | .read = dma_dummy_read, |
| 89 | .write = dma_dummy_write, |
| 90 | .endianness = DEVICE_NATIVE_ENDIAN, |
aurel32 | c6945b1 | 2009-01-01 13:03:36 +0000 | [diff] [blame] | 91 | }; |
| 92 | |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 93 | #define MAGNUM_BIOS_SIZE_MAX 0x7e000 |
| 94 | #define MAGNUM_BIOS_SIZE (BIOS_SIZE < MAGNUM_BIOS_SIZE_MAX ? BIOS_SIZE : MAGNUM_BIOS_SIZE_MAX) |
| 95 | |
Blue Swirl | 4556bd8 | 2010-05-22 08:00:52 +0000 | [diff] [blame] | 96 | static void cpu_request_exit(void *opaque, int irq, int level) |
| 97 | { |
| 98 | CPUState *env = cpu_single_env; |
| 99 | |
| 100 | if (env && level) { |
| 101 | cpu_exit(env); |
| 102 | } |
| 103 | } |
| 104 | |
Richard Henderson | c2d0d01 | 2011-08-10 15:28:11 -0700 | [diff] [blame] | 105 | static void mips_jazz_init(MemoryRegion *address_space, |
| 106 | MemoryRegion *address_space_io, |
| 107 | ram_addr_t ram_size, |
| 108 | const char *cpu_model, |
| 109 | enum jazz_model_e jazz_model) |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 110 | { |
Paul Brook | 5cea859 | 2009-05-30 00:52:44 +0100 | [diff] [blame] | 111 | char *filename; |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 112 | int bios_size, n; |
| 113 | CPUState *env; |
| 114 | qemu_irq *rc4030, *i8259; |
aurel32 | c6945b1 | 2009-01-01 13:03:36 +0000 | [diff] [blame] | 115 | rc4030_dma *dmas; |
aurel32 | 68238a9 | 2009-04-10 21:26:55 +0000 | [diff] [blame] | 116 | void* rc4030_opaque; |
Avi Kivity | 60581b3 | 2011-08-08 21:59:19 +0300 | [diff] [blame] | 117 | MemoryRegion *rtc = g_new(MemoryRegion, 1); |
Richard Henderson | dbff76a | 2011-08-10 15:28:17 -0700 | [diff] [blame] | 118 | MemoryRegion *i8042 = g_new(MemoryRegion, 1); |
Avi Kivity | 60581b3 | 2011-08-08 21:59:19 +0300 | [diff] [blame] | 119 | MemoryRegion *dma_dummy = g_new(MemoryRegion, 1); |
aurel32 | a65f56e | 2009-04-15 14:57:54 +0000 | [diff] [blame] | 120 | NICInfo *nd; |
Hervé Poussineau | cd3e240 | 2011-07-18 23:34:22 +0200 | [diff] [blame] | 121 | DeviceState *dev; |
| 122 | SysBusDevice *sysbus; |
Blue Swirl | 64d7e9a | 2011-02-13 19:54:40 +0000 | [diff] [blame] | 123 | ISADevice *pit; |
Gerd Hoffmann | fd8014e | 2009-09-22 13:53:18 +0200 | [diff] [blame] | 124 | DriveInfo *fds[MAX_FD]; |
Blue Swirl | 73d7434 | 2010-09-11 16:38:33 +0000 | [diff] [blame] | 125 | qemu_irq esp_reset, dma_enable; |
Blue Swirl | 4556bd8 | 2010-05-22 08:00:52 +0000 | [diff] [blame] | 126 | qemu_irq *cpu_exit_irq; |
Avi Kivity | 60581b3 | 2011-08-08 21:59:19 +0300 | [diff] [blame] | 127 | MemoryRegion *ram = g_new(MemoryRegion, 1); |
| 128 | MemoryRegion *bios = g_new(MemoryRegion, 1); |
| 129 | MemoryRegion *bios2 = g_new(MemoryRegion, 1); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 130 | |
| 131 | /* init CPUs */ |
| 132 | if (cpu_model == NULL) { |
| 133 | #ifdef TARGET_MIPS64 |
| 134 | cpu_model = "R4000"; |
| 135 | #else |
| 136 | /* FIXME: All wrong, this maybe should be R3000 for the older JAZZs. */ |
| 137 | cpu_model = "24Kf"; |
| 138 | #endif |
| 139 | } |
| 140 | env = cpu_init(cpu_model); |
| 141 | if (!env) { |
| 142 | fprintf(stderr, "Unable to find CPU definition\n"); |
| 143 | exit(1); |
| 144 | } |
Jan Kiszka | a08d436 | 2009-06-27 09:25:07 +0200 | [diff] [blame] | 145 | qemu_register_reset(main_cpu_reset, env); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 146 | |
| 147 | /* allocate RAM */ |
Avi Kivity | 60581b3 | 2011-08-08 21:59:19 +0300 | [diff] [blame] | 148 | memory_region_init_ram(ram, NULL, "mips_jazz.ram", ram_size); |
| 149 | memory_region_add_subregion(address_space, 0, ram); |
pbrook | dcac967 | 2009-04-09 20:05:49 +0000 | [diff] [blame] | 150 | |
Avi Kivity | 60581b3 | 2011-08-08 21:59:19 +0300 | [diff] [blame] | 151 | memory_region_init_ram(bios, NULL, "mips_jazz.bios", MAGNUM_BIOS_SIZE); |
| 152 | memory_region_set_readonly(bios, true); |
| 153 | memory_region_init_alias(bios2, "mips_jazz.bios", bios, |
| 154 | 0, MAGNUM_BIOS_SIZE); |
| 155 | memory_region_add_subregion(address_space, 0x1fc00000LL, bios); |
| 156 | memory_region_add_subregion(address_space, 0xfff00000LL, bios2); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 157 | |
| 158 | /* load the BIOS image. */ |
aurel32 | c6945b1 | 2009-01-01 13:03:36 +0000 | [diff] [blame] | 159 | if (bios_name == NULL) |
| 160 | bios_name = BIOS_FILENAME; |
Paul Brook | 5cea859 | 2009-05-30 00:52:44 +0100 | [diff] [blame] | 161 | filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); |
| 162 | if (filename) { |
| 163 | bios_size = load_image_targphys(filename, 0xfff00000LL, |
| 164 | MAGNUM_BIOS_SIZE); |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 165 | g_free(filename); |
Paul Brook | 5cea859 | 2009-05-30 00:52:44 +0100 | [diff] [blame] | 166 | } else { |
| 167 | bios_size = -1; |
| 168 | } |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 169 | if (bios_size < 0 || bios_size > MAGNUM_BIOS_SIZE) { |
| 170 | fprintf(stderr, "qemu: Could not load MIPS bios '%s'\n", |
Paul Brook | 5cea859 | 2009-05-30 00:52:44 +0100 | [diff] [blame] | 171 | bios_name); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 172 | exit(1); |
| 173 | } |
| 174 | |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 175 | /* Init CPU internal devices */ |
| 176 | cpu_mips_irq_init_cpu(env); |
| 177 | cpu_mips_clock_init(env); |
| 178 | |
| 179 | /* Chipset */ |
aurel32 | 68238a9 | 2009-04-10 21:26:55 +0000 | [diff] [blame] | 180 | rc4030_opaque = rc4030_init(env->irq[6], env->irq[3], &rc4030, &dmas); |
Avi Kivity | 60581b3 | 2011-08-08 21:59:19 +0300 | [diff] [blame] | 181 | memory_region_init_io(dma_dummy, &dma_dummy_ops, NULL, "dummy_dma", 0x1000); |
| 182 | memory_region_add_subregion(address_space, 0x8000d000, dma_dummy); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 183 | |
| 184 | /* ISA devices */ |
Richard Henderson | c2d0d01 | 2011-08-10 15:28:11 -0700 | [diff] [blame] | 185 | isa_bus_new(NULL, address_space_io); |
Avi Kivity | e155c99b | 2011-09-18 16:13:38 +0300 | [diff] [blame] | 186 | i8259 = i8259_init(env->irq[4]); |
Roy Tam | 5041fcc | 2009-10-15 22:07:12 +0800 | [diff] [blame] | 187 | isa_bus_irqs(i8259); |
Blue Swirl | 4556bd8 | 2010-05-22 08:00:52 +0000 | [diff] [blame] | 188 | cpu_exit_irq = qemu_allocate_irqs(cpu_request_exit, NULL, 1); |
| 189 | DMA_init(0, cpu_exit_irq); |
Blue Swirl | 64d7e9a | 2011-02-13 19:54:40 +0000 | [diff] [blame] | 190 | pit = pit_init(0x40, 0); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 191 | pcspk_init(pit); |
| 192 | |
| 193 | /* ISA IO space at 0x90000000 */ |
Alexander Graf | 968d683 | 2010-12-08 12:05:49 +0100 | [diff] [blame] | 194 | isa_mmio_init(0x90000000, 0x01000000); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 195 | isa_mem_base = 0x11000000; |
| 196 | |
| 197 | /* Video card */ |
| 198 | switch (jazz_model) { |
| 199 | case JAZZ_MAGNUM: |
Hervé Poussineau | 97a3f6f | 2011-08-26 21:20:12 +0200 | [diff] [blame] | 200 | dev = qdev_create(NULL, "sysbus-g364"); |
| 201 | qdev_init_nofail(dev); |
| 202 | sysbus = sysbus_from_qdev(dev); |
| 203 | sysbus_mmio_map(sysbus, 0, 0x60080000); |
| 204 | sysbus_mmio_map(sysbus, 1, 0x40000000); |
| 205 | sysbus_connect_irq(sysbus, 0, rc4030[3]); |
| 206 | { |
| 207 | /* Simple ROM, so user doesn't have to provide one */ |
Avi Kivity | 60581b3 | 2011-08-08 21:59:19 +0300 | [diff] [blame] | 208 | MemoryRegion *rom_mr = g_new(MemoryRegion, 1); |
| 209 | memory_region_init_ram(rom_mr, NULL, "g364fb.rom", 0x80000); |
| 210 | memory_region_set_readonly(rom_mr, true); |
| 211 | uint8_t *rom = memory_region_get_ram_ptr(rom_mr); |
| 212 | memory_region_add_subregion(address_space, 0x60000000, rom_mr); |
Hervé Poussineau | 97a3f6f | 2011-08-26 21:20:12 +0200 | [diff] [blame] | 213 | rom[0] = 0x10; /* Mips G364 */ |
| 214 | } |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 215 | break; |
aurel32 | c171148 | 2008-04-08 19:51:06 +0000 | [diff] [blame] | 216 | case JAZZ_PICA61: |
Avi Kivity | be20f9e | 2011-08-15 17:17:37 +0300 | [diff] [blame] | 217 | isa_vga_mm_init(0x40000000, 0x60000000, 0, get_system_memory()); |
aurel32 | c171148 | 2008-04-08 19:51:06 +0000 | [diff] [blame] | 218 | break; |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 219 | default: |
| 220 | break; |
| 221 | } |
| 222 | |
| 223 | /* Network controller */ |
aurel32 | a65f56e | 2009-04-15 14:57:54 +0000 | [diff] [blame] | 224 | for (n = 0; n < nb_nics; n++) { |
| 225 | nd = &nd_table[n]; |
| 226 | if (!nd->model) |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 227 | nd->model = g_strdup("dp83932"); |
aurel32 | a65f56e | 2009-04-15 14:57:54 +0000 | [diff] [blame] | 228 | if (strcmp(nd->model, "dp83932") == 0) { |
| 229 | dp83932_init(nd, 0x80001000, 2, rc4030[4], |
| 230 | rc4030_opaque, rc4030_dma_memory_rw); |
| 231 | break; |
| 232 | } else if (strcmp(nd->model, "?") == 0) { |
| 233 | fprintf(stderr, "qemu: Supported NICs: dp83932\n"); |
| 234 | exit(1); |
| 235 | } else { |
| 236 | fprintf(stderr, "qemu: Unsupported NIC: %s\n", nd->model); |
| 237 | exit(1); |
| 238 | } |
| 239 | } |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 240 | |
| 241 | /* SCSI adapter */ |
Paul Brook | cfb9de9 | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 242 | esp_init(0x80002000, 0, |
| 243 | rc4030_dma_read, rc4030_dma_write, dmas[0], |
Blue Swirl | 73d7434 | 2010-09-11 16:38:33 +0000 | [diff] [blame] | 244 | rc4030[5], &esp_reset, &dma_enable); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 245 | |
| 246 | /* Floppy */ |
| 247 | if (drive_get_max_bus(IF_FLOPPY) >= MAX_FD) { |
| 248 | fprintf(stderr, "qemu: too many floppy drives\n"); |
| 249 | exit(1); |
| 250 | } |
| 251 | for (n = 0; n < MAX_FD; n++) { |
Gerd Hoffmann | fd8014e | 2009-09-22 13:53:18 +0200 | [diff] [blame] | 252 | fds[n] = drive_get(IF_FLOPPY, 0, n); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 253 | } |
Gerd Hoffmann | 2091ba2 | 2009-08-14 11:36:14 +0200 | [diff] [blame] | 254 | fdctrl_init_sysbus(rc4030[1], 0, 0x80003000, fds); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 255 | |
| 256 | /* Real time clock */ |
Jan Kiszka | 7d932df | 2010-06-13 14:15:40 +0200 | [diff] [blame] | 257 | rtc_init(1980, NULL); |
Avi Kivity | 60581b3 | 2011-08-08 21:59:19 +0300 | [diff] [blame] | 258 | memory_region_init_io(rtc, &rtc_ops, NULL, "rtc", 0x1000); |
| 259 | memory_region_add_subregion(address_space, 0x80004000, rtc); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 260 | |
| 261 | /* Keyboard (i8042) */ |
Richard Henderson | dbff76a | 2011-08-10 15:28:17 -0700 | [diff] [blame] | 262 | i8042_mm_init(rc4030[6], rc4030[7], i8042, 0x1000, 0x1); |
| 263 | memory_region_add_subregion(address_space, 0x80005000, i8042); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 264 | |
| 265 | /* Serial ports */ |
Blue Swirl | 2d48377 | 2010-03-21 19:47:11 +0000 | [diff] [blame] | 266 | if (serial_hds[0]) { |
Richard Henderson | 39186d8 | 2011-08-11 16:07:16 -0700 | [diff] [blame] | 267 | serial_mm_init(address_space, 0x80006000, 0, rc4030[8], 8000000/16, |
| 268 | serial_hds[0], DEVICE_NATIVE_ENDIAN); |
Blue Swirl | 2d48377 | 2010-03-21 19:47:11 +0000 | [diff] [blame] | 269 | } |
| 270 | if (serial_hds[1]) { |
Richard Henderson | 39186d8 | 2011-08-11 16:07:16 -0700 | [diff] [blame] | 271 | serial_mm_init(address_space, 0x80007000, 0, rc4030[9], 8000000/16, |
| 272 | serial_hds[1], DEVICE_NATIVE_ENDIAN); |
Blue Swirl | 2d48377 | 2010-03-21 19:47:11 +0000 | [diff] [blame] | 273 | } |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 274 | |
| 275 | /* Parallel port */ |
| 276 | if (parallel_hds[0]) |
| 277 | parallel_mm_init(0x80008000, 0, rc4030[0], parallel_hds[0]); |
| 278 | |
| 279 | /* Sound card */ |
| 280 | /* FIXME: missing Jazz sound at 0x8000c000, rc4030[2] */ |
Isaku Yamahata | 0dfa5ef | 2011-01-21 19:53:45 +0900 | [diff] [blame] | 281 | audio_init(i8259, NULL); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 282 | |
Hervé Poussineau | cd3e240 | 2011-07-18 23:34:22 +0200 | [diff] [blame] | 283 | /* NVRAM */ |
| 284 | dev = qdev_create(NULL, "ds1225y"); |
| 285 | qdev_init_nofail(dev); |
| 286 | sysbus = sysbus_from_qdev(dev); |
| 287 | sysbus_mmio_map(sysbus, 0, 0x80009000); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 288 | |
| 289 | /* LED indicator */ |
aliguori | 3023f33 | 2009-01-16 19:04:14 +0000 | [diff] [blame] | 290 | jazz_led_init(0x8000f000); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 291 | } |
| 292 | |
| 293 | static |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 294 | void mips_magnum_init (ram_addr_t ram_size, |
aliguori | 3023f33 | 2009-01-16 19:04:14 +0000 | [diff] [blame] | 295 | const char *boot_device, |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 296 | const char *kernel_filename, const char *kernel_cmdline, |
| 297 | const char *initrd_filename, const char *cpu_model) |
| 298 | { |
Richard Henderson | c2d0d01 | 2011-08-10 15:28:11 -0700 | [diff] [blame] | 299 | mips_jazz_init(get_system_memory(), get_system_io(), |
| 300 | ram_size, cpu_model, JAZZ_MAGNUM); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 301 | } |
| 302 | |
aurel32 | c171148 | 2008-04-08 19:51:06 +0000 | [diff] [blame] | 303 | static |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 304 | void mips_pica61_init (ram_addr_t ram_size, |
aliguori | 3023f33 | 2009-01-16 19:04:14 +0000 | [diff] [blame] | 305 | const char *boot_device, |
aurel32 | c171148 | 2008-04-08 19:51:06 +0000 | [diff] [blame] | 306 | const char *kernel_filename, const char *kernel_cmdline, |
| 307 | const char *initrd_filename, const char *cpu_model) |
| 308 | { |
Richard Henderson | c2d0d01 | 2011-08-10 15:28:11 -0700 | [diff] [blame] | 309 | mips_jazz_init(get_system_memory(), get_system_io(), |
| 310 | ram_size, cpu_model, JAZZ_PICA61); |
aurel32 | c171148 | 2008-04-08 19:51:06 +0000 | [diff] [blame] | 311 | } |
| 312 | |
Anthony Liguori | f80f9ec | 2009-05-20 18:38:09 -0500 | [diff] [blame] | 313 | static QEMUMachine mips_magnum_machine = { |
ths | eec2743 | 2008-08-13 13:01:28 +0000 | [diff] [blame] | 314 | .name = "magnum", |
| 315 | .desc = "MIPS Magnum", |
| 316 | .init = mips_magnum_init, |
aurel32 | c6945b1 | 2009-01-01 13:03:36 +0000 | [diff] [blame] | 317 | .use_scsi = 1, |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 318 | }; |
aurel32 | c171148 | 2008-04-08 19:51:06 +0000 | [diff] [blame] | 319 | |
Anthony Liguori | f80f9ec | 2009-05-20 18:38:09 -0500 | [diff] [blame] | 320 | static QEMUMachine mips_pica61_machine = { |
ths | eec2743 | 2008-08-13 13:01:28 +0000 | [diff] [blame] | 321 | .name = "pica61", |
| 322 | .desc = "Acer Pica 61", |
| 323 | .init = mips_pica61_init, |
aurel32 | c6945b1 | 2009-01-01 13:03:36 +0000 | [diff] [blame] | 324 | .use_scsi = 1, |
aurel32 | c171148 | 2008-04-08 19:51:06 +0000 | [diff] [blame] | 325 | }; |
Anthony Liguori | f80f9ec | 2009-05-20 18:38:09 -0500 | [diff] [blame] | 326 | |
| 327 | static void mips_jazz_machine_init(void) |
| 328 | { |
| 329 | qemu_register_machine(&mips_magnum_machine); |
| 330 | qemu_register_machine(&mips_pica61_machine); |
| 331 | } |
| 332 | |
| 333 | machine_init(mips_jazz_machine_init); |