blob: 14beea2d64b5b760b0797f45baeeb6e27af8bd5c [file] [log] [blame]
aurel324ce7ff62008-04-07 19:47:14 +00001/*
2 * QEMU MIPS Jazz support
3 *
4 * Copyright (c) 2007-2008 Hervé Poussineau
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24
25#include "hw.h"
26#include "mips.h"
Blue Swirlb970ea82010-03-27 07:26:16 +000027#include "mips_cpudevs.h"
aurel324ce7ff62008-04-07 19:47:14 +000028#include "pc.h"
29#include "isa.h"
30#include "fdc.h"
31#include "sysemu.h"
Isaku Yamahata0dfa5ef2011-01-21 19:53:45 +090032#include "arch_init.h"
aurel324ce7ff62008-04-07 19:47:14 +000033#include "boards.h"
34#include "net.h"
Gerd Hoffmann1cd3af52009-10-30 09:53:59 +010035#include "esp.h"
Paul Brookbba831e2009-05-19 14:52:42 +010036#include "mips-bios.h"
Blue Swirlca20cf32009-09-20 14:58:02 +000037#include "loader.h"
Isaku Yamahata1d914fa2010-05-14 16:29:17 +090038#include "mc146818rtc.h"
Blue Swirl24463332010-08-24 15:22:24 +000039#include "blockdev.h"
Hervé Poussineaucd3e2402011-07-18 23:34:22 +020040#include "sysbus.h"
Avi Kivitybe20f9e2011-08-15 17:17:37 +030041#include "exec-memory.h"
aurel324ce7ff62008-04-07 19:47:14 +000042
aurel324ce7ff62008-04-07 19:47:14 +000043enum jazz_model_e
44{
45 JAZZ_MAGNUM,
aurel32c1711482008-04-08 19:51:06 +000046 JAZZ_PICA61,
aurel324ce7ff62008-04-07 19:47:14 +000047};
48
49static void main_cpu_reset(void *opaque)
50{
51 CPUState *env = opaque;
52 cpu_reset(env);
53}
54
Avi Kivity60581b32011-08-08 21:59:19 +030055static uint64_t rtc_read(void *opaque, target_phys_addr_t addr, unsigned size)
aurel324ce7ff62008-04-07 19:47:14 +000056{
Blue Swirlafcea8c2009-09-20 16:05:47 +000057 return cpu_inw(0x71);
aurel324ce7ff62008-04-07 19:47:14 +000058}
59
Avi Kivity60581b32011-08-08 21:59:19 +030060static void rtc_write(void *opaque, target_phys_addr_t addr,
61 uint64_t val, unsigned size)
aurel324ce7ff62008-04-07 19:47:14 +000062{
Blue Swirlafcea8c2009-09-20 16:05:47 +000063 cpu_outw(0x71, val & 0xff);
aurel324ce7ff62008-04-07 19:47:14 +000064}
65
Avi Kivity60581b32011-08-08 21:59:19 +030066static const MemoryRegionOps rtc_ops = {
67 .read = rtc_read,
68 .write = rtc_write,
69 .endianness = DEVICE_NATIVE_ENDIAN,
aurel324ce7ff62008-04-07 19:47:14 +000070};
71
Avi Kivity60581b32011-08-08 21:59:19 +030072static uint64_t dma_dummy_read(void *opaque, target_phys_addr_t addr,
73 unsigned size)
74{
75 /* Nothing to do. That is only to ensure that
76 * the current DMA acknowledge cycle is completed. */
77 return 0xff;
78}
aurel324ce7ff62008-04-07 19:47:14 +000079
Avi Kivity60581b32011-08-08 21:59:19 +030080static void dma_dummy_write(void *opaque, target_phys_addr_t addr,
81 uint64_t val, unsigned size)
aurel32c6945b12009-01-01 13:03:36 +000082{
83 /* Nothing to do. That is only to ensure that
84 * the current DMA acknowledge cycle is completed. */
85}
86
Avi Kivity60581b32011-08-08 21:59:19 +030087static const MemoryRegionOps dma_dummy_ops = {
88 .read = dma_dummy_read,
89 .write = dma_dummy_write,
90 .endianness = DEVICE_NATIVE_ENDIAN,
aurel32c6945b12009-01-01 13:03:36 +000091};
92
aurel324ce7ff62008-04-07 19:47:14 +000093#define MAGNUM_BIOS_SIZE_MAX 0x7e000
94#define MAGNUM_BIOS_SIZE (BIOS_SIZE < MAGNUM_BIOS_SIZE_MAX ? BIOS_SIZE : MAGNUM_BIOS_SIZE_MAX)
95
Blue Swirl4556bd82010-05-22 08:00:52 +000096static void cpu_request_exit(void *opaque, int irq, int level)
97{
98 CPUState *env = cpu_single_env;
99
100 if (env && level) {
101 cpu_exit(env);
102 }
103}
104
Richard Hendersonc2d0d012011-08-10 15:28:11 -0700105static void mips_jazz_init(MemoryRegion *address_space,
106 MemoryRegion *address_space_io,
107 ram_addr_t ram_size,
108 const char *cpu_model,
109 enum jazz_model_e jazz_model)
aurel324ce7ff62008-04-07 19:47:14 +0000110{
Paul Brook5cea8592009-05-30 00:52:44 +0100111 char *filename;
aurel324ce7ff62008-04-07 19:47:14 +0000112 int bios_size, n;
113 CPUState *env;
114 qemu_irq *rc4030, *i8259;
aurel32c6945b12009-01-01 13:03:36 +0000115 rc4030_dma *dmas;
aurel3268238a92009-04-10 21:26:55 +0000116 void* rc4030_opaque;
Avi Kivity60581b32011-08-08 21:59:19 +0300117 MemoryRegion *rtc = g_new(MemoryRegion, 1);
Richard Hendersondbff76a2011-08-10 15:28:17 -0700118 MemoryRegion *i8042 = g_new(MemoryRegion, 1);
Avi Kivity60581b32011-08-08 21:59:19 +0300119 MemoryRegion *dma_dummy = g_new(MemoryRegion, 1);
aurel32a65f56e2009-04-15 14:57:54 +0000120 NICInfo *nd;
Hervé Poussineaucd3e2402011-07-18 23:34:22 +0200121 DeviceState *dev;
122 SysBusDevice *sysbus;
Blue Swirl64d7e9a2011-02-13 19:54:40 +0000123 ISADevice *pit;
Gerd Hoffmannfd8014e2009-09-22 13:53:18 +0200124 DriveInfo *fds[MAX_FD];
Blue Swirl73d74342010-09-11 16:38:33 +0000125 qemu_irq esp_reset, dma_enable;
Blue Swirl4556bd82010-05-22 08:00:52 +0000126 qemu_irq *cpu_exit_irq;
Avi Kivity60581b32011-08-08 21:59:19 +0300127 MemoryRegion *ram = g_new(MemoryRegion, 1);
128 MemoryRegion *bios = g_new(MemoryRegion, 1);
129 MemoryRegion *bios2 = g_new(MemoryRegion, 1);
aurel324ce7ff62008-04-07 19:47:14 +0000130
131 /* init CPUs */
132 if (cpu_model == NULL) {
133#ifdef TARGET_MIPS64
134 cpu_model = "R4000";
135#else
136 /* FIXME: All wrong, this maybe should be R3000 for the older JAZZs. */
137 cpu_model = "24Kf";
138#endif
139 }
140 env = cpu_init(cpu_model);
141 if (!env) {
142 fprintf(stderr, "Unable to find CPU definition\n");
143 exit(1);
144 }
Jan Kiszkaa08d4362009-06-27 09:25:07 +0200145 qemu_register_reset(main_cpu_reset, env);
aurel324ce7ff62008-04-07 19:47:14 +0000146
147 /* allocate RAM */
Avi Kivity60581b32011-08-08 21:59:19 +0300148 memory_region_init_ram(ram, NULL, "mips_jazz.ram", ram_size);
149 memory_region_add_subregion(address_space, 0, ram);
pbrookdcac9672009-04-09 20:05:49 +0000150
Avi Kivity60581b32011-08-08 21:59:19 +0300151 memory_region_init_ram(bios, NULL, "mips_jazz.bios", MAGNUM_BIOS_SIZE);
152 memory_region_set_readonly(bios, true);
153 memory_region_init_alias(bios2, "mips_jazz.bios", bios,
154 0, MAGNUM_BIOS_SIZE);
155 memory_region_add_subregion(address_space, 0x1fc00000LL, bios);
156 memory_region_add_subregion(address_space, 0xfff00000LL, bios2);
aurel324ce7ff62008-04-07 19:47:14 +0000157
158 /* load the BIOS image. */
aurel32c6945b12009-01-01 13:03:36 +0000159 if (bios_name == NULL)
160 bios_name = BIOS_FILENAME;
Paul Brook5cea8592009-05-30 00:52:44 +0100161 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
162 if (filename) {
163 bios_size = load_image_targphys(filename, 0xfff00000LL,
164 MAGNUM_BIOS_SIZE);
Anthony Liguori7267c092011-08-20 22:09:37 -0500165 g_free(filename);
Paul Brook5cea8592009-05-30 00:52:44 +0100166 } else {
167 bios_size = -1;
168 }
aurel324ce7ff62008-04-07 19:47:14 +0000169 if (bios_size < 0 || bios_size > MAGNUM_BIOS_SIZE) {
170 fprintf(stderr, "qemu: Could not load MIPS bios '%s'\n",
Paul Brook5cea8592009-05-30 00:52:44 +0100171 bios_name);
aurel324ce7ff62008-04-07 19:47:14 +0000172 exit(1);
173 }
174
aurel324ce7ff62008-04-07 19:47:14 +0000175 /* Init CPU internal devices */
176 cpu_mips_irq_init_cpu(env);
177 cpu_mips_clock_init(env);
178
179 /* Chipset */
aurel3268238a92009-04-10 21:26:55 +0000180 rc4030_opaque = rc4030_init(env->irq[6], env->irq[3], &rc4030, &dmas);
Avi Kivity60581b32011-08-08 21:59:19 +0300181 memory_region_init_io(dma_dummy, &dma_dummy_ops, NULL, "dummy_dma", 0x1000);
182 memory_region_add_subregion(address_space, 0x8000d000, dma_dummy);
aurel324ce7ff62008-04-07 19:47:14 +0000183
184 /* ISA devices */
Richard Hendersonc2d0d012011-08-10 15:28:11 -0700185 isa_bus_new(NULL, address_space_io);
Avi Kivitye155c99b2011-09-18 16:13:38 +0300186 i8259 = i8259_init(env->irq[4]);
Roy Tam5041fcc2009-10-15 22:07:12 +0800187 isa_bus_irqs(i8259);
Blue Swirl4556bd82010-05-22 08:00:52 +0000188 cpu_exit_irq = qemu_allocate_irqs(cpu_request_exit, NULL, 1);
189 DMA_init(0, cpu_exit_irq);
Blue Swirl64d7e9a2011-02-13 19:54:40 +0000190 pit = pit_init(0x40, 0);
aurel324ce7ff62008-04-07 19:47:14 +0000191 pcspk_init(pit);
192
193 /* ISA IO space at 0x90000000 */
Alexander Graf968d6832010-12-08 12:05:49 +0100194 isa_mmio_init(0x90000000, 0x01000000);
aurel324ce7ff62008-04-07 19:47:14 +0000195 isa_mem_base = 0x11000000;
196
197 /* Video card */
198 switch (jazz_model) {
199 case JAZZ_MAGNUM:
Hervé Poussineau97a3f6f2011-08-26 21:20:12 +0200200 dev = qdev_create(NULL, "sysbus-g364");
201 qdev_init_nofail(dev);
202 sysbus = sysbus_from_qdev(dev);
203 sysbus_mmio_map(sysbus, 0, 0x60080000);
204 sysbus_mmio_map(sysbus, 1, 0x40000000);
205 sysbus_connect_irq(sysbus, 0, rc4030[3]);
206 {
207 /* Simple ROM, so user doesn't have to provide one */
Avi Kivity60581b32011-08-08 21:59:19 +0300208 MemoryRegion *rom_mr = g_new(MemoryRegion, 1);
209 memory_region_init_ram(rom_mr, NULL, "g364fb.rom", 0x80000);
210 memory_region_set_readonly(rom_mr, true);
211 uint8_t *rom = memory_region_get_ram_ptr(rom_mr);
212 memory_region_add_subregion(address_space, 0x60000000, rom_mr);
Hervé Poussineau97a3f6f2011-08-26 21:20:12 +0200213 rom[0] = 0x10; /* Mips G364 */
214 }
aurel324ce7ff62008-04-07 19:47:14 +0000215 break;
aurel32c1711482008-04-08 19:51:06 +0000216 case JAZZ_PICA61:
Avi Kivitybe20f9e2011-08-15 17:17:37 +0300217 isa_vga_mm_init(0x40000000, 0x60000000, 0, get_system_memory());
aurel32c1711482008-04-08 19:51:06 +0000218 break;
aurel324ce7ff62008-04-07 19:47:14 +0000219 default:
220 break;
221 }
222
223 /* Network controller */
aurel32a65f56e2009-04-15 14:57:54 +0000224 for (n = 0; n < nb_nics; n++) {
225 nd = &nd_table[n];
226 if (!nd->model)
Anthony Liguori7267c092011-08-20 22:09:37 -0500227 nd->model = g_strdup("dp83932");
aurel32a65f56e2009-04-15 14:57:54 +0000228 if (strcmp(nd->model, "dp83932") == 0) {
229 dp83932_init(nd, 0x80001000, 2, rc4030[4],
230 rc4030_opaque, rc4030_dma_memory_rw);
231 break;
232 } else if (strcmp(nd->model, "?") == 0) {
233 fprintf(stderr, "qemu: Supported NICs: dp83932\n");
234 exit(1);
235 } else {
236 fprintf(stderr, "qemu: Unsupported NIC: %s\n", nd->model);
237 exit(1);
238 }
239 }
aurel324ce7ff62008-04-07 19:47:14 +0000240
241 /* SCSI adapter */
Paul Brookcfb9de92009-05-14 22:35:07 +0100242 esp_init(0x80002000, 0,
243 rc4030_dma_read, rc4030_dma_write, dmas[0],
Blue Swirl73d74342010-09-11 16:38:33 +0000244 rc4030[5], &esp_reset, &dma_enable);
aurel324ce7ff62008-04-07 19:47:14 +0000245
246 /* Floppy */
247 if (drive_get_max_bus(IF_FLOPPY) >= MAX_FD) {
248 fprintf(stderr, "qemu: too many floppy drives\n");
249 exit(1);
250 }
251 for (n = 0; n < MAX_FD; n++) {
Gerd Hoffmannfd8014e2009-09-22 13:53:18 +0200252 fds[n] = drive_get(IF_FLOPPY, 0, n);
aurel324ce7ff62008-04-07 19:47:14 +0000253 }
Gerd Hoffmann2091ba22009-08-14 11:36:14 +0200254 fdctrl_init_sysbus(rc4030[1], 0, 0x80003000, fds);
aurel324ce7ff62008-04-07 19:47:14 +0000255
256 /* Real time clock */
Jan Kiszka7d932df2010-06-13 14:15:40 +0200257 rtc_init(1980, NULL);
Avi Kivity60581b32011-08-08 21:59:19 +0300258 memory_region_init_io(rtc, &rtc_ops, NULL, "rtc", 0x1000);
259 memory_region_add_subregion(address_space, 0x80004000, rtc);
aurel324ce7ff62008-04-07 19:47:14 +0000260
261 /* Keyboard (i8042) */
Richard Hendersondbff76a2011-08-10 15:28:17 -0700262 i8042_mm_init(rc4030[6], rc4030[7], i8042, 0x1000, 0x1);
263 memory_region_add_subregion(address_space, 0x80005000, i8042);
aurel324ce7ff62008-04-07 19:47:14 +0000264
265 /* Serial ports */
Blue Swirl2d483772010-03-21 19:47:11 +0000266 if (serial_hds[0]) {
Richard Henderson39186d82011-08-11 16:07:16 -0700267 serial_mm_init(address_space, 0x80006000, 0, rc4030[8], 8000000/16,
268 serial_hds[0], DEVICE_NATIVE_ENDIAN);
Blue Swirl2d483772010-03-21 19:47:11 +0000269 }
270 if (serial_hds[1]) {
Richard Henderson39186d82011-08-11 16:07:16 -0700271 serial_mm_init(address_space, 0x80007000, 0, rc4030[9], 8000000/16,
272 serial_hds[1], DEVICE_NATIVE_ENDIAN);
Blue Swirl2d483772010-03-21 19:47:11 +0000273 }
aurel324ce7ff62008-04-07 19:47:14 +0000274
275 /* Parallel port */
276 if (parallel_hds[0])
277 parallel_mm_init(0x80008000, 0, rc4030[0], parallel_hds[0]);
278
279 /* Sound card */
280 /* FIXME: missing Jazz sound at 0x8000c000, rc4030[2] */
Isaku Yamahata0dfa5ef2011-01-21 19:53:45 +0900281 audio_init(i8259, NULL);
aurel324ce7ff62008-04-07 19:47:14 +0000282
Hervé Poussineaucd3e2402011-07-18 23:34:22 +0200283 /* NVRAM */
284 dev = qdev_create(NULL, "ds1225y");
285 qdev_init_nofail(dev);
286 sysbus = sysbus_from_qdev(dev);
287 sysbus_mmio_map(sysbus, 0, 0x80009000);
aurel324ce7ff62008-04-07 19:47:14 +0000288
289 /* LED indicator */
aliguori3023f332009-01-16 19:04:14 +0000290 jazz_led_init(0x8000f000);
aurel324ce7ff62008-04-07 19:47:14 +0000291}
292
293static
Anthony Liguoric227f092009-10-01 16:12:16 -0500294void mips_magnum_init (ram_addr_t ram_size,
aliguori3023f332009-01-16 19:04:14 +0000295 const char *boot_device,
aurel324ce7ff62008-04-07 19:47:14 +0000296 const char *kernel_filename, const char *kernel_cmdline,
297 const char *initrd_filename, const char *cpu_model)
298{
Richard Hendersonc2d0d012011-08-10 15:28:11 -0700299 mips_jazz_init(get_system_memory(), get_system_io(),
300 ram_size, cpu_model, JAZZ_MAGNUM);
aurel324ce7ff62008-04-07 19:47:14 +0000301}
302
aurel32c1711482008-04-08 19:51:06 +0000303static
Anthony Liguoric227f092009-10-01 16:12:16 -0500304void mips_pica61_init (ram_addr_t ram_size,
aliguori3023f332009-01-16 19:04:14 +0000305 const char *boot_device,
aurel32c1711482008-04-08 19:51:06 +0000306 const char *kernel_filename, const char *kernel_cmdline,
307 const char *initrd_filename, const char *cpu_model)
308{
Richard Hendersonc2d0d012011-08-10 15:28:11 -0700309 mips_jazz_init(get_system_memory(), get_system_io(),
310 ram_size, cpu_model, JAZZ_PICA61);
aurel32c1711482008-04-08 19:51:06 +0000311}
312
Anthony Liguorif80f9ec2009-05-20 18:38:09 -0500313static QEMUMachine mips_magnum_machine = {
thseec27432008-08-13 13:01:28 +0000314 .name = "magnum",
315 .desc = "MIPS Magnum",
316 .init = mips_magnum_init,
aurel32c6945b12009-01-01 13:03:36 +0000317 .use_scsi = 1,
aurel324ce7ff62008-04-07 19:47:14 +0000318};
aurel32c1711482008-04-08 19:51:06 +0000319
Anthony Liguorif80f9ec2009-05-20 18:38:09 -0500320static QEMUMachine mips_pica61_machine = {
thseec27432008-08-13 13:01:28 +0000321 .name = "pica61",
322 .desc = "Acer Pica 61",
323 .init = mips_pica61_init,
aurel32c6945b12009-01-01 13:03:36 +0000324 .use_scsi = 1,
aurel32c1711482008-04-08 19:51:06 +0000325};
Anthony Liguorif80f9ec2009-05-20 18:38:09 -0500326
327static void mips_jazz_machine_init(void)
328{
329 qemu_register_machine(&mips_magnum_machine);
330 qemu_register_machine(&mips_pica61_machine);
331}
332
333machine_init(mips_jazz_machine_init);