blob: 42057ade08988a6bc049ca138c1149c21b0bcb6b [file] [log] [blame]
Andreas Färberdec9c2d2012-03-29 04:50:31 +00001/*
2 * QEMU ARM CPU
3 *
4 * Copyright (c) 2012 SUSE LINUX Products GmbH
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version 2
9 * of the License, or (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, see
18 * <http://www.gnu.org/licenses/gpl-2.0.html>
19 */
20
Andreas Färber778c3a02012-04-20 07:39:14 +000021#include "cpu.h"
Andreas Färberdec9c2d2012-03-29 04:50:31 +000022#include "qemu-common.h"
Peter Maydell25565fa2013-11-22 12:00:22 +000023#include "hw/qdev-properties.h"
Peter Maydell3c30dd52012-04-20 17:58:36 +000024#if !defined(CONFIG_USER_ONLY)
25#include "hw/loader.h"
26#endif
Peter Maydell7c1840b2013-08-20 14:54:28 +010027#include "hw/arm/arm.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010028#include "sysemu/sysemu.h"
Peter Maydell7c1840b2013-08-20 14:54:28 +010029#include "sysemu/kvm.h"
Andreas Färberdec9c2d2012-03-29 04:50:31 +000030
Andreas Färberf45748f2013-06-21 19:09:18 +020031static void arm_cpu_set_pc(CPUState *cs, vaddr value)
32{
33 ARMCPU *cpu = ARM_CPU(cs);
34
35 cpu->env.regs[15] = value;
36}
37
Peter Maydell4b6a83f2012-06-20 11:57:06 +000038static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque)
39{
40 /* Reset a single ARMCPRegInfo register */
41 ARMCPRegInfo *ri = value;
42 ARMCPU *cpu = opaque;
43
44 if (ri->type & ARM_CP_SPECIAL) {
45 return;
46 }
47
48 if (ri->resetfn) {
49 ri->resetfn(&cpu->env, ri);
50 return;
51 }
52
53 /* A zero offset is never possible as it would be regs[0]
54 * so we use it to indicate that reset is being handled elsewhere.
55 * This is basically only used for fields in non-core coprocessors
56 * (like the pxa2xx ones).
57 */
58 if (!ri->fieldoffset) {
59 return;
60 }
61
62 if (ri->type & ARM_CP_64BIT) {
63 CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue;
64 } else {
65 CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue;
66 }
67}
68
Andreas Färberdec9c2d2012-03-29 04:50:31 +000069/* CPUClass::reset() */
70static void arm_cpu_reset(CPUState *s)
71{
72 ARMCPU *cpu = ARM_CPU(s);
73 ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu);
Peter Maydell3c30dd52012-04-20 17:58:36 +000074 CPUARMState *env = &cpu->env;
Peter Maydell3c30dd52012-04-20 17:58:36 +000075
Andreas Färberdec9c2d2012-03-29 04:50:31 +000076 acc->parent_reset(s);
77
Peter Maydell3c30dd52012-04-20 17:58:36 +000078 memset(env, 0, offsetof(CPUARMState, breakpoints));
Peter Maydell4b6a83f2012-06-20 11:57:06 +000079 g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu);
Peter Maydell3c30dd52012-04-20 17:58:36 +000080 env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid;
81 env->vfp.xregs[ARM_VFP_MVFR0] = cpu->mvfr0;
82 env->vfp.xregs[ARM_VFP_MVFR1] = cpu->mvfr1;
Peter Maydell3c30dd52012-04-20 17:58:36 +000083
84 if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
85 env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q';
86 }
87
Alexander Graf3926cc82013-09-03 20:12:09 +010088 if (arm_feature(env, ARM_FEATURE_AARCH64)) {
89 /* 64 bit CPUs always start in 64 bit mode */
90 env->aarch64 = 1;
Peter Maydell6cd096b2013-11-26 17:21:48 +000091#if defined(CONFIG_USER_ONLY)
92 env->pstate = PSTATE_MODE_EL0t;
93#else
94 env->pstate = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F
95 | PSTATE_MODE_EL1h;
96#endif
Alexander Graf3926cc82013-09-03 20:12:09 +010097 }
98
Peter Maydell3c30dd52012-04-20 17:58:36 +000099#if defined(CONFIG_USER_ONLY)
100 env->uncached_cpsr = ARM_CPU_MODE_USR;
101 /* For user mode we must enable access to coprocessors */
102 env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30;
103 if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
104 env->cp15.c15_cpar = 3;
105 } else if (arm_feature(env, ARM_FEATURE_XSCALE)) {
106 env->cp15.c15_cpar = 1;
107 }
108#else
109 /* SVC mode with interrupts disabled. */
110 env->uncached_cpsr = ARM_CPU_MODE_SVC | CPSR_A | CPSR_F | CPSR_I;
111 /* On ARMv7-M the CPSR_I is the value of the PRIMASK register, and is
112 clear at reset. Initial SP and PC are loaded from ROM. */
113 if (IS_M(env)) {
114 uint32_t pc;
115 uint8_t *rom;
116 env->uncached_cpsr &= ~CPSR_I;
117 rom = rom_ptr(0);
118 if (rom) {
119 /* We should really use ldl_phys here, in case the guest
120 modified flash and reset itself. However images
121 loaded via -kernel have not been copied yet, so load the
122 values directly from there. */
Sebastian Ottlikf62cafd2013-09-10 19:09:32 +0100123 env->regs[13] = ldl_p(rom) & 0xFFFFFFFC;
Peter Maydell3c30dd52012-04-20 17:58:36 +0000124 pc = ldl_p(rom + 4);
125 env->thumb = pc & 1;
126 env->regs[15] = pc & ~1;
127 }
128 }
129 env->vfp.xregs[ARM_VFP_FPEXC] = 0;
Peter Maydell3c30dd52012-04-20 17:58:36 +0000130#endif
131 set_flush_to_zero(1, &env->vfp.standard_fp_status);
132 set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status);
133 set_default_nan_mode(1, &env->vfp.standard_fp_status);
134 set_float_detect_tininess(float_tininess_before_rounding,
135 &env->vfp.fp_status);
136 set_float_detect_tininess(float_tininess_before_rounding,
137 &env->vfp.standard_fp_status);
138 tlb_flush(env, 1);
139 /* Reset is a state change for some CPUARMState fields which we
140 * bake assumptions about into translated code, so we need to
141 * tb_flush().
142 */
143 tb_flush(env);
Andreas Färberdec9c2d2012-03-29 04:50:31 +0000144}
145
Peter Maydell7c1840b2013-08-20 14:54:28 +0100146#ifndef CONFIG_USER_ONLY
147static void arm_cpu_set_irq(void *opaque, int irq, int level)
148{
149 ARMCPU *cpu = opaque;
150 CPUState *cs = CPU(cpu);
151
152 switch (irq) {
153 case ARM_CPU_IRQ:
154 if (level) {
155 cpu_interrupt(cs, CPU_INTERRUPT_HARD);
156 } else {
157 cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
158 }
159 break;
160 case ARM_CPU_FIQ:
161 if (level) {
162 cpu_interrupt(cs, CPU_INTERRUPT_FIQ);
163 } else {
164 cpu_reset_interrupt(cs, CPU_INTERRUPT_FIQ);
165 }
166 break;
167 default:
168 hw_error("arm_cpu_set_irq: Bad interrupt line %d\n", irq);
169 }
170}
171
172static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level)
173{
174#ifdef CONFIG_KVM
175 ARMCPU *cpu = opaque;
176 CPUState *cs = CPU(cpu);
177 int kvm_irq = KVM_ARM_IRQ_TYPE_CPU << KVM_ARM_IRQ_TYPE_SHIFT;
178
179 switch (irq) {
180 case ARM_CPU_IRQ:
181 kvm_irq |= KVM_ARM_IRQ_CPU_IRQ;
182 break;
183 case ARM_CPU_FIQ:
184 kvm_irq |= KVM_ARM_IRQ_CPU_FIQ;
185 break;
186 default:
187 hw_error("arm_cpu_kvm_set_irq: Bad interrupt line %d\n", irq);
188 }
189 kvm_irq |= cs->cpu_index << KVM_ARM_IRQ_VCPU_SHIFT;
190 kvm_set_irq(kvm_state, kvm_irq, level ? 1 : 0);
191#endif
192}
193#endif
194
Peter Maydell581be092012-04-20 17:58:31 +0000195static inline void set_feature(CPUARMState *env, int feature)
196{
Peter Maydell918f5dc2012-07-12 10:59:06 +0000197 env->features |= 1ULL << feature;
Peter Maydell581be092012-04-20 17:58:31 +0000198}
199
Peter Maydell777dc782012-04-20 17:58:31 +0000200static void arm_cpu_initfn(Object *obj)
201{
Andreas Färberc05efcb2013-01-17 12:13:41 +0100202 CPUState *cs = CPU(obj);
Peter Maydell777dc782012-04-20 17:58:31 +0000203 ARMCPU *cpu = ARM_CPU(obj);
Andreas Färber79614b72013-01-19 07:37:45 +0100204 static bool inited;
Peter Maydell777dc782012-04-20 17:58:31 +0000205
Andreas Färberc05efcb2013-01-17 12:13:41 +0100206 cs->env_ptr = &cpu->env;
Peter Maydell777dc782012-04-20 17:58:31 +0000207 cpu_exec_init(&cpu->env);
Peter Maydell4b6a83f2012-06-20 11:57:06 +0000208 cpu->cp_regs = g_hash_table_new_full(g_int_hash, g_int_equal,
209 g_free, g_free);
Andreas Färber79614b72013-01-19 07:37:45 +0100210
Peter Maydell7c1840b2013-08-20 14:54:28 +0100211#ifndef CONFIG_USER_ONLY
212 /* Our inbound IRQ and FIQ lines */
213 if (kvm_enabled()) {
214 qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 2);
215 } else {
216 qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 2);
217 }
Peter Maydell55d284a2013-08-20 14:54:31 +0100218
Alex Blighbc72ad62013-08-21 16:03:08 +0100219 cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
Peter Maydell55d284a2013-08-20 14:54:31 +0100220 arm_gt_ptimer_cb, cpu);
Alex Blighbc72ad62013-08-21 16:03:08 +0100221 cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
Peter Maydell55d284a2013-08-20 14:54:31 +0100222 arm_gt_vtimer_cb, cpu);
223 qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs,
224 ARRAY_SIZE(cpu->gt_timer_outputs));
Peter Maydell7c1840b2013-08-20 14:54:28 +0100225#endif
226
Peter Maydell4c3c8a32013-11-22 12:00:22 +0000227 /* DTB consumers generally don't in fact care what the 'compatible'
228 * string is, so always provide some string and trust that a hypothetical
229 * picky DTB consumer will also provide a helpful error message.
230 */
231 cpu->dtb_compatible = "qemu,unknown";
Peter Maydell929702c2013-11-15 18:48:02 +0000232 cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE;
Peter Maydell4c3c8a32013-11-22 12:00:22 +0000233
Andreas Färber79614b72013-01-19 07:37:45 +0100234 if (tcg_enabled() && !inited) {
235 inited = true;
236 arm_translate_init();
237 }
Peter Maydell4b6a83f2012-06-20 11:57:06 +0000238}
239
240static void arm_cpu_finalizefn(Object *obj)
241{
242 ARMCPU *cpu = ARM_CPU(obj);
243 g_hash_table_destroy(cpu->cp_regs);
Peter Maydell777dc782012-04-20 17:58:31 +0000244}
245
Andreas Färber14969262013-01-05 10:18:18 +0100246static void arm_cpu_realizefn(DeviceState *dev, Error **errp)
Peter Maydell581be092012-04-20 17:58:31 +0000247{
Andreas Färber14a10fc2013-07-27 02:53:25 +0200248 CPUState *cs = CPU(dev);
Andreas Färber14969262013-01-05 10:18:18 +0100249 ARMCPU *cpu = ARM_CPU(dev);
250 ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev);
Peter Maydell581be092012-04-20 17:58:31 +0000251 CPUARMState *env = &cpu->env;
Andreas Färber14969262013-01-05 10:18:18 +0100252
Peter Maydell581be092012-04-20 17:58:31 +0000253 /* Some features automatically imply others: */
Mans Rullgard81e69fb2013-07-15 14:35:25 +0100254 if (arm_feature(env, ARM_FEATURE_V8)) {
255 set_feature(env, ARM_FEATURE_V7);
256 set_feature(env, ARM_FEATURE_ARM_DIV);
257 set_feature(env, ARM_FEATURE_LPAE);
258 }
Peter Maydell581be092012-04-20 17:58:31 +0000259 if (arm_feature(env, ARM_FEATURE_V7)) {
260 set_feature(env, ARM_FEATURE_VAPA);
261 set_feature(env, ARM_FEATURE_THUMB2);
Peter Maydell81bdde92012-06-20 11:57:20 +0000262 set_feature(env, ARM_FEATURE_MPIDR);
Peter Maydell581be092012-04-20 17:58:31 +0000263 if (!arm_feature(env, ARM_FEATURE_M)) {
264 set_feature(env, ARM_FEATURE_V6K);
265 } else {
266 set_feature(env, ARM_FEATURE_V6);
267 }
268 }
269 if (arm_feature(env, ARM_FEATURE_V6K)) {
270 set_feature(env, ARM_FEATURE_V6);
271 set_feature(env, ARM_FEATURE_MVFR);
272 }
273 if (arm_feature(env, ARM_FEATURE_V6)) {
274 set_feature(env, ARM_FEATURE_V5);
275 if (!arm_feature(env, ARM_FEATURE_M)) {
276 set_feature(env, ARM_FEATURE_AUXCR);
277 }
278 }
279 if (arm_feature(env, ARM_FEATURE_V5)) {
280 set_feature(env, ARM_FEATURE_V4T);
281 }
282 if (arm_feature(env, ARM_FEATURE_M)) {
283 set_feature(env, ARM_FEATURE_THUMB_DIV);
284 }
285 if (arm_feature(env, ARM_FEATURE_ARM_DIV)) {
286 set_feature(env, ARM_FEATURE_THUMB_DIV);
287 }
288 if (arm_feature(env, ARM_FEATURE_VFP4)) {
289 set_feature(env, ARM_FEATURE_VFP3);
290 }
291 if (arm_feature(env, ARM_FEATURE_VFP3)) {
292 set_feature(env, ARM_FEATURE_VFP);
293 }
Peter Maydellde9b05b2012-07-12 10:59:05 +0000294 if (arm_feature(env, ARM_FEATURE_LPAE)) {
Peter Maydellbdcc1502013-06-25 18:16:08 +0100295 set_feature(env, ARM_FEATURE_V7MP);
Peter Maydellde9b05b2012-07-12 10:59:05 +0000296 set_feature(env, ARM_FEATURE_PXN);
297 }
Peter Maydell2ceb98c2012-06-20 11:57:09 +0000298
299 register_cp_regs_for_features(cpu);
Andreas Färber14969262013-01-05 10:18:18 +0100300 arm_cpu_register_gdb_regs_for_features(cpu);
301
Peter Maydell721fae12013-06-25 18:16:07 +0100302 init_cpreg_list(cpu);
303
Andreas Färber14a10fc2013-07-27 02:53:25 +0200304 cpu_reset(cs);
305 qemu_init_vcpu(cs);
Andreas Färber14969262013-01-05 10:18:18 +0100306
307 acc->parent_realize(dev, errp);
Peter Maydell581be092012-04-20 17:58:31 +0000308}
309
Andreas Färber5900d6b2013-01-21 16:11:43 +0100310static ObjectClass *arm_cpu_class_by_name(const char *cpu_model)
311{
312 ObjectClass *oc;
Andreas Färber51492fd2013-01-27 17:30:10 +0100313 char *typename;
Andreas Färber5900d6b2013-01-21 16:11:43 +0100314
315 if (!cpu_model) {
316 return NULL;
317 }
318
Andreas Färber51492fd2013-01-27 17:30:10 +0100319 typename = g_strdup_printf("%s-" TYPE_ARM_CPU, cpu_model);
320 oc = object_class_by_name(typename);
321 g_free(typename);
Andreas Färber245fb542013-01-23 12:32:49 +0100322 if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) ||
323 object_class_is_abstract(oc)) {
Andreas Färber5900d6b2013-01-21 16:11:43 +0100324 return NULL;
325 }
326 return oc;
327}
328
Peter Maydell15ee7762013-09-03 20:12:08 +0100329/* CPU models. These are not needed for the AArch64 linux-user build. */
330#if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
331
Peter Maydell777dc782012-04-20 17:58:31 +0000332static void arm926_initfn(Object *obj)
333{
334 ARMCPU *cpu = ARM_CPU(obj);
Peter Maydell4c3c8a32013-11-22 12:00:22 +0000335
336 cpu->dtb_compatible = "arm,arm926";
Peter Maydell581be092012-04-20 17:58:31 +0000337 set_feature(&cpu->env, ARM_FEATURE_V5);
338 set_feature(&cpu->env, ARM_FEATURE_VFP);
Peter Maydellc4804212012-06-20 11:57:17 +0000339 set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
340 set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN);
Peter Maydellb2d06f92012-06-20 11:57:23 +0000341 cpu->midr = 0x41069265;
Peter Maydell325b3ce2012-04-20 17:58:32 +0000342 cpu->reset_fpsid = 0x41011090;
Peter Maydell64e16712012-04-20 17:58:33 +0000343 cpu->ctr = 0x1dd20d2;
Peter Maydell0ca7e012012-04-20 17:58:33 +0000344 cpu->reset_sctlr = 0x00090078;
Peter Maydell777dc782012-04-20 17:58:31 +0000345}
346
347static void arm946_initfn(Object *obj)
348{
349 ARMCPU *cpu = ARM_CPU(obj);
Peter Maydell4c3c8a32013-11-22 12:00:22 +0000350
351 cpu->dtb_compatible = "arm,arm946";
Peter Maydell581be092012-04-20 17:58:31 +0000352 set_feature(&cpu->env, ARM_FEATURE_V5);
353 set_feature(&cpu->env, ARM_FEATURE_MPU);
Peter Maydellc4804212012-06-20 11:57:17 +0000354 set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
Peter Maydellb2d06f92012-06-20 11:57:23 +0000355 cpu->midr = 0x41059461;
Peter Maydell64e16712012-04-20 17:58:33 +0000356 cpu->ctr = 0x0f004006;
Peter Maydell0ca7e012012-04-20 17:58:33 +0000357 cpu->reset_sctlr = 0x00000078;
Peter Maydell777dc782012-04-20 17:58:31 +0000358}
359
360static void arm1026_initfn(Object *obj)
361{
362 ARMCPU *cpu = ARM_CPU(obj);
Peter Maydell4c3c8a32013-11-22 12:00:22 +0000363
364 cpu->dtb_compatible = "arm,arm1026";
Peter Maydell581be092012-04-20 17:58:31 +0000365 set_feature(&cpu->env, ARM_FEATURE_V5);
366 set_feature(&cpu->env, ARM_FEATURE_VFP);
367 set_feature(&cpu->env, ARM_FEATURE_AUXCR);
Peter Maydellc4804212012-06-20 11:57:17 +0000368 set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
369 set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN);
Peter Maydellb2d06f92012-06-20 11:57:23 +0000370 cpu->midr = 0x4106a262;
Peter Maydell325b3ce2012-04-20 17:58:32 +0000371 cpu->reset_fpsid = 0x410110a0;
Peter Maydell64e16712012-04-20 17:58:33 +0000372 cpu->ctr = 0x1dd20d2;
Peter Maydell0ca7e012012-04-20 17:58:33 +0000373 cpu->reset_sctlr = 0x00090078;
Peter Maydell2771db22012-06-20 11:57:18 +0000374 cpu->reset_auxcr = 1;
Peter Maydell06d76f32012-06-20 11:57:17 +0000375 {
376 /* The 1026 had an IFAR at c6,c0,0,1 rather than the ARMv6 c6,c0,0,2 */
377 ARMCPRegInfo ifar = {
378 .name = "IFAR", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 1,
379 .access = PL1_RW,
380 .fieldoffset = offsetof(CPUARMState, cp15.c6_insn),
381 .resetvalue = 0
382 };
383 define_one_arm_cp_reg(cpu, &ifar);
384 }
Peter Maydell777dc782012-04-20 17:58:31 +0000385}
386
387static void arm1136_r2_initfn(Object *obj)
388{
389 ARMCPU *cpu = ARM_CPU(obj);
Peter Maydell2e4d7e32012-04-20 17:58:34 +0000390 /* What qemu calls "arm1136_r2" is actually the 1136 r0p2, ie an
391 * older core than plain "arm1136". In particular this does not
392 * have the v6K features.
393 * These ID register values are correct for 1136 but may be wrong
394 * for 1136_r2 (in particular r0p2 does not actually implement most
395 * of the ID registers).
396 */
Peter Maydell4c3c8a32013-11-22 12:00:22 +0000397
398 cpu->dtb_compatible = "arm,arm1136";
Peter Maydell581be092012-04-20 17:58:31 +0000399 set_feature(&cpu->env, ARM_FEATURE_V6);
400 set_feature(&cpu->env, ARM_FEATURE_VFP);
Peter Maydellc4804212012-06-20 11:57:17 +0000401 set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
402 set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
403 set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
Peter Maydellb2d06f92012-06-20 11:57:23 +0000404 cpu->midr = 0x4107b362;
Peter Maydell325b3ce2012-04-20 17:58:32 +0000405 cpu->reset_fpsid = 0x410120b4;
Peter Maydellbd35c352012-04-20 17:58:32 +0000406 cpu->mvfr0 = 0x11111111;
407 cpu->mvfr1 = 0x00000000;
Peter Maydell64e16712012-04-20 17:58:33 +0000408 cpu->ctr = 0x1dd20d2;
Peter Maydell0ca7e012012-04-20 17:58:33 +0000409 cpu->reset_sctlr = 0x00050078;
Peter Maydell2e4d7e32012-04-20 17:58:34 +0000410 cpu->id_pfr0 = 0x111;
411 cpu->id_pfr1 = 0x1;
412 cpu->id_dfr0 = 0x2;
413 cpu->id_afr0 = 0x3;
414 cpu->id_mmfr0 = 0x01130003;
415 cpu->id_mmfr1 = 0x10030302;
416 cpu->id_mmfr2 = 0x01222110;
417 cpu->id_isar0 = 0x00140011;
418 cpu->id_isar1 = 0x12002111;
419 cpu->id_isar2 = 0x11231111;
420 cpu->id_isar3 = 0x01102131;
421 cpu->id_isar4 = 0x141;
Peter Maydell2771db22012-06-20 11:57:18 +0000422 cpu->reset_auxcr = 7;
Peter Maydell777dc782012-04-20 17:58:31 +0000423}
424
425static void arm1136_initfn(Object *obj)
426{
427 ARMCPU *cpu = ARM_CPU(obj);
Peter Maydell4c3c8a32013-11-22 12:00:22 +0000428
429 cpu->dtb_compatible = "arm,arm1136";
Peter Maydell581be092012-04-20 17:58:31 +0000430 set_feature(&cpu->env, ARM_FEATURE_V6K);
431 set_feature(&cpu->env, ARM_FEATURE_V6);
432 set_feature(&cpu->env, ARM_FEATURE_VFP);
Peter Maydellc4804212012-06-20 11:57:17 +0000433 set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
434 set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
435 set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
Peter Maydellb2d06f92012-06-20 11:57:23 +0000436 cpu->midr = 0x4117b363;
Peter Maydell325b3ce2012-04-20 17:58:32 +0000437 cpu->reset_fpsid = 0x410120b4;
Peter Maydellbd35c352012-04-20 17:58:32 +0000438 cpu->mvfr0 = 0x11111111;
439 cpu->mvfr1 = 0x00000000;
Peter Maydell64e16712012-04-20 17:58:33 +0000440 cpu->ctr = 0x1dd20d2;
Peter Maydell0ca7e012012-04-20 17:58:33 +0000441 cpu->reset_sctlr = 0x00050078;
Peter Maydell2e4d7e32012-04-20 17:58:34 +0000442 cpu->id_pfr0 = 0x111;
443 cpu->id_pfr1 = 0x1;
444 cpu->id_dfr0 = 0x2;
445 cpu->id_afr0 = 0x3;
446 cpu->id_mmfr0 = 0x01130003;
447 cpu->id_mmfr1 = 0x10030302;
448 cpu->id_mmfr2 = 0x01222110;
449 cpu->id_isar0 = 0x00140011;
450 cpu->id_isar1 = 0x12002111;
451 cpu->id_isar2 = 0x11231111;
452 cpu->id_isar3 = 0x01102131;
453 cpu->id_isar4 = 0x141;
Peter Maydell2771db22012-06-20 11:57:18 +0000454 cpu->reset_auxcr = 7;
Peter Maydell777dc782012-04-20 17:58:31 +0000455}
456
457static void arm1176_initfn(Object *obj)
458{
459 ARMCPU *cpu = ARM_CPU(obj);
Peter Maydell4c3c8a32013-11-22 12:00:22 +0000460
461 cpu->dtb_compatible = "arm,arm1176";
Peter Maydell581be092012-04-20 17:58:31 +0000462 set_feature(&cpu->env, ARM_FEATURE_V6K);
463 set_feature(&cpu->env, ARM_FEATURE_VFP);
464 set_feature(&cpu->env, ARM_FEATURE_VAPA);
Peter Maydellc4804212012-06-20 11:57:17 +0000465 set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
466 set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
467 set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
Peter Maydellb2d06f92012-06-20 11:57:23 +0000468 cpu->midr = 0x410fb767;
Peter Maydell325b3ce2012-04-20 17:58:32 +0000469 cpu->reset_fpsid = 0x410120b5;
Peter Maydellbd35c352012-04-20 17:58:32 +0000470 cpu->mvfr0 = 0x11111111;
471 cpu->mvfr1 = 0x00000000;
Peter Maydell64e16712012-04-20 17:58:33 +0000472 cpu->ctr = 0x1dd20d2;
Peter Maydell0ca7e012012-04-20 17:58:33 +0000473 cpu->reset_sctlr = 0x00050078;
Peter Maydell2e4d7e32012-04-20 17:58:34 +0000474 cpu->id_pfr0 = 0x111;
475 cpu->id_pfr1 = 0x11;
476 cpu->id_dfr0 = 0x33;
477 cpu->id_afr0 = 0;
478 cpu->id_mmfr0 = 0x01130003;
479 cpu->id_mmfr1 = 0x10030302;
480 cpu->id_mmfr2 = 0x01222100;
481 cpu->id_isar0 = 0x0140011;
482 cpu->id_isar1 = 0x12002111;
483 cpu->id_isar2 = 0x11231121;
484 cpu->id_isar3 = 0x01102131;
485 cpu->id_isar4 = 0x01141;
Peter Maydell2771db22012-06-20 11:57:18 +0000486 cpu->reset_auxcr = 7;
Peter Maydell777dc782012-04-20 17:58:31 +0000487}
488
489static void arm11mpcore_initfn(Object *obj)
490{
491 ARMCPU *cpu = ARM_CPU(obj);
Peter Maydell4c3c8a32013-11-22 12:00:22 +0000492
493 cpu->dtb_compatible = "arm,arm11mpcore";
Peter Maydell581be092012-04-20 17:58:31 +0000494 set_feature(&cpu->env, ARM_FEATURE_V6K);
495 set_feature(&cpu->env, ARM_FEATURE_VFP);
496 set_feature(&cpu->env, ARM_FEATURE_VAPA);
Peter Maydell81bdde92012-06-20 11:57:20 +0000497 set_feature(&cpu->env, ARM_FEATURE_MPIDR);
Peter Maydellc4804212012-06-20 11:57:17 +0000498 set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
Peter Maydellb2d06f92012-06-20 11:57:23 +0000499 cpu->midr = 0x410fb022;
Peter Maydell325b3ce2012-04-20 17:58:32 +0000500 cpu->reset_fpsid = 0x410120b4;
Peter Maydellbd35c352012-04-20 17:58:32 +0000501 cpu->mvfr0 = 0x11111111;
502 cpu->mvfr1 = 0x00000000;
Peter Maydell200bf592012-06-20 11:57:06 +0000503 cpu->ctr = 0x1d192992; /* 32K icache 32K dcache */
Peter Maydell2e4d7e32012-04-20 17:58:34 +0000504 cpu->id_pfr0 = 0x111;
505 cpu->id_pfr1 = 0x1;
506 cpu->id_dfr0 = 0;
507 cpu->id_afr0 = 0x2;
508 cpu->id_mmfr0 = 0x01100103;
509 cpu->id_mmfr1 = 0x10020302;
510 cpu->id_mmfr2 = 0x01222000;
511 cpu->id_isar0 = 0x00100011;
512 cpu->id_isar1 = 0x12002111;
513 cpu->id_isar2 = 0x11221011;
514 cpu->id_isar3 = 0x01102131;
515 cpu->id_isar4 = 0x141;
Peter Maydell2771db22012-06-20 11:57:18 +0000516 cpu->reset_auxcr = 1;
Peter Maydell777dc782012-04-20 17:58:31 +0000517}
518
519static void cortex_m3_initfn(Object *obj)
520{
521 ARMCPU *cpu = ARM_CPU(obj);
Peter Maydell581be092012-04-20 17:58:31 +0000522 set_feature(&cpu->env, ARM_FEATURE_V7);
523 set_feature(&cpu->env, ARM_FEATURE_M);
Peter Maydellb2d06f92012-06-20 11:57:23 +0000524 cpu->midr = 0x410fc231;
Peter Maydell777dc782012-04-20 17:58:31 +0000525}
526
Andreas Färbere6f010c2013-02-02 12:33:14 +0100527static void arm_v7m_class_init(ObjectClass *oc, void *data)
528{
529#ifndef CONFIG_USER_ONLY
530 CPUClass *cc = CPU_CLASS(oc);
531
532 cc->do_interrupt = arm_v7m_cpu_do_interrupt;
533#endif
534}
535
Peter Maydell34f90522012-06-20 11:57:18 +0000536static const ARMCPRegInfo cortexa8_cp_reginfo[] = {
537 { .name = "L2LOCKDOWN", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 0,
538 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
539 { .name = "L2AUXCR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2,
540 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
541 REGINFO_SENTINEL
542};
543
Peter Maydell777dc782012-04-20 17:58:31 +0000544static void cortex_a8_initfn(Object *obj)
545{
546 ARMCPU *cpu = ARM_CPU(obj);
Peter Maydell4c3c8a32013-11-22 12:00:22 +0000547
548 cpu->dtb_compatible = "arm,cortex-a8";
Peter Maydell581be092012-04-20 17:58:31 +0000549 set_feature(&cpu->env, ARM_FEATURE_V7);
550 set_feature(&cpu->env, ARM_FEATURE_VFP3);
551 set_feature(&cpu->env, ARM_FEATURE_NEON);
552 set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
Peter Maydellc4804212012-06-20 11:57:17 +0000553 set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
Peter Maydellb2d06f92012-06-20 11:57:23 +0000554 cpu->midr = 0x410fc080;
Peter Maydell325b3ce2012-04-20 17:58:32 +0000555 cpu->reset_fpsid = 0x410330c0;
Peter Maydellbd35c352012-04-20 17:58:32 +0000556 cpu->mvfr0 = 0x11110222;
557 cpu->mvfr1 = 0x00011100;
Peter Maydell64e16712012-04-20 17:58:33 +0000558 cpu->ctr = 0x82048004;
Peter Maydell0ca7e012012-04-20 17:58:33 +0000559 cpu->reset_sctlr = 0x00c50078;
Peter Maydell2e4d7e32012-04-20 17:58:34 +0000560 cpu->id_pfr0 = 0x1031;
561 cpu->id_pfr1 = 0x11;
562 cpu->id_dfr0 = 0x400;
563 cpu->id_afr0 = 0;
564 cpu->id_mmfr0 = 0x31100003;
565 cpu->id_mmfr1 = 0x20000000;
566 cpu->id_mmfr2 = 0x01202000;
567 cpu->id_mmfr3 = 0x11;
568 cpu->id_isar0 = 0x00101111;
569 cpu->id_isar1 = 0x12112111;
570 cpu->id_isar2 = 0x21232031;
571 cpu->id_isar3 = 0x11112131;
572 cpu->id_isar4 = 0x00111142;
Peter Maydell85df3782012-04-20 17:58:35 +0000573 cpu->clidr = (1 << 27) | (2 << 24) | 3;
574 cpu->ccsidr[0] = 0xe007e01a; /* 16k L1 dcache. */
575 cpu->ccsidr[1] = 0x2007e01a; /* 16k L1 icache. */
576 cpu->ccsidr[2] = 0xf0000000; /* No L2 icache. */
Peter Maydell2771db22012-06-20 11:57:18 +0000577 cpu->reset_auxcr = 2;
Peter Maydell34f90522012-06-20 11:57:18 +0000578 define_arm_cp_regs(cpu, cortexa8_cp_reginfo);
Peter Maydell777dc782012-04-20 17:58:31 +0000579}
580
Peter Maydell1047b9d2012-06-20 11:57:15 +0000581static const ARMCPRegInfo cortexa9_cp_reginfo[] = {
582 /* power_control should be set to maximum latency. Again,
583 * default to 0 and set by private hook
584 */
585 { .name = "A9_PWRCTL", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 0,
586 .access = PL1_RW, .resetvalue = 0,
587 .fieldoffset = offsetof(CPUARMState, cp15.c15_power_control) },
588 { .name = "A9_DIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 1,
589 .access = PL1_RW, .resetvalue = 0,
590 .fieldoffset = offsetof(CPUARMState, cp15.c15_diagnostic) },
591 { .name = "A9_PWRDIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 2,
592 .access = PL1_RW, .resetvalue = 0,
593 .fieldoffset = offsetof(CPUARMState, cp15.c15_power_diagnostic) },
594 { .name = "NEONBUSY", .cp = 15, .crn = 15, .crm = 1, .opc1 = 0, .opc2 = 0,
595 .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
596 /* TLB lockdown control */
597 { .name = "TLB_LOCKR", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 2,
598 .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP },
599 { .name = "TLB_LOCKW", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 4,
600 .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP },
601 { .name = "TLB_VA", .cp = 15, .crn = 15, .crm = 5, .opc1 = 5, .opc2 = 2,
602 .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
603 { .name = "TLB_PA", .cp = 15, .crn = 15, .crm = 6, .opc1 = 5, .opc2 = 2,
604 .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
605 { .name = "TLB_ATTR", .cp = 15, .crn = 15, .crm = 7, .opc1 = 5, .opc2 = 2,
606 .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
607 REGINFO_SENTINEL
608};
609
Peter Maydell777dc782012-04-20 17:58:31 +0000610static void cortex_a9_initfn(Object *obj)
611{
612 ARMCPU *cpu = ARM_CPU(obj);
Peter Maydell4c3c8a32013-11-22 12:00:22 +0000613
614 cpu->dtb_compatible = "arm,cortex-a9";
Peter Maydell581be092012-04-20 17:58:31 +0000615 set_feature(&cpu->env, ARM_FEATURE_V7);
616 set_feature(&cpu->env, ARM_FEATURE_VFP3);
617 set_feature(&cpu->env, ARM_FEATURE_VFP_FP16);
618 set_feature(&cpu->env, ARM_FEATURE_NEON);
619 set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
620 /* Note that A9 supports the MP extensions even for
621 * A9UP and single-core A9MP (which are both different
622 * and valid configurations; we don't model A9UP).
623 */
624 set_feature(&cpu->env, ARM_FEATURE_V7MP);
Peter Maydellb2d06f92012-06-20 11:57:23 +0000625 cpu->midr = 0x410fc090;
Peter Maydell325b3ce2012-04-20 17:58:32 +0000626 cpu->reset_fpsid = 0x41033090;
Peter Maydellbd35c352012-04-20 17:58:32 +0000627 cpu->mvfr0 = 0x11110222;
628 cpu->mvfr1 = 0x01111111;
Peter Maydell64e16712012-04-20 17:58:33 +0000629 cpu->ctr = 0x80038003;
Peter Maydell0ca7e012012-04-20 17:58:33 +0000630 cpu->reset_sctlr = 0x00c50078;
Peter Maydell2e4d7e32012-04-20 17:58:34 +0000631 cpu->id_pfr0 = 0x1031;
632 cpu->id_pfr1 = 0x11;
633 cpu->id_dfr0 = 0x000;
634 cpu->id_afr0 = 0;
635 cpu->id_mmfr0 = 0x00100103;
636 cpu->id_mmfr1 = 0x20000000;
637 cpu->id_mmfr2 = 0x01230000;
638 cpu->id_mmfr3 = 0x00002111;
639 cpu->id_isar0 = 0x00101111;
640 cpu->id_isar1 = 0x13112111;
641 cpu->id_isar2 = 0x21232041;
642 cpu->id_isar3 = 0x11112131;
643 cpu->id_isar4 = 0x00111142;
Peter Maydell85df3782012-04-20 17:58:35 +0000644 cpu->clidr = (1 << 27) | (1 << 24) | 3;
645 cpu->ccsidr[0] = 0xe00fe015; /* 16k L1 dcache. */
646 cpu->ccsidr[1] = 0x200fe015; /* 16k L1 icache. */
Peter Maydell1047b9d2012-06-20 11:57:15 +0000647 {
648 ARMCPRegInfo cbar = {
649 .name = "CBAR", .cp = 15, .crn = 15, .crm = 0, .opc1 = 4,
650 .opc2 = 0, .access = PL1_R|PL3_W, .resetvalue = cpu->reset_cbar,
651 .fieldoffset = offsetof(CPUARMState, cp15.c15_config_base_address)
652 };
653 define_one_arm_cp_reg(cpu, &cbar);
654 define_arm_cp_regs(cpu, cortexa9_cp_reginfo);
655 }
Peter Maydell777dc782012-04-20 17:58:31 +0000656}
657
Peter Maydell34f90522012-06-20 11:57:18 +0000658#ifndef CONFIG_USER_ONLY
659static int a15_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri,
660 uint64_t *value)
661{
662 /* Linux wants the number of processors from here.
663 * Might as well set the interrupt-controller bit too.
664 */
665 *value = ((smp_cpus - 1) << 24) | (1 << 23);
666 return 0;
667}
668#endif
669
670static const ARMCPRegInfo cortexa15_cp_reginfo[] = {
671#ifndef CONFIG_USER_ONLY
672 { .name = "L2CTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2,
673 .access = PL1_RW, .resetvalue = 0, .readfn = a15_l2ctlr_read,
674 .writefn = arm_cp_write_ignore, },
675#endif
676 { .name = "L2ECTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 3,
677 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
678 REGINFO_SENTINEL
679};
680
Peter Maydell777dc782012-04-20 17:58:31 +0000681static void cortex_a15_initfn(Object *obj)
682{
683 ARMCPU *cpu = ARM_CPU(obj);
Peter Maydell4c3c8a32013-11-22 12:00:22 +0000684
685 cpu->dtb_compatible = "arm,cortex-a15";
Peter Maydell581be092012-04-20 17:58:31 +0000686 set_feature(&cpu->env, ARM_FEATURE_V7);
687 set_feature(&cpu->env, ARM_FEATURE_VFP4);
688 set_feature(&cpu->env, ARM_FEATURE_VFP_FP16);
689 set_feature(&cpu->env, ARM_FEATURE_NEON);
690 set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
691 set_feature(&cpu->env, ARM_FEATURE_ARM_DIV);
Peter Maydell581be092012-04-20 17:58:31 +0000692 set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
Peter Maydellc4804212012-06-20 11:57:17 +0000693 set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
Peter Maydellde9b05b2012-07-12 10:59:05 +0000694 set_feature(&cpu->env, ARM_FEATURE_LPAE);
Peter Maydell929702c2013-11-15 18:48:02 +0000695 cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A15;
Peter Maydellb2d06f92012-06-20 11:57:23 +0000696 cpu->midr = 0x412fc0f1;
Peter Maydell325b3ce2012-04-20 17:58:32 +0000697 cpu->reset_fpsid = 0x410430f0;
Peter Maydellbd35c352012-04-20 17:58:32 +0000698 cpu->mvfr0 = 0x10110222;
699 cpu->mvfr1 = 0x11111111;
Peter Maydell64e16712012-04-20 17:58:33 +0000700 cpu->ctr = 0x8444c004;
Peter Maydell0ca7e012012-04-20 17:58:33 +0000701 cpu->reset_sctlr = 0x00c50078;
Peter Maydell2e4d7e32012-04-20 17:58:34 +0000702 cpu->id_pfr0 = 0x00001131;
703 cpu->id_pfr1 = 0x00011011;
704 cpu->id_dfr0 = 0x02010555;
705 cpu->id_afr0 = 0x00000000;
706 cpu->id_mmfr0 = 0x10201105;
707 cpu->id_mmfr1 = 0x20000000;
708 cpu->id_mmfr2 = 0x01240000;
709 cpu->id_mmfr3 = 0x02102211;
710 cpu->id_isar0 = 0x02101110;
711 cpu->id_isar1 = 0x13112111;
712 cpu->id_isar2 = 0x21232041;
713 cpu->id_isar3 = 0x11112131;
714 cpu->id_isar4 = 0x10011142;
Peter Maydell85df3782012-04-20 17:58:35 +0000715 cpu->clidr = 0x0a200023;
716 cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */
717 cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */
718 cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */
Peter Maydell34f90522012-06-20 11:57:18 +0000719 define_arm_cp_regs(cpu, cortexa15_cp_reginfo);
Peter Maydell777dc782012-04-20 17:58:31 +0000720}
721
722static void ti925t_initfn(Object *obj)
723{
724 ARMCPU *cpu = ARM_CPU(obj);
Peter Maydell581be092012-04-20 17:58:31 +0000725 set_feature(&cpu->env, ARM_FEATURE_V4T);
726 set_feature(&cpu->env, ARM_FEATURE_OMAPCP);
Peter Maydell777dc782012-04-20 17:58:31 +0000727 cpu->midr = ARM_CPUID_TI925T;
Peter Maydell64e16712012-04-20 17:58:33 +0000728 cpu->ctr = 0x5109149;
Peter Maydell0ca7e012012-04-20 17:58:33 +0000729 cpu->reset_sctlr = 0x00000070;
Peter Maydell777dc782012-04-20 17:58:31 +0000730}
731
732static void sa1100_initfn(Object *obj)
733{
734 ARMCPU *cpu = ARM_CPU(obj);
Peter Maydell4c3c8a32013-11-22 12:00:22 +0000735
736 cpu->dtb_compatible = "intel,sa1100";
Peter Maydell581be092012-04-20 17:58:31 +0000737 set_feature(&cpu->env, ARM_FEATURE_STRONGARM);
Peter Maydellc4804212012-06-20 11:57:17 +0000738 set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
Peter Maydellb2d06f92012-06-20 11:57:23 +0000739 cpu->midr = 0x4401A11B;
Peter Maydell0ca7e012012-04-20 17:58:33 +0000740 cpu->reset_sctlr = 0x00000070;
Peter Maydell777dc782012-04-20 17:58:31 +0000741}
742
743static void sa1110_initfn(Object *obj)
744{
745 ARMCPU *cpu = ARM_CPU(obj);
Peter Maydell581be092012-04-20 17:58:31 +0000746 set_feature(&cpu->env, ARM_FEATURE_STRONGARM);
Peter Maydellc4804212012-06-20 11:57:17 +0000747 set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
Peter Maydellb2d06f92012-06-20 11:57:23 +0000748 cpu->midr = 0x6901B119;
Peter Maydell0ca7e012012-04-20 17:58:33 +0000749 cpu->reset_sctlr = 0x00000070;
Peter Maydell777dc782012-04-20 17:58:31 +0000750}
751
752static void pxa250_initfn(Object *obj)
753{
754 ARMCPU *cpu = ARM_CPU(obj);
Peter Maydell4c3c8a32013-11-22 12:00:22 +0000755
756 cpu->dtb_compatible = "marvell,xscale";
Peter Maydell581be092012-04-20 17:58:31 +0000757 set_feature(&cpu->env, ARM_FEATURE_V5);
758 set_feature(&cpu->env, ARM_FEATURE_XSCALE);
Peter Maydellb2d06f92012-06-20 11:57:23 +0000759 cpu->midr = 0x69052100;
Peter Maydell64e16712012-04-20 17:58:33 +0000760 cpu->ctr = 0xd172172;
Peter Maydell0ca7e012012-04-20 17:58:33 +0000761 cpu->reset_sctlr = 0x00000078;
Peter Maydell777dc782012-04-20 17:58:31 +0000762}
763
764static void pxa255_initfn(Object *obj)
765{
766 ARMCPU *cpu = ARM_CPU(obj);
Peter Maydell4c3c8a32013-11-22 12:00:22 +0000767
768 cpu->dtb_compatible = "marvell,xscale";
Peter Maydell581be092012-04-20 17:58:31 +0000769 set_feature(&cpu->env, ARM_FEATURE_V5);
770 set_feature(&cpu->env, ARM_FEATURE_XSCALE);
Peter Maydellb2d06f92012-06-20 11:57:23 +0000771 cpu->midr = 0x69052d00;
Peter Maydell64e16712012-04-20 17:58:33 +0000772 cpu->ctr = 0xd172172;
Peter Maydell0ca7e012012-04-20 17:58:33 +0000773 cpu->reset_sctlr = 0x00000078;
Peter Maydell777dc782012-04-20 17:58:31 +0000774}
775
776static void pxa260_initfn(Object *obj)
777{
778 ARMCPU *cpu = ARM_CPU(obj);
Peter Maydell4c3c8a32013-11-22 12:00:22 +0000779
780 cpu->dtb_compatible = "marvell,xscale";
Peter Maydell581be092012-04-20 17:58:31 +0000781 set_feature(&cpu->env, ARM_FEATURE_V5);
782 set_feature(&cpu->env, ARM_FEATURE_XSCALE);
Peter Maydellb2d06f92012-06-20 11:57:23 +0000783 cpu->midr = 0x69052903;
Peter Maydell64e16712012-04-20 17:58:33 +0000784 cpu->ctr = 0xd172172;
Peter Maydell0ca7e012012-04-20 17:58:33 +0000785 cpu->reset_sctlr = 0x00000078;
Peter Maydell777dc782012-04-20 17:58:31 +0000786}
787
788static void pxa261_initfn(Object *obj)
789{
790 ARMCPU *cpu = ARM_CPU(obj);
Peter Maydell4c3c8a32013-11-22 12:00:22 +0000791
792 cpu->dtb_compatible = "marvell,xscale";
Peter Maydell581be092012-04-20 17:58:31 +0000793 set_feature(&cpu->env, ARM_FEATURE_V5);
794 set_feature(&cpu->env, ARM_FEATURE_XSCALE);
Peter Maydellb2d06f92012-06-20 11:57:23 +0000795 cpu->midr = 0x69052d05;
Peter Maydell64e16712012-04-20 17:58:33 +0000796 cpu->ctr = 0xd172172;
Peter Maydell0ca7e012012-04-20 17:58:33 +0000797 cpu->reset_sctlr = 0x00000078;
Peter Maydell777dc782012-04-20 17:58:31 +0000798}
799
800static void pxa262_initfn(Object *obj)
801{
802 ARMCPU *cpu = ARM_CPU(obj);
Peter Maydell4c3c8a32013-11-22 12:00:22 +0000803
804 cpu->dtb_compatible = "marvell,xscale";
Peter Maydell581be092012-04-20 17:58:31 +0000805 set_feature(&cpu->env, ARM_FEATURE_V5);
806 set_feature(&cpu->env, ARM_FEATURE_XSCALE);
Peter Maydellb2d06f92012-06-20 11:57:23 +0000807 cpu->midr = 0x69052d06;
Peter Maydell64e16712012-04-20 17:58:33 +0000808 cpu->ctr = 0xd172172;
Peter Maydell0ca7e012012-04-20 17:58:33 +0000809 cpu->reset_sctlr = 0x00000078;
Peter Maydell777dc782012-04-20 17:58:31 +0000810}
811
812static void pxa270a0_initfn(Object *obj)
813{
814 ARMCPU *cpu = ARM_CPU(obj);
Peter Maydell4c3c8a32013-11-22 12:00:22 +0000815
816 cpu->dtb_compatible = "marvell,xscale";
Peter Maydell581be092012-04-20 17:58:31 +0000817 set_feature(&cpu->env, ARM_FEATURE_V5);
818 set_feature(&cpu->env, ARM_FEATURE_XSCALE);
819 set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
Peter Maydellb2d06f92012-06-20 11:57:23 +0000820 cpu->midr = 0x69054110;
Peter Maydell64e16712012-04-20 17:58:33 +0000821 cpu->ctr = 0xd172172;
Peter Maydell0ca7e012012-04-20 17:58:33 +0000822 cpu->reset_sctlr = 0x00000078;
Peter Maydell777dc782012-04-20 17:58:31 +0000823}
824
825static void pxa270a1_initfn(Object *obj)
826{
827 ARMCPU *cpu = ARM_CPU(obj);
Peter Maydell4c3c8a32013-11-22 12:00:22 +0000828
829 cpu->dtb_compatible = "marvell,xscale";
Peter Maydell581be092012-04-20 17:58:31 +0000830 set_feature(&cpu->env, ARM_FEATURE_V5);
831 set_feature(&cpu->env, ARM_FEATURE_XSCALE);
832 set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
Peter Maydellb2d06f92012-06-20 11:57:23 +0000833 cpu->midr = 0x69054111;
Peter Maydell64e16712012-04-20 17:58:33 +0000834 cpu->ctr = 0xd172172;
Peter Maydell0ca7e012012-04-20 17:58:33 +0000835 cpu->reset_sctlr = 0x00000078;
Peter Maydell777dc782012-04-20 17:58:31 +0000836}
837
838static void pxa270b0_initfn(Object *obj)
839{
840 ARMCPU *cpu = ARM_CPU(obj);
Peter Maydell4c3c8a32013-11-22 12:00:22 +0000841
842 cpu->dtb_compatible = "marvell,xscale";
Peter Maydell581be092012-04-20 17:58:31 +0000843 set_feature(&cpu->env, ARM_FEATURE_V5);
844 set_feature(&cpu->env, ARM_FEATURE_XSCALE);
845 set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
Peter Maydellb2d06f92012-06-20 11:57:23 +0000846 cpu->midr = 0x69054112;
Peter Maydell64e16712012-04-20 17:58:33 +0000847 cpu->ctr = 0xd172172;
Peter Maydell0ca7e012012-04-20 17:58:33 +0000848 cpu->reset_sctlr = 0x00000078;
Peter Maydell777dc782012-04-20 17:58:31 +0000849}
850
851static void pxa270b1_initfn(Object *obj)
852{
853 ARMCPU *cpu = ARM_CPU(obj);
Peter Maydell4c3c8a32013-11-22 12:00:22 +0000854
855 cpu->dtb_compatible = "marvell,xscale";
Peter Maydell581be092012-04-20 17:58:31 +0000856 set_feature(&cpu->env, ARM_FEATURE_V5);
857 set_feature(&cpu->env, ARM_FEATURE_XSCALE);
858 set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
Peter Maydellb2d06f92012-06-20 11:57:23 +0000859 cpu->midr = 0x69054113;
Peter Maydell64e16712012-04-20 17:58:33 +0000860 cpu->ctr = 0xd172172;
Peter Maydell0ca7e012012-04-20 17:58:33 +0000861 cpu->reset_sctlr = 0x00000078;
Peter Maydell777dc782012-04-20 17:58:31 +0000862}
863
864static void pxa270c0_initfn(Object *obj)
865{
866 ARMCPU *cpu = ARM_CPU(obj);
Peter Maydell4c3c8a32013-11-22 12:00:22 +0000867
868 cpu->dtb_compatible = "marvell,xscale";
Peter Maydell581be092012-04-20 17:58:31 +0000869 set_feature(&cpu->env, ARM_FEATURE_V5);
870 set_feature(&cpu->env, ARM_FEATURE_XSCALE);
871 set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
Peter Maydellb2d06f92012-06-20 11:57:23 +0000872 cpu->midr = 0x69054114;
Peter Maydell64e16712012-04-20 17:58:33 +0000873 cpu->ctr = 0xd172172;
Peter Maydell0ca7e012012-04-20 17:58:33 +0000874 cpu->reset_sctlr = 0x00000078;
Peter Maydell777dc782012-04-20 17:58:31 +0000875}
876
877static void pxa270c5_initfn(Object *obj)
878{
879 ARMCPU *cpu = ARM_CPU(obj);
Peter Maydell4c3c8a32013-11-22 12:00:22 +0000880
881 cpu->dtb_compatible = "marvell,xscale";
Peter Maydell581be092012-04-20 17:58:31 +0000882 set_feature(&cpu->env, ARM_FEATURE_V5);
883 set_feature(&cpu->env, ARM_FEATURE_XSCALE);
884 set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
Peter Maydellb2d06f92012-06-20 11:57:23 +0000885 cpu->midr = 0x69054117;
Peter Maydell64e16712012-04-20 17:58:33 +0000886 cpu->ctr = 0xd172172;
Peter Maydell0ca7e012012-04-20 17:58:33 +0000887 cpu->reset_sctlr = 0x00000078;
Peter Maydell777dc782012-04-20 17:58:31 +0000888}
889
Peter Maydellf5f6d382013-09-10 19:09:32 +0100890#ifdef CONFIG_USER_ONLY
Peter Maydell777dc782012-04-20 17:58:31 +0000891static void arm_any_initfn(Object *obj)
892{
893 ARMCPU *cpu = ARM_CPU(obj);
Mans Rullgard81e69fb2013-07-15 14:35:25 +0100894 set_feature(&cpu->env, ARM_FEATURE_V8);
Peter Maydell581be092012-04-20 17:58:31 +0000895 set_feature(&cpu->env, ARM_FEATURE_VFP4);
896 set_feature(&cpu->env, ARM_FEATURE_VFP_FP16);
897 set_feature(&cpu->env, ARM_FEATURE_NEON);
898 set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
899 set_feature(&cpu->env, ARM_FEATURE_ARM_DIV);
900 set_feature(&cpu->env, ARM_FEATURE_V7MP);
Alexander Graf3926cc82013-09-03 20:12:09 +0100901#ifdef TARGET_AARCH64
902 set_feature(&cpu->env, ARM_FEATURE_AARCH64);
903#endif
Peter Maydellb2d06f92012-06-20 11:57:23 +0000904 cpu->midr = 0xffffffff;
Peter Maydell777dc782012-04-20 17:58:31 +0000905}
Peter Maydellf5f6d382013-09-10 19:09:32 +0100906#endif
Peter Maydell777dc782012-04-20 17:58:31 +0000907
Peter Maydell15ee7762013-09-03 20:12:08 +0100908#endif /* !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) */
909
Peter Maydell777dc782012-04-20 17:58:31 +0000910typedef struct ARMCPUInfo {
911 const char *name;
912 void (*initfn)(Object *obj);
Andreas Färbere6f010c2013-02-02 12:33:14 +0100913 void (*class_init)(ObjectClass *oc, void *data);
Peter Maydell777dc782012-04-20 17:58:31 +0000914} ARMCPUInfo;
915
916static const ARMCPUInfo arm_cpus[] = {
Peter Maydell15ee7762013-09-03 20:12:08 +0100917#if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
Peter Maydell777dc782012-04-20 17:58:31 +0000918 { .name = "arm926", .initfn = arm926_initfn },
919 { .name = "arm946", .initfn = arm946_initfn },
920 { .name = "arm1026", .initfn = arm1026_initfn },
921 /* What QEMU calls "arm1136-r2" is actually the 1136 r0p2, i.e. an
922 * older core than plain "arm1136". In particular this does not
923 * have the v6K features.
924 */
925 { .name = "arm1136-r2", .initfn = arm1136_r2_initfn },
926 { .name = "arm1136", .initfn = arm1136_initfn },
927 { .name = "arm1176", .initfn = arm1176_initfn },
928 { .name = "arm11mpcore", .initfn = arm11mpcore_initfn },
Andreas Färbere6f010c2013-02-02 12:33:14 +0100929 { .name = "cortex-m3", .initfn = cortex_m3_initfn,
930 .class_init = arm_v7m_class_init },
Peter Maydell777dc782012-04-20 17:58:31 +0000931 { .name = "cortex-a8", .initfn = cortex_a8_initfn },
932 { .name = "cortex-a9", .initfn = cortex_a9_initfn },
933 { .name = "cortex-a15", .initfn = cortex_a15_initfn },
934 { .name = "ti925t", .initfn = ti925t_initfn },
935 { .name = "sa1100", .initfn = sa1100_initfn },
936 { .name = "sa1110", .initfn = sa1110_initfn },
937 { .name = "pxa250", .initfn = pxa250_initfn },
938 { .name = "pxa255", .initfn = pxa255_initfn },
939 { .name = "pxa260", .initfn = pxa260_initfn },
940 { .name = "pxa261", .initfn = pxa261_initfn },
941 { .name = "pxa262", .initfn = pxa262_initfn },
942 /* "pxa270" is an alias for "pxa270-a0" */
943 { .name = "pxa270", .initfn = pxa270a0_initfn },
944 { .name = "pxa270-a0", .initfn = pxa270a0_initfn },
945 { .name = "pxa270-a1", .initfn = pxa270a1_initfn },
946 { .name = "pxa270-b0", .initfn = pxa270b0_initfn },
947 { .name = "pxa270-b1", .initfn = pxa270b1_initfn },
948 { .name = "pxa270-c0", .initfn = pxa270c0_initfn },
949 { .name = "pxa270-c5", .initfn = pxa270c5_initfn },
Peter Maydellf5f6d382013-09-10 19:09:32 +0100950#ifdef CONFIG_USER_ONLY
Peter Maydell777dc782012-04-20 17:58:31 +0000951 { .name = "any", .initfn = arm_any_initfn },
Peter Maydellf5f6d382013-09-10 19:09:32 +0100952#endif
Peter Maydell15ee7762013-09-03 20:12:08 +0100953#endif
Peter Maydell777dc782012-04-20 17:58:31 +0000954};
955
Peter Maydell25565fa2013-11-22 12:00:22 +0000956static Property arm_cpu_properties[] = {
957 DEFINE_PROP_BOOL("start-powered-off", ARMCPU, start_powered_off, false),
958 DEFINE_PROP_END_OF_LIST()
959};
960
Andreas Färberdec9c2d2012-03-29 04:50:31 +0000961static void arm_cpu_class_init(ObjectClass *oc, void *data)
962{
963 ARMCPUClass *acc = ARM_CPU_CLASS(oc);
964 CPUClass *cc = CPU_CLASS(acc);
Andreas Färber14969262013-01-05 10:18:18 +0100965 DeviceClass *dc = DEVICE_CLASS(oc);
966
967 acc->parent_realize = dc->realize;
968 dc->realize = arm_cpu_realizefn;
Peter Maydell25565fa2013-11-22 12:00:22 +0000969 dc->props = arm_cpu_properties;
Andreas Färberdec9c2d2012-03-29 04:50:31 +0000970
971 acc->parent_reset = cc->reset;
972 cc->reset = arm_cpu_reset;
Andreas Färber5900d6b2013-01-21 16:11:43 +0100973
974 cc->class_by_name = arm_cpu_class_by_name;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100975 cc->do_interrupt = arm_cpu_do_interrupt;
Andreas Färber878096e2013-05-27 01:33:50 +0200976 cc->dump_state = arm_cpu_dump_state;
Andreas Färberf45748f2013-06-21 19:09:18 +0200977 cc->set_pc = arm_cpu_set_pc;
Andreas Färber5b50e792013-06-29 04:18:45 +0200978 cc->gdb_read_register = arm_cpu_gdb_read_register;
979 cc->gdb_write_register = arm_cpu_gdb_write_register;
Andreas Färber00b941e2013-06-29 18:55:54 +0200980#ifndef CONFIG_USER_ONLY
981 cc->get_phys_page_debug = arm_cpu_get_phys_page_debug;
982 cc->vmsd = &vmstate_arm_cpu;
983#endif
Andreas Färbera0e372f2013-06-28 23:18:47 +0200984 cc->gdb_num_core_regs = 26;
Andreas Färber5b24c642013-07-07 15:08:22 +0200985 cc->gdb_core_xml_file = "arm-core.xml";
Andreas Färberdec9c2d2012-03-29 04:50:31 +0000986}
987
Peter Maydell777dc782012-04-20 17:58:31 +0000988static void cpu_register(const ARMCPUInfo *info)
989{
990 TypeInfo type_info = {
Peter Maydell777dc782012-04-20 17:58:31 +0000991 .parent = TYPE_ARM_CPU,
992 .instance_size = sizeof(ARMCPU),
993 .instance_init = info->initfn,
994 .class_size = sizeof(ARMCPUClass),
Andreas Färbere6f010c2013-02-02 12:33:14 +0100995 .class_init = info->class_init,
Peter Maydell777dc782012-04-20 17:58:31 +0000996 };
997
Andreas Färber51492fd2013-01-27 17:30:10 +0100998 type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name);
Eduardo Habkost918fd082013-01-11 15:21:22 +0000999 type_register(&type_info);
Andreas Färber51492fd2013-01-27 17:30:10 +01001000 g_free((void *)type_info.name);
Peter Maydell777dc782012-04-20 17:58:31 +00001001}
1002
Andreas Färberdec9c2d2012-03-29 04:50:31 +00001003static const TypeInfo arm_cpu_type_info = {
1004 .name = TYPE_ARM_CPU,
1005 .parent = TYPE_CPU,
1006 .instance_size = sizeof(ARMCPU),
Peter Maydell777dc782012-04-20 17:58:31 +00001007 .instance_init = arm_cpu_initfn,
Peter Maydell4b6a83f2012-06-20 11:57:06 +00001008 .instance_finalize = arm_cpu_finalizefn,
Peter Maydell777dc782012-04-20 17:58:31 +00001009 .abstract = true,
Andreas Färberdec9c2d2012-03-29 04:50:31 +00001010 .class_size = sizeof(ARMCPUClass),
1011 .class_init = arm_cpu_class_init,
1012};
1013
1014static void arm_cpu_register_types(void)
1015{
Peter Maydell777dc782012-04-20 17:58:31 +00001016 int i;
1017
Andreas Färberdec9c2d2012-03-29 04:50:31 +00001018 type_register_static(&arm_cpu_type_info);
Peter Maydell777dc782012-04-20 17:58:31 +00001019 for (i = 0; i < ARRAY_SIZE(arm_cpus); i++) {
1020 cpu_register(&arm_cpus[i]);
1021 }
Andreas Färberdec9c2d2012-03-29 04:50:31 +00001022}
1023
1024type_init(arm_cpu_register_types)