ths | 7233b35 | 2007-12-02 02:20:03 +0000 | [diff] [blame] | 1 | /* |
| 2 | * PXA270-based Intel Mainstone platforms. |
| 3 | * FPGA driver |
| 4 | * |
| 5 | * Copyright (c) 2007 by Armin Kuster <akuster@kama-aina.net> or |
| 6 | * <akuster@mvista.com> |
| 7 | * |
| 8 | * This code is licensed under the GNU GPL v2. |
Paolo Bonzini | 6b620ca | 2012-01-13 17:44:23 +0100 | [diff] [blame] | 9 | * |
| 10 | * Contributions after 2012-01-13 are licensed under the terms of the |
| 11 | * GNU GPL, version 2 or (at your option) any later version. |
ths | 7233b35 | 2007-12-02 02:20:03 +0000 | [diff] [blame] | 12 | */ |
| 13 | #include "hw.h" |
Dmitry Eremin-Solenikov | cb380f6 | 2011-02-12 03:15:24 +0300 | [diff] [blame] | 14 | #include "sysbus.h" |
ths | 7233b35 | 2007-12-02 02:20:03 +0000 | [diff] [blame] | 15 | |
| 16 | /* Mainstone FPGA for extern irqs */ |
| 17 | #define FPGA_GPIO_PIN 0 |
| 18 | #define MST_NUM_IRQS 16 |
ths | 7233b35 | 2007-12-02 02:20:03 +0000 | [diff] [blame] | 19 | #define MST_LEDDAT1 0x10 |
| 20 | #define MST_LEDDAT2 0x14 |
| 21 | #define MST_LEDCTRL 0x40 |
| 22 | #define MST_GPSWR 0x60 |
| 23 | #define MST_MSCWR1 0x80 |
| 24 | #define MST_MSCWR2 0x84 |
| 25 | #define MST_MSCWR3 0x88 |
| 26 | #define MST_MSCRD 0x90 |
| 27 | #define MST_INTMSKENA 0xc0 |
| 28 | #define MST_INTSETCLR 0xd0 |
| 29 | #define MST_PCMCIA0 0xe0 |
| 30 | #define MST_PCMCIA1 0xe4 |
| 31 | |
Dmitry Eremin-Solenikov | b651fc6 | 2011-03-04 03:54:59 +0300 | [diff] [blame] | 32 | #define MST_PCMCIAx_READY (1 << 10) |
| 33 | #define MST_PCMCIAx_nCD (1 << 5) |
| 34 | |
| 35 | #define MST_PCMCIA_CD0_IRQ 9 |
| 36 | #define MST_PCMCIA_CD1_IRQ 13 |
| 37 | |
ths | 7233b35 | 2007-12-02 02:20:03 +0000 | [diff] [blame] | 38 | typedef struct mst_irq_state{ |
Dmitry Eremin-Solenikov | cb380f6 | 2011-02-12 03:15:24 +0300 | [diff] [blame] | 39 | SysBusDevice busdev; |
Benoît Canet | b9441eb | 2011-10-24 22:38:20 +0200 | [diff] [blame] | 40 | MemoryRegion iomem; |
Dmitry Eremin-Solenikov | cb380f6 | 2011-02-12 03:15:24 +0300 | [diff] [blame] | 41 | |
Dmitry Eremin-Solenikov | bb70651 | 2011-02-11 23:57:35 +0300 | [diff] [blame] | 42 | qemu_irq parent; |
ths | 7233b35 | 2007-12-02 02:20:03 +0000 | [diff] [blame] | 43 | |
| 44 | uint32_t prev_level; |
| 45 | uint32_t leddat1; |
| 46 | uint32_t leddat2; |
| 47 | uint32_t ledctrl; |
| 48 | uint32_t gpswr; |
| 49 | uint32_t mscwr1; |
| 50 | uint32_t mscwr2; |
| 51 | uint32_t mscwr3; |
| 52 | uint32_t mscrd; |
| 53 | uint32_t intmskena; |
| 54 | uint32_t intsetclr; |
| 55 | uint32_t pcmcia0; |
| 56 | uint32_t pcmcia1; |
| 57 | }mst_irq_state; |
| 58 | |
| 59 | static void |
ths | 7233b35 | 2007-12-02 02:20:03 +0000 | [diff] [blame] | 60 | mst_fpga_set_irq(void *opaque, int irq, int level) |
| 61 | { |
| 62 | mst_irq_state *s = (mst_irq_state *)opaque; |
Dmitry Eremin-Solenikov | 3e1dbc3 | 2011-02-16 16:22:33 +0300 | [diff] [blame] | 63 | uint32_t oldint = s->intsetclr & s->intmskena; |
ths | 7233b35 | 2007-12-02 02:20:03 +0000 | [diff] [blame] | 64 | |
| 65 | if (level) |
| 66 | s->prev_level |= 1u << irq; |
| 67 | else |
| 68 | s->prev_level &= ~(1u << irq); |
| 69 | |
Dmitry Eremin-Solenikov | b651fc6 | 2011-03-04 03:54:59 +0300 | [diff] [blame] | 70 | switch(irq) { |
| 71 | case MST_PCMCIA_CD0_IRQ: |
| 72 | if (level) |
| 73 | s->pcmcia0 &= ~MST_PCMCIAx_nCD; |
| 74 | else |
| 75 | s->pcmcia0 |= MST_PCMCIAx_nCD; |
| 76 | break; |
| 77 | case MST_PCMCIA_CD1_IRQ: |
| 78 | if (level) |
| 79 | s->pcmcia1 &= ~MST_PCMCIAx_nCD; |
| 80 | else |
| 81 | s->pcmcia1 |= MST_PCMCIAx_nCD; |
| 82 | break; |
| 83 | } |
| 84 | |
Dmitry Eremin-Solenikov | 43d9170 | 2011-02-12 03:15:23 +0300 | [diff] [blame] | 85 | if ((s->intmskena & (1u << irq)) && level) |
| 86 | s->intsetclr |= 1u << irq; |
| 87 | |
| 88 | if (oldint != (s->intsetclr & s->intmskena)) |
| 89 | qemu_set_irq(s->parent, s->intsetclr & s->intmskena); |
ths | 7233b35 | 2007-12-02 02:20:03 +0000 | [diff] [blame] | 90 | } |
| 91 | |
| 92 | |
Benoît Canet | b9441eb | 2011-10-24 22:38:20 +0200 | [diff] [blame] | 93 | static uint64_t |
| 94 | mst_fpga_readb(void *opaque, target_phys_addr_t addr, unsigned size) |
ths | 7233b35 | 2007-12-02 02:20:03 +0000 | [diff] [blame] | 95 | { |
| 96 | mst_irq_state *s = (mst_irq_state *) opaque; |
ths | 7233b35 | 2007-12-02 02:20:03 +0000 | [diff] [blame] | 97 | |
| 98 | switch (addr) { |
| 99 | case MST_LEDDAT1: |
| 100 | return s->leddat1; |
| 101 | case MST_LEDDAT2: |
| 102 | return s->leddat2; |
| 103 | case MST_LEDCTRL: |
| 104 | return s->ledctrl; |
| 105 | case MST_GPSWR: |
| 106 | return s->gpswr; |
| 107 | case MST_MSCWR1: |
| 108 | return s->mscwr1; |
| 109 | case MST_MSCWR2: |
| 110 | return s->mscwr2; |
| 111 | case MST_MSCWR3: |
| 112 | return s->mscwr3; |
| 113 | case MST_MSCRD: |
| 114 | return s->mscrd; |
| 115 | case MST_INTMSKENA: |
| 116 | return s->intmskena; |
| 117 | case MST_INTSETCLR: |
| 118 | return s->intsetclr; |
| 119 | case MST_PCMCIA0: |
| 120 | return s->pcmcia0; |
| 121 | case MST_PCMCIA1: |
| 122 | return s->pcmcia1; |
| 123 | default: |
| 124 | printf("Mainstone - mst_fpga_readb: Bad register offset " |
Stefan Weil | b2bedb2 | 2011-09-12 22:33:01 +0200 | [diff] [blame] | 125 | "0x" TARGET_FMT_plx "\n", addr); |
ths | 7233b35 | 2007-12-02 02:20:03 +0000 | [diff] [blame] | 126 | } |
| 127 | return 0; |
| 128 | } |
| 129 | |
| 130 | static void |
Benoît Canet | b9441eb | 2011-10-24 22:38:20 +0200 | [diff] [blame] | 131 | mst_fpga_writeb(void *opaque, target_phys_addr_t addr, uint64_t value, |
| 132 | unsigned size) |
ths | 7233b35 | 2007-12-02 02:20:03 +0000 | [diff] [blame] | 133 | { |
| 134 | mst_irq_state *s = (mst_irq_state *) opaque; |
ths | 7233b35 | 2007-12-02 02:20:03 +0000 | [diff] [blame] | 135 | value &= 0xffffffff; |
| 136 | |
| 137 | switch (addr) { |
| 138 | case MST_LEDDAT1: |
| 139 | s->leddat1 = value; |
| 140 | break; |
| 141 | case MST_LEDDAT2: |
| 142 | s->leddat2 = value; |
| 143 | break; |
| 144 | case MST_LEDCTRL: |
| 145 | s->ledctrl = value; |
| 146 | break; |
| 147 | case MST_GPSWR: |
| 148 | s->gpswr = value; |
| 149 | break; |
| 150 | case MST_MSCWR1: |
| 151 | s->mscwr1 = value; |
| 152 | break; |
| 153 | case MST_MSCWR2: |
| 154 | s->mscwr2 = value; |
| 155 | break; |
| 156 | case MST_MSCWR3: |
| 157 | s->mscwr3 = value; |
| 158 | break; |
| 159 | case MST_MSCRD: |
| 160 | s->mscrd = value; |
| 161 | break; |
Stefan Weil | ff2712b | 2011-04-28 17:20:35 +0200 | [diff] [blame] | 162 | case MST_INTMSKENA: /* Mask interrupt */ |
ths | 7233b35 | 2007-12-02 02:20:03 +0000 | [diff] [blame] | 163 | s->intmskena = (value & 0xFEEFF); |
Dmitry Eremin-Solenikov | 43d9170 | 2011-02-12 03:15:23 +0300 | [diff] [blame] | 164 | qemu_set_irq(s->parent, s->intsetclr & s->intmskena); |
ths | 7233b35 | 2007-12-02 02:20:03 +0000 | [diff] [blame] | 165 | break; |
| 166 | case MST_INTSETCLR: /* clear or set interrupt */ |
| 167 | s->intsetclr = (value & 0xFEEFF); |
Dmitry Eremin-Solenikov | 3e1dbc3 | 2011-02-16 16:22:33 +0300 | [diff] [blame] | 168 | qemu_set_irq(s->parent, s->intsetclr & s->intmskena); |
ths | 7233b35 | 2007-12-02 02:20:03 +0000 | [diff] [blame] | 169 | break; |
Dmitry Eremin-Solenikov | b651fc6 | 2011-03-04 03:54:59 +0300 | [diff] [blame] | 170 | /* For PCMCIAx allow the to change only power and reset */ |
ths | 7233b35 | 2007-12-02 02:20:03 +0000 | [diff] [blame] | 171 | case MST_PCMCIA0: |
Dmitry Eremin-Solenikov | b651fc6 | 2011-03-04 03:54:59 +0300 | [diff] [blame] | 172 | s->pcmcia0 = (value & 0x1f) | (s->pcmcia0 & ~0x1f); |
ths | 7233b35 | 2007-12-02 02:20:03 +0000 | [diff] [blame] | 173 | break; |
| 174 | case MST_PCMCIA1: |
Dmitry Eremin-Solenikov | b651fc6 | 2011-03-04 03:54:59 +0300 | [diff] [blame] | 175 | s->pcmcia1 = (value & 0x1f) | (s->pcmcia1 & ~0x1f); |
ths | 7233b35 | 2007-12-02 02:20:03 +0000 | [diff] [blame] | 176 | break; |
| 177 | default: |
| 178 | printf("Mainstone - mst_fpga_writeb: Bad register offset " |
Stefan Weil | b2bedb2 | 2011-09-12 22:33:01 +0200 | [diff] [blame] | 179 | "0x" TARGET_FMT_plx "\n", addr); |
ths | 7233b35 | 2007-12-02 02:20:03 +0000 | [diff] [blame] | 180 | } |
| 181 | } |
| 182 | |
Benoît Canet | b9441eb | 2011-10-24 22:38:20 +0200 | [diff] [blame] | 183 | static const MemoryRegionOps mst_fpga_ops = { |
| 184 | .read = mst_fpga_readb, |
| 185 | .write = mst_fpga_writeb, |
| 186 | .endianness = DEVICE_NATIVE_ENDIAN, |
ths | 7233b35 | 2007-12-02 02:20:03 +0000 | [diff] [blame] | 187 | }; |
ths | 7233b35 | 2007-12-02 02:20:03 +0000 | [diff] [blame] | 188 | |
Dmitry Eremin-Solenikov | cb380f6 | 2011-02-12 03:15:24 +0300 | [diff] [blame] | 189 | static int mst_fpga_post_load(void *opaque, int version_id) |
ths | 7233b35 | 2007-12-02 02:20:03 +0000 | [diff] [blame] | 190 | { |
| 191 | mst_irq_state *s = (mst_irq_state *) opaque; |
| 192 | |
Dmitry Eremin-Solenikov | 43d9170 | 2011-02-12 03:15:23 +0300 | [diff] [blame] | 193 | qemu_set_irq(s->parent, s->intsetclr & s->intmskena); |
ths | 7233b35 | 2007-12-02 02:20:03 +0000 | [diff] [blame] | 194 | return 0; |
| 195 | } |
| 196 | |
Dmitry Eremin-Solenikov | cb380f6 | 2011-02-12 03:15:24 +0300 | [diff] [blame] | 197 | static int mst_fpga_init(SysBusDevice *dev) |
ths | 7233b35 | 2007-12-02 02:20:03 +0000 | [diff] [blame] | 198 | { |
| 199 | mst_irq_state *s; |
ths | 7233b35 | 2007-12-02 02:20:03 +0000 | [diff] [blame] | 200 | |
Dmitry Eremin-Solenikov | cb380f6 | 2011-02-12 03:15:24 +0300 | [diff] [blame] | 201 | s = FROM_SYSBUS(mst_irq_state, dev); |
ths | 7233b35 | 2007-12-02 02:20:03 +0000 | [diff] [blame] | 202 | |
Dmitry Eremin-Solenikov | b651fc6 | 2011-03-04 03:54:59 +0300 | [diff] [blame] | 203 | s->pcmcia0 = MST_PCMCIAx_READY | MST_PCMCIAx_nCD; |
| 204 | s->pcmcia1 = MST_PCMCIAx_READY | MST_PCMCIAx_nCD; |
| 205 | |
Dmitry Eremin-Solenikov | cb380f6 | 2011-02-12 03:15:24 +0300 | [diff] [blame] | 206 | sysbus_init_irq(dev, &s->parent); |
ths | 7233b35 | 2007-12-02 02:20:03 +0000 | [diff] [blame] | 207 | |
| 208 | /* alloc the external 16 irqs */ |
Dmitry Eremin-Solenikov | cb380f6 | 2011-02-12 03:15:24 +0300 | [diff] [blame] | 209 | qdev_init_gpio_in(&dev->qdev, mst_fpga_set_irq, MST_NUM_IRQS); |
ths | 7233b35 | 2007-12-02 02:20:03 +0000 | [diff] [blame] | 210 | |
Benoît Canet | b9441eb | 2011-10-24 22:38:20 +0200 | [diff] [blame] | 211 | memory_region_init_io(&s->iomem, &mst_fpga_ops, s, |
| 212 | "fpga", 0x00100000); |
Avi Kivity | 750ecd4 | 2011-11-27 11:38:10 +0200 | [diff] [blame] | 213 | sysbus_init_mmio(dev, &s->iomem); |
Dmitry Eremin-Solenikov | cb380f6 | 2011-02-12 03:15:24 +0300 | [diff] [blame] | 214 | return 0; |
ths | 7233b35 | 2007-12-02 02:20:03 +0000 | [diff] [blame] | 215 | } |
Dmitry Eremin-Solenikov | cb380f6 | 2011-02-12 03:15:24 +0300 | [diff] [blame] | 216 | |
| 217 | static VMStateDescription vmstate_mst_fpga_regs = { |
| 218 | .name = "mainstone_fpga", |
| 219 | .version_id = 0, |
| 220 | .minimum_version_id = 0, |
| 221 | .minimum_version_id_old = 0, |
| 222 | .post_load = mst_fpga_post_load, |
| 223 | .fields = (VMStateField []) { |
| 224 | VMSTATE_UINT32(prev_level, mst_irq_state), |
| 225 | VMSTATE_UINT32(leddat1, mst_irq_state), |
| 226 | VMSTATE_UINT32(leddat2, mst_irq_state), |
| 227 | VMSTATE_UINT32(ledctrl, mst_irq_state), |
| 228 | VMSTATE_UINT32(gpswr, mst_irq_state), |
| 229 | VMSTATE_UINT32(mscwr1, mst_irq_state), |
| 230 | VMSTATE_UINT32(mscwr2, mst_irq_state), |
| 231 | VMSTATE_UINT32(mscwr3, mst_irq_state), |
| 232 | VMSTATE_UINT32(mscrd, mst_irq_state), |
| 233 | VMSTATE_UINT32(intmskena, mst_irq_state), |
| 234 | VMSTATE_UINT32(intsetclr, mst_irq_state), |
| 235 | VMSTATE_UINT32(pcmcia0, mst_irq_state), |
| 236 | VMSTATE_UINT32(pcmcia1, mst_irq_state), |
| 237 | VMSTATE_END_OF_LIST(), |
| 238 | }, |
| 239 | }; |
| 240 | |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 241 | static void mst_fpga_class_init(ObjectClass *klass, void *data) |
| 242 | { |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 243 | DeviceClass *dc = DEVICE_CLASS(klass); |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 244 | SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); |
| 245 | |
| 246 | k->init = mst_fpga_init; |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 247 | dc->desc = "Mainstone II FPGA"; |
| 248 | dc->vmsd = &vmstate_mst_fpga_regs; |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 249 | } |
| 250 | |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 251 | static TypeInfo mst_fpga_info = { |
| 252 | .name = "mainstone-fpga", |
| 253 | .parent = TYPE_SYS_BUS_DEVICE, |
| 254 | .instance_size = sizeof(mst_irq_state), |
| 255 | .class_init = mst_fpga_class_init, |
Dmitry Eremin-Solenikov | cb380f6 | 2011-02-12 03:15:24 +0300 | [diff] [blame] | 256 | }; |
| 257 | |
Andreas Färber | 83f7d43 | 2012-02-09 15:20:55 +0100 | [diff] [blame] | 258 | static void mst_fpga_register_types(void) |
Dmitry Eremin-Solenikov | cb380f6 | 2011-02-12 03:15:24 +0300 | [diff] [blame] | 259 | { |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 260 | type_register_static(&mst_fpga_info); |
Dmitry Eremin-Solenikov | cb380f6 | 2011-02-12 03:15:24 +0300 | [diff] [blame] | 261 | } |
Andreas Färber | 83f7d43 | 2012-02-09 15:20:55 +0100 | [diff] [blame] | 262 | |
| 263 | type_init(mst_fpga_register_types) |