blob: deacbf4d0d5466c15302c52896df0b81544574f0 [file] [log] [blame]
ths5fafdf22007-09-16 21:08:06 +00001/*
bellardb5ff1b32005-11-26 10:38:39 +00002 * ARM Integrator CP System emulation.
3 *
pbrooka1bb27b2007-04-06 16:49:48 +00004 * Copyright (c) 2005-2007 CodeSourcery.
bellardb5ff1b32005-11-26 10:38:39 +00005 * Written by Paul Brook
6 *
Matthew Fernandez8e31bf32011-06-26 12:21:35 +10007 * This code is licensed under the GPL
bellardb5ff1b32005-11-26 10:38:39 +00008 */
9
Paul Brook2e9bdce2009-05-14 22:35:07 +010010#include "sysbus.h"
pbrook87ecb682007-11-17 17:14:51 +000011#include "devices.h"
pbrook87ecb682007-11-17 17:14:51 +000012#include "boards.h"
13#include "arm-misc.h"
14#include "net.h"
Avi Kivity211adf42011-07-25 15:03:19 +030015#include "exec-memory.h"
Peter Maydelldf3f4572011-09-12 15:43:31 +010016#include "sysemu.h"
bellardb5ff1b32005-11-26 10:38:39 +000017
bellardb5ff1b32005-11-26 10:38:39 +000018typedef struct {
Paul Brooka7086882009-05-14 22:35:07 +010019 SysBusDevice busdev;
Benoît Canet71d9bc52011-10-17 17:28:26 +020020 MemoryRegion iomem;
Gerd Hoffmannee6847d2009-07-15 13:43:31 +020021 uint32_t memsz;
Avi Kivity211adf42011-07-25 15:03:19 +030022 MemoryRegion flash;
bellardb5ff1b32005-11-26 10:38:39 +000023 uint32_t cm_osc;
24 uint32_t cm_ctrl;
25 uint32_t cm_lock;
26 uint32_t cm_auxosc;
27 uint32_t cm_sdram;
28 uint32_t cm_init;
29 uint32_t cm_flags;
30 uint32_t cm_nvflags;
31 uint32_t int_level;
32 uint32_t irq_enabled;
33 uint32_t fiq_enabled;
34} integratorcm_state;
35
36static uint8_t integrator_spd[128] = {
37 128, 8, 4, 11, 9, 1, 64, 0, 2, 0xa0, 0xa0, 0, 0, 8, 0, 1,
38 0xe, 4, 0x1c, 1, 2, 0x20, 0xc0, 0, 0, 0, 0, 0x30, 0x28, 0x30, 0x28, 0x40
39};
40
Benoît Canet71d9bc52011-10-17 17:28:26 +020041static uint64_t integratorcm_read(void *opaque, target_phys_addr_t offset,
42 unsigned size)
bellardb5ff1b32005-11-26 10:38:39 +000043{
44 integratorcm_state *s = (integratorcm_state *)opaque;
bellardb5ff1b32005-11-26 10:38:39 +000045 if (offset >= 0x100 && offset < 0x200) {
46 /* CM_SPD */
47 if (offset >= 0x180)
48 return 0;
49 return integrator_spd[offset >> 2];
50 }
51 switch (offset >> 2) {
52 case 0: /* CM_ID */
53 return 0x411a3001;
54 case 1: /* CM_PROC */
55 return 0;
56 case 2: /* CM_OSC */
57 return s->cm_osc;
58 case 3: /* CM_CTRL */
59 return s->cm_ctrl;
60 case 4: /* CM_STAT */
61 return 0x00100000;
62 case 5: /* CM_LOCK */
63 if (s->cm_lock == 0xa05f) {
64 return 0x1a05f;
65 } else {
66 return s->cm_lock;
67 }
68 case 6: /* CM_LMBUSCNT */
69 /* ??? High frequency timer. */
Paul Brook2ac71172009-05-08 02:35:15 +010070 hw_error("integratorcm_read: CM_LMBUSCNT");
bellardb5ff1b32005-11-26 10:38:39 +000071 case 7: /* CM_AUXOSC */
72 return s->cm_auxosc;
73 case 8: /* CM_SDRAM */
74 return s->cm_sdram;
75 case 9: /* CM_INIT */
76 return s->cm_init;
77 case 10: /* CM_REFCT */
78 /* ??? High frequency timer. */
Paul Brook2ac71172009-05-08 02:35:15 +010079 hw_error("integratorcm_read: CM_REFCT");
bellardb5ff1b32005-11-26 10:38:39 +000080 case 12: /* CM_FLAGS */
81 return s->cm_flags;
82 case 14: /* CM_NVFLAGS */
83 return s->cm_nvflags;
84 case 16: /* CM_IRQ_STAT */
85 return s->int_level & s->irq_enabled;
86 case 17: /* CM_IRQ_RSTAT */
87 return s->int_level;
88 case 18: /* CM_IRQ_ENSET */
89 return s->irq_enabled;
90 case 20: /* CM_SOFT_INTSET */
91 return s->int_level & 1;
92 case 24: /* CM_FIQ_STAT */
93 return s->int_level & s->fiq_enabled;
94 case 25: /* CM_FIQ_RSTAT */
95 return s->int_level;
96 case 26: /* CM_FIQ_ENSET */
97 return s->fiq_enabled;
98 case 32: /* CM_VOLTAGE_CTL0 */
99 case 33: /* CM_VOLTAGE_CTL1 */
100 case 34: /* CM_VOLTAGE_CTL2 */
101 case 35: /* CM_VOLTAGE_CTL3 */
102 /* ??? Voltage control unimplemented. */
103 return 0;
104 default:
Paul Brook2ac71172009-05-08 02:35:15 +0100105 hw_error("integratorcm_read: Unimplemented offset 0x%x\n",
106 (int)offset);
bellardb5ff1b32005-11-26 10:38:39 +0000107 return 0;
108 }
109}
110
Peter Maydell563c2bf2012-01-06 18:58:28 +0000111static void integratorcm_do_remap(integratorcm_state *s)
bellardb5ff1b32005-11-26 10:38:39 +0000112{
Peter Maydell563c2bf2012-01-06 18:58:28 +0000113 /* Sync memory region state with CM_CTRL REMAP bit:
114 * bit 0 => flash at address 0; bit 1 => RAM
115 */
116 memory_region_set_enabled(&s->flash, !(s->cm_ctrl & 4));
bellardb5ff1b32005-11-26 10:38:39 +0000117}
118
119static void integratorcm_set_ctrl(integratorcm_state *s, uint32_t value)
120{
121 if (value & 8) {
Peter Maydelldf3f4572011-09-12 15:43:31 +0100122 qemu_system_reset_request();
bellardb5ff1b32005-11-26 10:38:39 +0000123 }
Peter Maydelldf3f4572011-09-12 15:43:31 +0100124 if ((s->cm_ctrl ^ value) & 1) {
125 /* (value & 1) != 0 means the green "MISC LED" is lit.
126 * We don't have any nice place to display LEDs. printf is a bad
127 * idea because Linux uses the LED as a heartbeat and the output
128 * will swamp anything else on the terminal.
129 */
bellardb5ff1b32005-11-26 10:38:39 +0000130 }
Peter Maydelldf3f4572011-09-12 15:43:31 +0100131 /* Note that the RESET bit [3] always reads as zero */
132 s->cm_ctrl = (s->cm_ctrl & ~5) | (value & 5);
Peter Maydell563c2bf2012-01-06 18:58:28 +0000133 integratorcm_do_remap(s);
bellardb5ff1b32005-11-26 10:38:39 +0000134}
135
136static void integratorcm_update(integratorcm_state *s)
137{
138 /* ??? The CPU irq/fiq is raised when either the core module or base PIC
139 are active. */
140 if (s->int_level & (s->irq_enabled | s->fiq_enabled))
Paul Brook2ac71172009-05-08 02:35:15 +0100141 hw_error("Core module interrupt\n");
bellardb5ff1b32005-11-26 10:38:39 +0000142}
143
Anthony Liguoric227f092009-10-01 16:12:16 -0500144static void integratorcm_write(void *opaque, target_phys_addr_t offset,
Benoît Canet71d9bc52011-10-17 17:28:26 +0200145 uint64_t value, unsigned size)
bellardb5ff1b32005-11-26 10:38:39 +0000146{
147 integratorcm_state *s = (integratorcm_state *)opaque;
bellardb5ff1b32005-11-26 10:38:39 +0000148 switch (offset >> 2) {
149 case 2: /* CM_OSC */
150 if (s->cm_lock == 0xa05f)
151 s->cm_osc = value;
152 break;
153 case 3: /* CM_CTRL */
154 integratorcm_set_ctrl(s, value);
155 break;
156 case 5: /* CM_LOCK */
157 s->cm_lock = value & 0xffff;
158 break;
159 case 7: /* CM_AUXOSC */
160 if (s->cm_lock == 0xa05f)
161 s->cm_auxosc = value;
162 break;
163 case 8: /* CM_SDRAM */
164 s->cm_sdram = value;
165 break;
166 case 9: /* CM_INIT */
167 /* ??? This can change the memory bus frequency. */
168 s->cm_init = value;
169 break;
170 case 12: /* CM_FLAGSS */
171 s->cm_flags |= value;
172 break;
173 case 13: /* CM_FLAGSC */
174 s->cm_flags &= ~value;
175 break;
176 case 14: /* CM_NVFLAGSS */
177 s->cm_nvflags |= value;
178 break;
179 case 15: /* CM_NVFLAGSS */
180 s->cm_nvflags &= ~value;
181 break;
182 case 18: /* CM_IRQ_ENSET */
183 s->irq_enabled |= value;
184 integratorcm_update(s);
185 break;
186 case 19: /* CM_IRQ_ENCLR */
187 s->irq_enabled &= ~value;
188 integratorcm_update(s);
189 break;
190 case 20: /* CM_SOFT_INTSET */
191 s->int_level |= (value & 1);
192 integratorcm_update(s);
193 break;
194 case 21: /* CM_SOFT_INTCLR */
195 s->int_level &= ~(value & 1);
196 integratorcm_update(s);
197 break;
198 case 26: /* CM_FIQ_ENSET */
199 s->fiq_enabled |= value;
200 integratorcm_update(s);
201 break;
202 case 27: /* CM_FIQ_ENCLR */
203 s->fiq_enabled &= ~value;
204 integratorcm_update(s);
205 break;
206 case 32: /* CM_VOLTAGE_CTL0 */
207 case 33: /* CM_VOLTAGE_CTL1 */
208 case 34: /* CM_VOLTAGE_CTL2 */
209 case 35: /* CM_VOLTAGE_CTL3 */
210 /* ??? Voltage control unimplemented. */
211 break;
212 default:
Paul Brook2ac71172009-05-08 02:35:15 +0100213 hw_error("integratorcm_write: Unimplemented offset 0x%x\n",
214 (int)offset);
bellardb5ff1b32005-11-26 10:38:39 +0000215 break;
216 }
217}
218
219/* Integrator/CM control registers. */
220
Benoît Canet71d9bc52011-10-17 17:28:26 +0200221static const MemoryRegionOps integratorcm_ops = {
222 .read = integratorcm_read,
223 .write = integratorcm_write,
224 .endianness = DEVICE_NATIVE_ENDIAN,
bellardb5ff1b32005-11-26 10:38:39 +0000225};
226
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200227static int integratorcm_init(SysBusDevice *dev)
bellardb5ff1b32005-11-26 10:38:39 +0000228{
Paul Brooka7086882009-05-14 22:35:07 +0100229 integratorcm_state *s = FROM_SYSBUS(integratorcm_state, dev);
bellardb5ff1b32005-11-26 10:38:39 +0000230
bellardb5ff1b32005-11-26 10:38:39 +0000231 s->cm_osc = 0x01000048;
232 /* ??? What should the high bits of this value be? */
233 s->cm_auxosc = 0x0007feff;
234 s->cm_sdram = 0x00011122;
Gerd Hoffmannee6847d2009-07-15 13:43:31 +0200235 if (s->memsz >= 256) {
bellardb5ff1b32005-11-26 10:38:39 +0000236 integrator_spd[31] = 64;
237 s->cm_sdram |= 0x10;
Gerd Hoffmannee6847d2009-07-15 13:43:31 +0200238 } else if (s->memsz >= 128) {
bellardb5ff1b32005-11-26 10:38:39 +0000239 integrator_spd[31] = 32;
240 s->cm_sdram |= 0x0c;
Gerd Hoffmannee6847d2009-07-15 13:43:31 +0200241 } else if (s->memsz >= 64) {
bellardb5ff1b32005-11-26 10:38:39 +0000242 integrator_spd[31] = 16;
243 s->cm_sdram |= 0x08;
Gerd Hoffmannee6847d2009-07-15 13:43:31 +0200244 } else if (s->memsz >= 32) {
bellardb5ff1b32005-11-26 10:38:39 +0000245 integrator_spd[31] = 4;
246 s->cm_sdram |= 0x04;
247 } else {
248 integrator_spd[31] = 2;
249 }
250 memcpy(integrator_spd + 73, "QEMU-MEMORY", 11);
251 s->cm_init = 0x00000112;
Avi Kivityc5705a72011-12-20 15:59:12 +0200252 memory_region_init_ram(&s->flash, "integrator.flash", 0x100000);
253 vmstate_register_ram_global(&s->flash);
bellardb5ff1b32005-11-26 10:38:39 +0000254
Benoît Canet71d9bc52011-10-17 17:28:26 +0200255 memory_region_init_io(&s->iomem, &integratorcm_ops, s,
256 "integratorcm", 0x00800000);
Avi Kivity750ecd42011-11-27 11:38:10 +0200257 sysbus_init_mmio(dev, &s->iomem);
Benoît Canet71d9bc52011-10-17 17:28:26 +0200258
Peter Maydell563c2bf2012-01-06 18:58:28 +0000259 integratorcm_do_remap(s);
bellardb5ff1b32005-11-26 10:38:39 +0000260 /* ??? Save/restore. */
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200261 return 0;
bellardb5ff1b32005-11-26 10:38:39 +0000262}
263
264/* Integrator/CP hardware emulation. */
265/* Primary interrupt controller. */
266
267typedef struct icp_pic_state
268{
Paul Brooka7086882009-05-14 22:35:07 +0100269 SysBusDevice busdev;
Benoît Canet61074e42011-10-17 17:28:27 +0200270 MemoryRegion iomem;
bellardb5ff1b32005-11-26 10:38:39 +0000271 uint32_t level;
272 uint32_t irq_enabled;
273 uint32_t fiq_enabled;
pbrookd537cf62007-04-07 18:14:41 +0000274 qemu_irq parent_irq;
275 qemu_irq parent_fiq;
bellardb5ff1b32005-11-26 10:38:39 +0000276} icp_pic_state;
277
bellardb5ff1b32005-11-26 10:38:39 +0000278static void icp_pic_update(icp_pic_state *s)
279{
pbrookcdbdb642006-04-09 01:32:52 +0000280 uint32_t flags;
bellardb5ff1b32005-11-26 10:38:39 +0000281
pbrookd537cf62007-04-07 18:14:41 +0000282 flags = (s->level & s->irq_enabled);
283 qemu_set_irq(s->parent_irq, flags != 0);
284 flags = (s->level & s->fiq_enabled);
285 qemu_set_irq(s->parent_fiq, flags != 0);
bellardb5ff1b32005-11-26 10:38:39 +0000286}
287
pbrookcdbdb642006-04-09 01:32:52 +0000288static void icp_pic_set_irq(void *opaque, int irq, int level)
bellardb5ff1b32005-11-26 10:38:39 +0000289{
bellard80337b62005-12-04 18:54:21 +0000290 icp_pic_state *s = (icp_pic_state *)opaque;
bellardb5ff1b32005-11-26 10:38:39 +0000291 if (level)
bellard80337b62005-12-04 18:54:21 +0000292 s->level |= 1 << irq;
bellardb5ff1b32005-11-26 10:38:39 +0000293 else
bellard80337b62005-12-04 18:54:21 +0000294 s->level &= ~(1 << irq);
bellardb5ff1b32005-11-26 10:38:39 +0000295 icp_pic_update(s);
296}
297
Benoît Canet61074e42011-10-17 17:28:27 +0200298static uint64_t icp_pic_read(void *opaque, target_phys_addr_t offset,
299 unsigned size)
bellardb5ff1b32005-11-26 10:38:39 +0000300{
301 icp_pic_state *s = (icp_pic_state *)opaque;
302
bellardb5ff1b32005-11-26 10:38:39 +0000303 switch (offset >> 2) {
304 case 0: /* IRQ_STATUS */
305 return s->level & s->irq_enabled;
306 case 1: /* IRQ_RAWSTAT */
307 return s->level;
308 case 2: /* IRQ_ENABLESET */
309 return s->irq_enabled;
310 case 4: /* INT_SOFTSET */
311 return s->level & 1;
312 case 8: /* FRQ_STATUS */
313 return s->level & s->fiq_enabled;
314 case 9: /* FRQ_RAWSTAT */
315 return s->level;
316 case 10: /* FRQ_ENABLESET */
317 return s->fiq_enabled;
318 case 3: /* IRQ_ENABLECLR */
319 case 5: /* INT_SOFTCLR */
320 case 11: /* FRQ_ENABLECLR */
321 default:
pbrook29bfb112006-11-19 23:07:17 +0000322 printf ("icp_pic_read: Bad register offset 0x%x\n", (int)offset);
bellardb5ff1b32005-11-26 10:38:39 +0000323 return 0;
324 }
325}
326
Anthony Liguoric227f092009-10-01 16:12:16 -0500327static void icp_pic_write(void *opaque, target_phys_addr_t offset,
Benoît Canet61074e42011-10-17 17:28:27 +0200328 uint64_t value, unsigned size)
bellardb5ff1b32005-11-26 10:38:39 +0000329{
330 icp_pic_state *s = (icp_pic_state *)opaque;
bellardb5ff1b32005-11-26 10:38:39 +0000331
332 switch (offset >> 2) {
333 case 2: /* IRQ_ENABLESET */
334 s->irq_enabled |= value;
335 break;
336 case 3: /* IRQ_ENABLECLR */
337 s->irq_enabled &= ~value;
338 break;
339 case 4: /* INT_SOFTSET */
340 if (value & 1)
pbrookd537cf62007-04-07 18:14:41 +0000341 icp_pic_set_irq(s, 0, 1);
bellardb5ff1b32005-11-26 10:38:39 +0000342 break;
343 case 5: /* INT_SOFTCLR */
344 if (value & 1)
pbrookd537cf62007-04-07 18:14:41 +0000345 icp_pic_set_irq(s, 0, 0);
bellardb5ff1b32005-11-26 10:38:39 +0000346 break;
347 case 10: /* FRQ_ENABLESET */
348 s->fiq_enabled |= value;
349 break;
350 case 11: /* FRQ_ENABLECLR */
351 s->fiq_enabled &= ~value;
352 break;
353 case 0: /* IRQ_STATUS */
354 case 1: /* IRQ_RAWSTAT */
355 case 8: /* FRQ_STATUS */
356 case 9: /* FRQ_RAWSTAT */
357 default:
pbrook29bfb112006-11-19 23:07:17 +0000358 printf ("icp_pic_write: Bad register offset 0x%x\n", (int)offset);
bellardb5ff1b32005-11-26 10:38:39 +0000359 return;
360 }
361 icp_pic_update(s);
362}
363
Benoît Canet61074e42011-10-17 17:28:27 +0200364static const MemoryRegionOps icp_pic_ops = {
365 .read = icp_pic_read,
366 .write = icp_pic_write,
367 .endianness = DEVICE_NATIVE_ENDIAN,
bellardb5ff1b32005-11-26 10:38:39 +0000368};
369
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200370static int icp_pic_init(SysBusDevice *dev)
bellardb5ff1b32005-11-26 10:38:39 +0000371{
Paul Brooka7086882009-05-14 22:35:07 +0100372 icp_pic_state *s = FROM_SYSBUS(icp_pic_state, dev);
bellardb5ff1b32005-11-26 10:38:39 +0000373
Paul Brook067a3dd2009-05-26 14:56:11 +0100374 qdev_init_gpio_in(&dev->qdev, icp_pic_set_irq, 32);
Paul Brooka7086882009-05-14 22:35:07 +0100375 sysbus_init_irq(dev, &s->parent_irq);
376 sysbus_init_irq(dev, &s->parent_fiq);
Benoît Canet61074e42011-10-17 17:28:27 +0200377 memory_region_init_io(&s->iomem, &icp_pic_ops, s, "icp-pic", 0x00800000);
Avi Kivity750ecd42011-11-27 11:38:10 +0200378 sysbus_init_mmio(dev, &s->iomem);
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200379 return 0;
bellardb5ff1b32005-11-26 10:38:39 +0000380}
381
bellardb5ff1b32005-11-26 10:38:39 +0000382/* CP control registers. */
Benoît Canet0c364932011-10-17 17:28:28 +0200383
384static uint64_t icp_control_read(void *opaque, target_phys_addr_t offset,
385 unsigned size)
bellardb5ff1b32005-11-26 10:38:39 +0000386{
bellardb5ff1b32005-11-26 10:38:39 +0000387 switch (offset >> 2) {
388 case 0: /* CP_IDFIELD */
389 return 0x41034003;
390 case 1: /* CP_FLASHPROG */
391 return 0;
392 case 2: /* CP_INTREG */
393 return 0;
394 case 3: /* CP_DECODE */
395 return 0x11;
396 default:
Paul Brook2ac71172009-05-08 02:35:15 +0100397 hw_error("icp_control_read: Bad offset %x\n", (int)offset);
bellardb5ff1b32005-11-26 10:38:39 +0000398 return 0;
399 }
400}
401
Anthony Liguoric227f092009-10-01 16:12:16 -0500402static void icp_control_write(void *opaque, target_phys_addr_t offset,
Benoît Canet0c364932011-10-17 17:28:28 +0200403 uint64_t value, unsigned size)
bellardb5ff1b32005-11-26 10:38:39 +0000404{
bellardb5ff1b32005-11-26 10:38:39 +0000405 switch (offset >> 2) {
406 case 1: /* CP_FLASHPROG */
407 case 2: /* CP_INTREG */
408 case 3: /* CP_DECODE */
409 /* Nothing interesting implemented yet. */
410 break;
411 default:
Paul Brook2ac71172009-05-08 02:35:15 +0100412 hw_error("icp_control_write: Bad offset %x\n", (int)offset);
bellardb5ff1b32005-11-26 10:38:39 +0000413 }
414}
Benoît Canet0c364932011-10-17 17:28:28 +0200415
416static const MemoryRegionOps icp_control_ops = {
417 .read = icp_control_read,
418 .write = icp_control_write,
419 .endianness = DEVICE_NATIVE_ENDIAN,
bellardb5ff1b32005-11-26 10:38:39 +0000420};
421
Benoît Canet0c364932011-10-17 17:28:28 +0200422static void icp_control_init(target_phys_addr_t base)
bellardb5ff1b32005-11-26 10:38:39 +0000423{
Benoît Canet0c364932011-10-17 17:28:28 +0200424 MemoryRegion *io;
bellardb5ff1b32005-11-26 10:38:39 +0000425
Benoît Canet0c364932011-10-17 17:28:28 +0200426 io = (MemoryRegion *)g_malloc0(sizeof(MemoryRegion));
427 memory_region_init_io(io, &icp_control_ops, NULL,
428 "control", 0x00800000);
429 memory_region_add_subregion(get_system_memory(), base, io);
bellardb5ff1b32005-11-26 10:38:39 +0000430 /* ??? Save/restore. */
431}
432
433
bellardb5ff1b32005-11-26 10:38:39 +0000434/* Board init. */
435
balrogf93eb9f2008-04-14 20:27:51 +0000436static struct arm_boot_info integrator_binfo = {
437 .loader_start = 0x0,
438 .board_id = 0x113,
439};
440
Anthony Liguoric227f092009-10-01 16:12:16 -0500441static void integratorcp_init(ram_addr_t ram_size,
aliguori3023f332009-01-16 19:04:14 +0000442 const char *boot_device,
bellardb5ff1b32005-11-26 10:38:39 +0000443 const char *kernel_filename, const char *kernel_cmdline,
pbrook3371d272007-03-08 03:04:12 +0000444 const char *initrd_filename, const char *cpu_model)
bellardb5ff1b32005-11-26 10:38:39 +0000445{
Andreas Färber393a9ea2012-05-14 01:51:01 +0200446 ARMCPU *cpu;
Avi Kivity211adf42011-07-25 15:03:19 +0300447 MemoryRegion *address_space_mem = get_system_memory();
448 MemoryRegion *ram = g_new(MemoryRegion, 1);
449 MemoryRegion *ram_alias = g_new(MemoryRegion, 1);
Paul Brooka7086882009-05-14 22:35:07 +0100450 qemu_irq pic[32];
pbrookd537cf62007-04-07 18:14:41 +0000451 qemu_irq *cpu_pic;
Paul Brooka7086882009-05-14 22:35:07 +0100452 DeviceState *dev;
453 int i;
bellardb5ff1b32005-11-26 10:38:39 +0000454
Andreas Färber393a9ea2012-05-14 01:51:01 +0200455 if (!cpu_model) {
pbrook3371d272007-03-08 03:04:12 +0000456 cpu_model = "arm926";
Andreas Färber393a9ea2012-05-14 01:51:01 +0200457 }
458 cpu = cpu_arm_init(cpu_model);
459 if (!cpu) {
bellardaaed9092007-11-10 15:15:54 +0000460 fprintf(stderr, "Unable to find CPU definition\n");
461 exit(1);
462 }
Andreas Färber393a9ea2012-05-14 01:51:01 +0200463
Avi Kivityc5705a72011-12-20 15:59:12 +0200464 memory_region_init_ram(ram, "integrator.ram", ram_size);
465 vmstate_register_ram_global(ram);
bellardb5ff1b32005-11-26 10:38:39 +0000466 /* ??? On a real system the first 1Mb is mapped as SSRAM or boot flash. */
ths1235fc02008-06-03 19:51:57 +0000467 /* ??? RAM should repeat to fill physical memory space. */
bellardb5ff1b32005-11-26 10:38:39 +0000468 /* SDRAM at address zero*/
Avi Kivity211adf42011-07-25 15:03:19 +0300469 memory_region_add_subregion(address_space_mem, 0, ram);
bellardb5ff1b32005-11-26 10:38:39 +0000470 /* And again at address 0x80000000 */
Avi Kivity211adf42011-07-25 15:03:19 +0300471 memory_region_init_alias(ram_alias, "ram.alias", ram, 0, ram_size);
472 memory_region_add_subregion(address_space_mem, 0x80000000, ram_alias);
bellardb5ff1b32005-11-26 10:38:39 +0000473
Paul Brooka7086882009-05-14 22:35:07 +0100474 dev = qdev_create(NULL, "integrator_core");
Gerd Hoffmannee6847d2009-07-15 13:43:31 +0200475 qdev_prop_set_uint32(dev, "memsz", ram_size >> 20);
Markus Armbrustere23a1b32009-10-07 01:15:58 +0200476 qdev_init_nofail(dev);
Paul Brooka7086882009-05-14 22:35:07 +0100477 sysbus_mmio_map((SysBusDevice *)dev, 0, 0x10000000);
478
Andreas Färber4bd74662012-05-14 04:21:52 +0200479 cpu_pic = arm_pic_init_cpu(cpu);
Paul Brooka7086882009-05-14 22:35:07 +0100480 dev = sysbus_create_varargs("integrator_pic", 0x14000000,
481 cpu_pic[ARM_PIC_CPU_IRQ],
482 cpu_pic[ARM_PIC_CPU_FIQ], NULL);
483 for (i = 0; i < 32; i++) {
Paul Brook067a3dd2009-05-26 14:56:11 +0100484 pic[i] = qdev_get_gpio_in(dev, i);
Paul Brooka7086882009-05-14 22:35:07 +0100485 }
Paul Brook6a824ec2009-05-14 22:35:07 +0100486 sysbus_create_simple("integrator_pic", 0xca000000, pic[26]);
487 sysbus_create_varargs("integrator_pit", 0x13000000,
488 pic[5], pic[6], pic[7], NULL);
Paul Brooka63bdb32009-05-14 22:35:07 +0100489 sysbus_create_simple("pl031", 0x15000000, pic[8]);
Paul Brooka7d518a2009-05-14 22:35:07 +0100490 sysbus_create_simple("pl011", 0x16000000, pic[1]);
491 sysbus_create_simple("pl011", 0x17000000, pic[2]);
bellardb5ff1b32005-11-26 10:38:39 +0000492 icp_control_init(0xcb000000);
Paul Brook86394e92009-05-14 22:35:07 +0100493 sysbus_create_simple("pl050_keyboard", 0x18000000, pic[3]);
494 sysbus_create_simple("pl050_mouse", 0x19000000, pic[4]);
Paul Brookaa9311d2009-05-14 22:35:07 +0100495 sysbus_create_varargs("pl181", 0x1c000000, pic[23], pic[24], NULL);
aliguori0ae18ce2009-01-13 19:39:36 +0000496 if (nd_table[0].vlan)
497 smc91c111_init(&nd_table[0], 0xc8000000, pic[27]);
Paul Brook2e9bdce2009-05-14 22:35:07 +0100498
499 sysbus_create_simple("pl110", 0xc0000000, pic[22]);
bellardb5ff1b32005-11-26 10:38:39 +0000500
balrogf93eb9f2008-04-14 20:27:51 +0000501 integrator_binfo.ram_size = ram_size;
502 integrator_binfo.kernel_filename = kernel_filename;
503 integrator_binfo.kernel_cmdline = kernel_cmdline;
504 integrator_binfo.initrd_filename = initrd_filename;
Andreas Färber3aaa8df2012-05-14 02:39:57 +0200505 arm_load_kernel(cpu, &integrator_binfo);
bellardb5ff1b32005-11-26 10:38:39 +0000506}
507
Anthony Liguorif80f9ec2009-05-20 18:38:09 -0500508static QEMUMachine integratorcp_machine = {
aliguori4b32e162008-10-07 20:34:35 +0000509 .name = "integratorcp",
510 .desc = "ARM Integrator/CP (ARM926EJ-S)",
511 .init = integratorcp_init,
Anthony Liguori0c257432009-05-21 20:41:01 -0500512 .is_default = 1,
bellardb5ff1b32005-11-26 10:38:39 +0000513};
Paul Brooka7086882009-05-14 22:35:07 +0100514
Anthony Liguorif80f9ec2009-05-20 18:38:09 -0500515static void integratorcp_machine_init(void)
516{
517 qemu_register_machine(&integratorcp_machine);
518}
519
520machine_init(integratorcp_machine_init);
521
Anthony Liguori999e12b2012-01-24 13:12:29 -0600522static Property core_properties[] = {
523 DEFINE_PROP_UINT32("memsz", integratorcm_state, memsz, 0),
524 DEFINE_PROP_END_OF_LIST(),
525};
526
527static void core_class_init(ObjectClass *klass, void *data)
528{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600529 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori999e12b2012-01-24 13:12:29 -0600530 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
531
532 k->init = integratorcm_init;
Anthony Liguori39bffca2011-12-07 21:34:16 -0600533 dc->props = core_properties;
Anthony Liguori999e12b2012-01-24 13:12:29 -0600534}
535
Anthony Liguori39bffca2011-12-07 21:34:16 -0600536static TypeInfo core_info = {
537 .name = "integrator_core",
538 .parent = TYPE_SYS_BUS_DEVICE,
539 .instance_size = sizeof(integratorcm_state),
540 .class_init = core_class_init,
Anthony Liguori999e12b2012-01-24 13:12:29 -0600541};
542
543static void icp_pic_class_init(ObjectClass *klass, void *data)
544{
545 SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass);
546
547 sdc->init = icp_pic_init;
548}
549
Anthony Liguori39bffca2011-12-07 21:34:16 -0600550static TypeInfo icp_pic_info = {
551 .name = "integrator_pic",
552 .parent = TYPE_SYS_BUS_DEVICE,
553 .instance_size = sizeof(icp_pic_state),
554 .class_init = icp_pic_class_init,
Gerd Hoffmannee6847d2009-07-15 13:43:31 +0200555};
556
Andreas Färber83f7d432012-02-09 15:20:55 +0100557static void integratorcp_register_types(void)
Paul Brooka7086882009-05-14 22:35:07 +0100558{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600559 type_register_static(&icp_pic_info);
560 type_register_static(&core_info);
Paul Brooka7086882009-05-14 22:35:07 +0100561}
562
Andreas Färber83f7d432012-02-09 15:20:55 +0100563type_init(integratorcp_register_types)