blob: c0df8b5cd4dbefb0c56ae9f18ddb99d6d963236d [file] [log] [blame]
bellard31e31b82003-02-18 22:55:36 +00001/*
bellard93ac68b2003-09-30 20:57:29 +00002 * qemu user main
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard68d0f702008-01-06 17:21:48 +00004 * Copyright (c) 2003-2008 Fabrice Bellard
bellard31e31b82003-02-18 22:55:36 +00005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * along with this program; if not, see <http://www.gnu.org/licenses/>.
bellard31e31b82003-02-18 22:55:36 +000018 */
19#include <stdlib.h>
20#include <stdio.h>
21#include <stdarg.h>
bellard04369ff2003-03-20 22:33:23 +000022#include <string.h>
bellard31e31b82003-02-18 22:55:36 +000023#include <errno.h>
bellard0ecfa992003-03-03 14:32:43 +000024#include <unistd.h>
balroge4415702008-11-10 02:55:33 +000025#include <sys/mman.h>
Mika Westerbergedf8e2a2009-04-07 09:57:11 +030026#include <sys/syscall.h>
Richard Henderson703e0e82010-03-19 14:21:13 -070027#include <sys/resource.h>
bellard31e31b82003-02-18 22:55:36 +000028
bellard3ef693a2003-03-23 20:17:16 +000029#include "qemu.h"
aurel32ca10f862008-04-11 21:35:42 +000030#include "qemu-common.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010031#include "qemu/cache-utils.h"
Blue Swirl2b41f102011-06-19 20:38:22 +000032#include "cpu.h"
Richard Henderson9002ec72010-05-06 08:50:41 -070033#include "tcg.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010034#include "qemu/timer.h"
35#include "qemu/envlist.h"
Paul Brookd8fd2952012-03-30 18:02:50 +010036#include "elf.h"
aurel3204a6dfe2009-01-30 19:59:17 +000037
aurel32d088d662009-01-30 20:09:01 +000038char *exec_path;
39
aurel321b530a62009-04-05 20:08:59 +000040int singlestep;
Johannes Schauerfc9c5412011-08-06 08:54:12 +020041const char *filename;
42const char *argv0;
43int gdbstub_port;
44envlist_t *envlist;
Andreas Färber51fb2562013-07-02 18:26:11 +020045static const char *cpu_model;
Paul Brook379f6692009-07-17 12:48:08 +010046unsigned long mmap_min_addr;
Richard Henderson14f24e12010-03-10 15:39:07 -080047#if defined(CONFIG_USE_GUEST_BASE)
Paul Brook379f6692009-07-17 12:48:08 +010048unsigned long guest_base;
49int have_guest_base;
Alexander Graf288e65b2011-12-14 00:33:28 +010050#if (TARGET_LONG_BITS == 32) && (HOST_LONG_BITS == 64)
51/*
52 * When running 32-on-64 we should make sure we can fit all of the possible
53 * guest address space into a contiguous chunk of virtual host memory.
54 *
55 * This way we will never overlap with our own libraries or binaries or stack
56 * or anything else that QEMU maps.
57 */
Alexander Graf314992b2013-01-03 14:17:18 +010058# ifdef TARGET_MIPS
59/* MIPS only supports 31 bits of virtual address space for user space */
60unsigned long reserved_va = 0x77000000;
61# else
Alexander Graf288e65b2011-12-14 00:33:28 +010062unsigned long reserved_va = 0xf7000000;
Alexander Graf314992b2013-01-03 14:17:18 +010063# endif
Alexander Graf288e65b2011-12-14 00:33:28 +010064#else
Paul Brook68a1c812010-05-29 02:27:35 +010065unsigned long reserved_va;
Paul Brook379f6692009-07-17 12:48:08 +010066#endif
Alexander Graf288e65b2011-12-14 00:33:28 +010067#endif
aurel321b530a62009-04-05 20:08:59 +000068
Johannes Schauerfc9c5412011-08-06 08:54:12 +020069static void usage(void);
70
Paolo Bonzini7ee28222010-05-26 16:08:22 +020071static const char *interp_prefix = CONFIG_QEMU_INTERP_PREFIX;
pbrookc5937222006-05-14 11:30:38 +000072const char *qemu_uname_release = CONFIG_UNAME_RELEASE;
bellard586314f2003-03-03 15:02:29 +000073
bellard9de5e442003-03-23 16:49:39 +000074/* XXX: on x86 MAP_GROWSDOWN only works if ESP <= address + 32, so
75 we allocate a bigger stack. Need a better solution, for example
76 by remapping the process stack directly at the right place */
Richard Henderson703e0e82010-03-19 14:21:13 -070077unsigned long guest_stack_size = 8 * 1024 * 1024UL;
bellard31e31b82003-02-18 22:55:36 +000078
79void gemu_log(const char *fmt, ...)
80{
81 va_list ap;
82
83 va_start(ap, fmt);
84 vfprintf(stderr, fmt, ap);
85 va_end(ap);
86}
87
blueswir18fcd3692008-08-17 20:26:25 +000088#if defined(TARGET_I386)
Andreas Färber05390242012-02-25 03:37:53 +010089int cpu_get_pic_interrupt(CPUX86State *env)
bellard92ccca62003-06-24 13:30:31 +000090{
91 return -1;
92}
blueswir18fcd3692008-08-17 20:26:25 +000093#endif
bellard92ccca62003-06-24 13:30:31 +000094
pbrookd5975362008-06-07 20:50:51 +000095/***********************************************************/
96/* Helper routines for implementing atomic operations. */
97
98/* To implement exclusive operations we force all cpus to syncronise.
99 We don't require a full sync, only that no cpus are executing guest code.
100 The alternative is to map target atomic ops onto host equivalents,
101 which requires quite a lot of per host/target work. */
pbrookc2764712009-03-07 15:24:59 +0000102static pthread_mutex_t cpu_list_mutex = PTHREAD_MUTEX_INITIALIZER;
pbrookd5975362008-06-07 20:50:51 +0000103static pthread_mutex_t exclusive_lock = PTHREAD_MUTEX_INITIALIZER;
104static pthread_cond_t exclusive_cond = PTHREAD_COND_INITIALIZER;
105static pthread_cond_t exclusive_resume = PTHREAD_COND_INITIALIZER;
106static int pending_cpus;
107
108/* Make sure everything is in a consistent state for calling fork(). */
109void fork_start(void)
110{
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700111 pthread_mutex_lock(&tcg_ctx.tb_ctx.tb_lock);
pbrookd5975362008-06-07 20:50:51 +0000112 pthread_mutex_lock(&exclusive_lock);
Riku Voipiod032d1b2009-12-04 15:16:31 +0200113 mmap_fork_start();
pbrookd5975362008-06-07 20:50:51 +0000114}
115
116void fork_end(int child)
117{
Riku Voipiod032d1b2009-12-04 15:16:31 +0200118 mmap_fork_end(child);
pbrookd5975362008-06-07 20:50:51 +0000119 if (child) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200120 CPUState *cpu, *next_cpu;
pbrookd5975362008-06-07 20:50:51 +0000121 /* Child processes created by fork() only have a single thread.
122 Discard information about the parent threads. */
Andreas Färberbdc44642013-06-24 23:50:24 +0200123 CPU_FOREACH_SAFE(cpu, next_cpu) {
124 if (cpu != thread_cpu) {
125 QTAILQ_REMOVE(&cpus, thread_cpu, node);
126 }
127 }
pbrookd5975362008-06-07 20:50:51 +0000128 pending_cpus = 0;
129 pthread_mutex_init(&exclusive_lock, NULL);
pbrookc2764712009-03-07 15:24:59 +0000130 pthread_mutex_init(&cpu_list_mutex, NULL);
pbrookd5975362008-06-07 20:50:51 +0000131 pthread_cond_init(&exclusive_cond, NULL);
132 pthread_cond_init(&exclusive_resume, NULL);
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700133 pthread_mutex_init(&tcg_ctx.tb_ctx.tb_lock, NULL);
Andreas Färbera2247f82013-06-09 19:47:04 +0200134 gdbserver_fork((CPUArchState *)thread_cpu->env_ptr);
pbrookd5975362008-06-07 20:50:51 +0000135 } else {
136 pthread_mutex_unlock(&exclusive_lock);
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700137 pthread_mutex_unlock(&tcg_ctx.tb_ctx.tb_lock);
pbrookd5975362008-06-07 20:50:51 +0000138 }
pbrookd5975362008-06-07 20:50:51 +0000139}
140
141/* Wait for pending exclusive operations to complete. The exclusive lock
142 must be held. */
143static inline void exclusive_idle(void)
144{
145 while (pending_cpus) {
146 pthread_cond_wait(&exclusive_resume, &exclusive_lock);
147 }
148}
149
150/* Start an exclusive operation.
151 Must only be called from outside cpu_arm_exec. */
152static inline void start_exclusive(void)
153{
Andreas Färber0315c312012-12-17 07:34:52 +0100154 CPUState *other_cpu;
155
pbrookd5975362008-06-07 20:50:51 +0000156 pthread_mutex_lock(&exclusive_lock);
157 exclusive_idle();
158
159 pending_cpus = 1;
160 /* Make all other cpus stop executing. */
Andreas Färberbdc44642013-06-24 23:50:24 +0200161 CPU_FOREACH(other_cpu) {
Andreas Färber0315c312012-12-17 07:34:52 +0100162 if (other_cpu->running) {
pbrookd5975362008-06-07 20:50:51 +0000163 pending_cpus++;
Andreas Färber60a3e172013-05-17 18:26:54 +0200164 cpu_exit(other_cpu);
pbrookd5975362008-06-07 20:50:51 +0000165 }
166 }
167 if (pending_cpus > 1) {
168 pthread_cond_wait(&exclusive_cond, &exclusive_lock);
169 }
170}
171
172/* Finish an exclusive operation. */
173static inline void end_exclusive(void)
174{
175 pending_cpus = 0;
176 pthread_cond_broadcast(&exclusive_resume);
177 pthread_mutex_unlock(&exclusive_lock);
178}
179
180/* Wait for exclusive ops to finish, and begin cpu execution. */
Andreas Färber0315c312012-12-17 07:34:52 +0100181static inline void cpu_exec_start(CPUState *cpu)
pbrookd5975362008-06-07 20:50:51 +0000182{
183 pthread_mutex_lock(&exclusive_lock);
184 exclusive_idle();
Andreas Färber0315c312012-12-17 07:34:52 +0100185 cpu->running = true;
pbrookd5975362008-06-07 20:50:51 +0000186 pthread_mutex_unlock(&exclusive_lock);
187}
188
189/* Mark cpu as not executing, and release pending exclusive ops. */
Andreas Färber0315c312012-12-17 07:34:52 +0100190static inline void cpu_exec_end(CPUState *cpu)
pbrookd5975362008-06-07 20:50:51 +0000191{
192 pthread_mutex_lock(&exclusive_lock);
Andreas Färber0315c312012-12-17 07:34:52 +0100193 cpu->running = false;
pbrookd5975362008-06-07 20:50:51 +0000194 if (pending_cpus > 1) {
195 pending_cpus--;
196 if (pending_cpus == 1) {
197 pthread_cond_signal(&exclusive_cond);
198 }
199 }
200 exclusive_idle();
201 pthread_mutex_unlock(&exclusive_lock);
202}
pbrookc2764712009-03-07 15:24:59 +0000203
204void cpu_list_lock(void)
205{
206 pthread_mutex_lock(&cpu_list_mutex);
207}
208
209void cpu_list_unlock(void)
210{
211 pthread_mutex_unlock(&cpu_list_mutex);
212}
pbrookd5975362008-06-07 20:50:51 +0000213
214
bellarda541f292004-04-12 20:39:29 +0000215#ifdef TARGET_I386
216/***********************************************************/
217/* CPUX86 core interface */
218
Andreas Färber05390242012-02-25 03:37:53 +0100219void cpu_smm_update(CPUX86State *env)
bellard02a16022006-09-24 18:48:23 +0000220{
221}
222
bellard28ab0e22004-05-20 14:02:14 +0000223uint64_t cpu_get_tsc(CPUX86State *env)
224{
225 return cpu_get_real_ticks();
226}
227
ths5fafdf22007-09-16 21:08:06 +0000228static void write_dt(void *ptr, unsigned long addr, unsigned long limit,
bellardf4beb512003-05-27 23:28:08 +0000229 int flags)
bellard6dbad632003-03-16 18:05:05 +0000230{
bellardf4beb512003-05-27 23:28:08 +0000231 unsigned int e1, e2;
pbrook53a59602006-03-25 19:31:22 +0000232 uint32_t *p;
bellard6dbad632003-03-16 18:05:05 +0000233 e1 = (addr << 16) | (limit & 0xffff);
234 e2 = ((addr >> 16) & 0xff) | (addr & 0xff000000) | (limit & 0x000f0000);
bellardf4beb512003-05-27 23:28:08 +0000235 e2 |= flags;
pbrook53a59602006-03-25 19:31:22 +0000236 p = ptr;
malcd538e8f2008-08-20 22:39:26 +0000237 p[0] = tswap32(e1);
238 p[1] = tswap32(e2);
bellardf4beb512003-05-27 23:28:08 +0000239}
240
balroge4415702008-11-10 02:55:33 +0000241static uint64_t *idt_table;
blueswir1eb38c522008-09-06 17:47:39 +0000242#ifdef TARGET_X86_64
bellardd2fd1af2007-11-14 18:08:56 +0000243static void set_gate64(void *ptr, unsigned int type, unsigned int dpl,
244 uint64_t addr, unsigned int sel)
245{
bellard4dbc4222007-11-15 15:27:03 +0000246 uint32_t *p, e1, e2;
bellardd2fd1af2007-11-14 18:08:56 +0000247 e1 = (addr & 0xffff) | (sel << 16);
248 e2 = (addr & 0xffff0000) | 0x8000 | (dpl << 13) | (type << 8);
249 p = ptr;
bellard4dbc4222007-11-15 15:27:03 +0000250 p[0] = tswap32(e1);
251 p[1] = tswap32(e2);
252 p[2] = tswap32(addr >> 32);
253 p[3] = 0;
bellardd2fd1af2007-11-14 18:08:56 +0000254}
255/* only dpl matters as we do only user space emulation */
256static void set_idt(int n, unsigned int dpl)
257{
258 set_gate64(idt_table + n * 2, 0, dpl, 0, 0);
259}
260#else
ths5fafdf22007-09-16 21:08:06 +0000261static void set_gate(void *ptr, unsigned int type, unsigned int dpl,
bellardd2fd1af2007-11-14 18:08:56 +0000262 uint32_t addr, unsigned int sel)
bellardf4beb512003-05-27 23:28:08 +0000263{
bellard4dbc4222007-11-15 15:27:03 +0000264 uint32_t *p, e1, e2;
bellardf4beb512003-05-27 23:28:08 +0000265 e1 = (addr & 0xffff) | (sel << 16);
266 e2 = (addr & 0xffff0000) | 0x8000 | (dpl << 13) | (type << 8);
pbrook53a59602006-03-25 19:31:22 +0000267 p = ptr;
bellard4dbc4222007-11-15 15:27:03 +0000268 p[0] = tswap32(e1);
269 p[1] = tswap32(e2);
bellard6dbad632003-03-16 18:05:05 +0000270}
271
bellardf4beb512003-05-27 23:28:08 +0000272/* only dpl matters as we do only user space emulation */
273static void set_idt(int n, unsigned int dpl)
274{
275 set_gate(idt_table + n, 0, dpl, 0, 0);
276}
bellardd2fd1af2007-11-14 18:08:56 +0000277#endif
bellard31e31b82003-02-18 22:55:36 +0000278
bellard89e957e2003-05-10 12:33:15 +0000279void cpu_loop(CPUX86State *env)
bellard1b6b0292003-03-22 17:31:38 +0000280{
Andreas Färberdb6b81d2013-06-27 19:49:31 +0200281 CPUState *cs = CPU(x86_env_get_cpu(env));
bellardbc8a22c2003-03-30 21:02:40 +0000282 int trapnr;
blueswir1992f48a2007-10-14 16:27:31 +0000283 abi_ulong pc;
Anthony Liguoric227f092009-10-01 16:12:16 -0500284 target_siginfo_t info;
bellard851e67a2003-03-29 16:53:14 +0000285
bellard1b6b0292003-03-22 17:31:38 +0000286 for(;;) {
bellardbc8a22c2003-03-30 21:02:40 +0000287 trapnr = cpu_x86_exec(env);
bellardbc8a22c2003-03-30 21:02:40 +0000288 switch(trapnr) {
bellardf4beb512003-05-27 23:28:08 +0000289 case 0x80:
bellardd2fd1af2007-11-14 18:08:56 +0000290 /* linux syscall from int $0x80 */
ths5fafdf22007-09-16 21:08:06 +0000291 env->regs[R_EAX] = do_syscall(env,
292 env->regs[R_EAX],
bellardf4beb512003-05-27 23:28:08 +0000293 env->regs[R_EBX],
294 env->regs[R_ECX],
295 env->regs[R_EDX],
296 env->regs[R_ESI],
297 env->regs[R_EDI],
Peter Maydell5945cfc2011-06-16 17:37:13 +0100298 env->regs[R_EBP],
299 0, 0);
bellardf4beb512003-05-27 23:28:08 +0000300 break;
bellardd2fd1af2007-11-14 18:08:56 +0000301#ifndef TARGET_ABI32
302 case EXCP_SYSCALL:
Stefan Weil5ba18542011-05-07 22:20:03 +0200303 /* linux syscall from syscall instruction */
bellardd2fd1af2007-11-14 18:08:56 +0000304 env->regs[R_EAX] = do_syscall(env,
305 env->regs[R_EAX],
306 env->regs[R_EDI],
307 env->regs[R_ESI],
308 env->regs[R_EDX],
309 env->regs[10],
310 env->regs[8],
Peter Maydell5945cfc2011-06-16 17:37:13 +0100311 env->regs[9],
312 0, 0);
bellardd2fd1af2007-11-14 18:08:56 +0000313 env->eip = env->exception_next_eip;
314 break;
315#endif
bellardf4beb512003-05-27 23:28:08 +0000316 case EXCP0B_NOSEG:
317 case EXCP0C_STACK:
318 info.si_signo = SIGBUS;
319 info.si_errno = 0;
320 info.si_code = TARGET_SI_KERNEL;
321 info._sifields._sigfault._addr = 0;
pbrook624f7972008-05-31 16:11:38 +0000322 queue_signal(env, info.si_signo, &info);
bellardf4beb512003-05-27 23:28:08 +0000323 break;
bellard1b6b0292003-03-22 17:31:38 +0000324 case EXCP0D_GPF:
bellardd2fd1af2007-11-14 18:08:56 +0000325 /* XXX: potential problem if ABI32 */
j_mayer84409dd2007-04-06 08:56:50 +0000326#ifndef TARGET_X86_64
bellard851e67a2003-03-29 16:53:14 +0000327 if (env->eflags & VM_MASK) {
bellard89e957e2003-05-10 12:33:15 +0000328 handle_vm86_fault(env);
j_mayer84409dd2007-04-06 08:56:50 +0000329 } else
330#endif
331 {
bellardf4beb512003-05-27 23:28:08 +0000332 info.si_signo = SIGSEGV;
333 info.si_errno = 0;
334 info.si_code = TARGET_SI_KERNEL;
335 info._sifields._sigfault._addr = 0;
pbrook624f7972008-05-31 16:11:38 +0000336 queue_signal(env, info.si_signo, &info);
bellard1b6b0292003-03-22 17:31:38 +0000337 }
338 break;
bellardb689bc52003-05-08 15:33:33 +0000339 case EXCP0E_PAGE:
340 info.si_signo = SIGSEGV;
341 info.si_errno = 0;
342 if (!(env->error_code & 1))
343 info.si_code = TARGET_SEGV_MAPERR;
344 else
345 info.si_code = TARGET_SEGV_ACCERR;
bellard970a87a2003-06-21 13:13:25 +0000346 info._sifields._sigfault._addr = env->cr[2];
pbrook624f7972008-05-31 16:11:38 +0000347 queue_signal(env, info.si_signo, &info);
bellardb689bc52003-05-08 15:33:33 +0000348 break;
bellard9de5e442003-03-23 16:49:39 +0000349 case EXCP00_DIVZ:
j_mayer84409dd2007-04-06 08:56:50 +0000350#ifndef TARGET_X86_64
bellardbc8a22c2003-03-30 21:02:40 +0000351 if (env->eflags & VM_MASK) {
bellard447db212003-05-10 15:10:36 +0000352 handle_vm86_trap(env, trapnr);
j_mayer84409dd2007-04-06 08:56:50 +0000353 } else
354#endif
355 {
bellardbc8a22c2003-03-30 21:02:40 +0000356 /* division by zero */
357 info.si_signo = SIGFPE;
358 info.si_errno = 0;
359 info.si_code = TARGET_FPE_INTDIV;
360 info._sifields._sigfault._addr = env->eip;
pbrook624f7972008-05-31 16:11:38 +0000361 queue_signal(env, info.si_signo, &info);
bellardbc8a22c2003-03-30 21:02:40 +0000362 }
bellard9de5e442003-03-23 16:49:39 +0000363 break;
aliguori01df0402008-11-18 21:08:15 +0000364 case EXCP01_DB:
bellard447db212003-05-10 15:10:36 +0000365 case EXCP03_INT3:
j_mayer84409dd2007-04-06 08:56:50 +0000366#ifndef TARGET_X86_64
bellard447db212003-05-10 15:10:36 +0000367 if (env->eflags & VM_MASK) {
368 handle_vm86_trap(env, trapnr);
j_mayer84409dd2007-04-06 08:56:50 +0000369 } else
370#endif
371 {
bellard447db212003-05-10 15:10:36 +0000372 info.si_signo = SIGTRAP;
373 info.si_errno = 0;
aliguori01df0402008-11-18 21:08:15 +0000374 if (trapnr == EXCP01_DB) {
bellard447db212003-05-10 15:10:36 +0000375 info.si_code = TARGET_TRAP_BRKPT;
376 info._sifields._sigfault._addr = env->eip;
377 } else {
378 info.si_code = TARGET_SI_KERNEL;
379 info._sifields._sigfault._addr = 0;
380 }
pbrook624f7972008-05-31 16:11:38 +0000381 queue_signal(env, info.si_signo, &info);
bellard447db212003-05-10 15:10:36 +0000382 }
383 break;
bellard9de5e442003-03-23 16:49:39 +0000384 case EXCP04_INTO:
385 case EXCP05_BOUND:
j_mayer84409dd2007-04-06 08:56:50 +0000386#ifndef TARGET_X86_64
bellardbc8a22c2003-03-30 21:02:40 +0000387 if (env->eflags & VM_MASK) {
bellard447db212003-05-10 15:10:36 +0000388 handle_vm86_trap(env, trapnr);
j_mayer84409dd2007-04-06 08:56:50 +0000389 } else
390#endif
391 {
bellardbc8a22c2003-03-30 21:02:40 +0000392 info.si_signo = SIGSEGV;
393 info.si_errno = 0;
bellardb689bc52003-05-08 15:33:33 +0000394 info.si_code = TARGET_SI_KERNEL;
bellardbc8a22c2003-03-30 21:02:40 +0000395 info._sifields._sigfault._addr = 0;
pbrook624f7972008-05-31 16:11:38 +0000396 queue_signal(env, info.si_signo, &info);
bellardbc8a22c2003-03-30 21:02:40 +0000397 }
bellard9de5e442003-03-23 16:49:39 +0000398 break;
399 case EXCP06_ILLOP:
400 info.si_signo = SIGILL;
401 info.si_errno = 0;
402 info.si_code = TARGET_ILL_ILLOPN;
403 info._sifields._sigfault._addr = env->eip;
pbrook624f7972008-05-31 16:11:38 +0000404 queue_signal(env, info.si_signo, &info);
bellard9de5e442003-03-23 16:49:39 +0000405 break;
406 case EXCP_INTERRUPT:
407 /* just indicate that signals should be handled asap */
408 break;
bellard1fddef42005-04-17 19:16:13 +0000409 case EXCP_DEBUG:
410 {
411 int sig;
412
Andreas Färberdb6b81d2013-06-27 19:49:31 +0200413 sig = gdb_handlesig(cs, TARGET_SIGTRAP);
bellard1fddef42005-04-17 19:16:13 +0000414 if (sig)
415 {
416 info.si_signo = sig;
417 info.si_errno = 0;
418 info.si_code = TARGET_TRAP_BRKPT;
pbrook624f7972008-05-31 16:11:38 +0000419 queue_signal(env, info.si_signo, &info);
bellard1fddef42005-04-17 19:16:13 +0000420 }
421 }
422 break;
bellard1b6b0292003-03-22 17:31:38 +0000423 default:
bellard970a87a2003-06-21 13:13:25 +0000424 pc = env->segs[R_CS].base + env->eip;
ths5fafdf22007-09-16 21:08:06 +0000425 fprintf(stderr, "qemu: 0x%08lx: unhandled CPU exception 0x%x - aborting\n",
bellardbc8a22c2003-03-30 21:02:40 +0000426 (long)pc, trapnr);
bellard1b6b0292003-03-22 17:31:38 +0000427 abort();
428 }
bellard66fb9762003-03-23 01:06:05 +0000429 process_pending_signals(env);
bellard1b6b0292003-03-22 17:31:38 +0000430 }
431}
bellardb346ff42003-06-15 20:05:50 +0000432#endif
433
434#ifdef TARGET_ARM
435
Paul Brookd8fd2952012-03-30 18:02:50 +0100436#define get_user_code_u32(x, gaddr, doswap) \
437 ({ abi_long __r = get_user_u32((x), (gaddr)); \
438 if (!__r && (doswap)) { \
439 (x) = bswap32(x); \
440 } \
441 __r; \
442 })
443
444#define get_user_code_u16(x, gaddr, doswap) \
445 ({ abi_long __r = get_user_u16((x), (gaddr)); \
446 if (!__r && (doswap)) { \
447 (x) = bswap16(x); \
448 } \
449 __r; \
450 })
451
Peter Maydell1861c452013-09-03 20:12:13 +0100452#ifdef TARGET_ABI32
453/* Commpage handling -- there is no commpage for AArch64 */
454
Dr. David Alan Gilbert97cc7562011-08-31 17:24:34 +0100455/*
456 * See the Linux kernel's Documentation/arm/kernel_user_helpers.txt
457 * Input:
458 * r0 = pointer to oldval
459 * r1 = pointer to newval
460 * r2 = pointer to target value
461 *
462 * Output:
463 * r0 = 0 if *ptr was changed, non-0 if no exchange happened
464 * C set if *ptr was changed, clear if no exchange happened
465 *
466 * Note segv's in kernel helpers are a bit tricky, we can set the
467 * data address sensibly but the PC address is just the entry point.
468 */
469static void arm_kernel_cmpxchg64_helper(CPUARMState *env)
470{
471 uint64_t oldval, newval, val;
472 uint32_t addr, cpsr;
473 target_siginfo_t info;
474
475 /* Based on the 32 bit code in do_kernel_trap */
476
477 /* XXX: This only works between threads, not between processes.
478 It's probably possible to implement this with native host
479 operations. However things like ldrex/strex are much harder so
480 there's not much point trying. */
481 start_exclusive();
482 cpsr = cpsr_read(env);
483 addr = env->regs[2];
484
485 if (get_user_u64(oldval, env->regs[0])) {
486 env->cp15.c6_data = env->regs[0];
487 goto segv;
488 };
489
490 if (get_user_u64(newval, env->regs[1])) {
491 env->cp15.c6_data = env->regs[1];
492 goto segv;
493 };
494
495 if (get_user_u64(val, addr)) {
496 env->cp15.c6_data = addr;
497 goto segv;
498 }
499
500 if (val == oldval) {
501 val = newval;
502
503 if (put_user_u64(val, addr)) {
504 env->cp15.c6_data = addr;
505 goto segv;
506 };
507
508 env->regs[0] = 0;
509 cpsr |= CPSR_C;
510 } else {
511 env->regs[0] = -1;
512 cpsr &= ~CPSR_C;
513 }
514 cpsr_write(env, cpsr, CPSR_C);
515 end_exclusive();
516 return;
517
518segv:
519 end_exclusive();
520 /* We get the PC of the entry address - which is as good as anything,
521 on a real kernel what you get depends on which mode it uses. */
522 info.si_signo = SIGSEGV;
523 info.si_errno = 0;
524 /* XXX: check env->error_code */
525 info.si_code = TARGET_SEGV_MAPERR;
526 info._sifields._sigfault._addr = env->cp15.c6_data;
527 queue_signal(env, info.si_signo, &info);
528
529 end_exclusive();
530}
531
pbrookfbb4a2e2008-05-29 00:20:44 +0000532/* Handle a jump to the kernel code page. */
533static int
534do_kernel_trap(CPUARMState *env)
535{
536 uint32_t addr;
537 uint32_t cpsr;
538 uint32_t val;
539
540 switch (env->regs[15]) {
541 case 0xffff0fa0: /* __kernel_memory_barrier */
542 /* ??? No-op. Will need to do better for SMP. */
543 break;
544 case 0xffff0fc0: /* __kernel_cmpxchg */
pbrookd5975362008-06-07 20:50:51 +0000545 /* XXX: This only works between threads, not between processes.
546 It's probably possible to implement this with native host
547 operations. However things like ldrex/strex are much harder so
548 there's not much point trying. */
549 start_exclusive();
pbrookfbb4a2e2008-05-29 00:20:44 +0000550 cpsr = cpsr_read(env);
551 addr = env->regs[2];
552 /* FIXME: This should SEGV if the access fails. */
553 if (get_user_u32(val, addr))
554 val = ~env->regs[0];
555 if (val == env->regs[0]) {
556 val = env->regs[1];
557 /* FIXME: Check for segfaults. */
558 put_user_u32(val, addr);
559 env->regs[0] = 0;
560 cpsr |= CPSR_C;
561 } else {
562 env->regs[0] = -1;
563 cpsr &= ~CPSR_C;
564 }
565 cpsr_write(env, cpsr, CPSR_C);
pbrookd5975362008-06-07 20:50:51 +0000566 end_exclusive();
pbrookfbb4a2e2008-05-29 00:20:44 +0000567 break;
568 case 0xffff0fe0: /* __kernel_get_tls */
Peter Maydelle4fe8302014-01-04 22:15:45 +0000569 env->regs[0] = env->cp15.tpidrro_el0;
pbrookfbb4a2e2008-05-29 00:20:44 +0000570 break;
Dr. David Alan Gilbert97cc7562011-08-31 17:24:34 +0100571 case 0xffff0f60: /* __kernel_cmpxchg64 */
572 arm_kernel_cmpxchg64_helper(env);
573 break;
574
pbrookfbb4a2e2008-05-29 00:20:44 +0000575 default:
576 return 1;
577 }
578 /* Jump back to the caller. */
579 addr = env->regs[14];
580 if (addr & 1) {
581 env->thumb = 1;
582 addr &= ~1;
583 }
584 env->regs[15] = addr;
585
586 return 0;
587}
Peter Maydell1861c452013-09-03 20:12:13 +0100588#endif
pbrookfbb4a2e2008-05-29 00:20:44 +0000589
Paul Brook426f5ab2009-11-22 21:35:13 +0000590static int do_strex(CPUARMState *env)
591{
592 uint32_t val;
593 int size;
594 int rc = 1;
595 int segv = 0;
596 uint32_t addr;
597 start_exclusive();
598 addr = env->exclusive_addr;
599 if (addr != env->exclusive_test) {
600 goto fail;
601 }
602 size = env->exclusive_info & 0xf;
603 switch (size) {
604 case 0:
605 segv = get_user_u8(val, addr);
606 break;
607 case 1:
608 segv = get_user_u16(val, addr);
609 break;
610 case 2:
611 case 3:
612 segv = get_user_u32(val, addr);
613 break;
Aurelien Jarnof7001a32009-12-24 00:17:12 +0100614 default:
615 abort();
Paul Brook426f5ab2009-11-22 21:35:13 +0000616 }
617 if (segv) {
618 env->cp15.c6_data = addr;
619 goto done;
620 }
621 if (val != env->exclusive_val) {
622 goto fail;
623 }
624 if (size == 3) {
625 segv = get_user_u32(val, addr + 4);
626 if (segv) {
627 env->cp15.c6_data = addr + 4;
628 goto done;
629 }
630 if (val != env->exclusive_high) {
631 goto fail;
632 }
633 }
634 val = env->regs[(env->exclusive_info >> 8) & 0xf];
635 switch (size) {
636 case 0:
637 segv = put_user_u8(val, addr);
638 break;
639 case 1:
640 segv = put_user_u16(val, addr);
641 break;
642 case 2:
643 case 3:
644 segv = put_user_u32(val, addr);
645 break;
646 }
647 if (segv) {
648 env->cp15.c6_data = addr;
649 goto done;
650 }
651 if (size == 3) {
652 val = env->regs[(env->exclusive_info >> 12) & 0xf];
Peter Maydell2c9adbd2010-12-07 15:37:34 +0000653 segv = put_user_u32(val, addr + 4);
Paul Brook426f5ab2009-11-22 21:35:13 +0000654 if (segv) {
655 env->cp15.c6_data = addr + 4;
656 goto done;
657 }
658 }
659 rc = 0;
660fail:
Paul Brook725b8a62009-12-11 15:38:10 +0000661 env->regs[15] += 4;
Paul Brook426f5ab2009-11-22 21:35:13 +0000662 env->regs[(env->exclusive_info >> 4) & 0xf] = rc;
663done:
664 end_exclusive();
665 return segv;
666}
667
Peter Maydell1861c452013-09-03 20:12:13 +0100668#ifdef TARGET_ABI32
bellardb346ff42003-06-15 20:05:50 +0000669void cpu_loop(CPUARMState *env)
670{
Andreas Färber0315c312012-12-17 07:34:52 +0100671 CPUState *cs = CPU(arm_env_get_cpu(env));
bellardb346ff42003-06-15 20:05:50 +0000672 int trapnr;
673 unsigned int n, insn;
Anthony Liguoric227f092009-10-01 16:12:16 -0500674 target_siginfo_t info;
bellardb5ff1b32005-11-26 10:38:39 +0000675 uint32_t addr;
ths3b46e622007-09-17 08:09:54 +0000676
bellardb346ff42003-06-15 20:05:50 +0000677 for(;;) {
Andreas Färber0315c312012-12-17 07:34:52 +0100678 cpu_exec_start(cs);
bellardb346ff42003-06-15 20:05:50 +0000679 trapnr = cpu_arm_exec(env);
Andreas Färber0315c312012-12-17 07:34:52 +0100680 cpu_exec_end(cs);
bellardb346ff42003-06-15 20:05:50 +0000681 switch(trapnr) {
682 case EXCP_UDEF:
bellardc6981052004-02-16 21:49:03 +0000683 {
684 TaskState *ts = env->opaque;
685 uint32_t opcode;
aurel326d9a42b2008-04-07 20:30:53 +0000686 int rc;
bellardc6981052004-02-16 21:49:03 +0000687
688 /* we handle the FPU emulation here, as Linux */
689 /* we get the opcode */
bellard2f619692007-11-16 10:46:05 +0000690 /* FIXME - what to do if get_user() fails? */
Paul Brookd8fd2952012-03-30 18:02:50 +0100691 get_user_code_u32(opcode, env->regs[15], env->bswap_code);
ths3b46e622007-09-17 08:09:54 +0000692
aurel326d9a42b2008-04-07 20:30:53 +0000693 rc = EmulateAll(opcode, &ts->fpa, env);
694 if (rc == 0) { /* illegal instruction */
bellardc6981052004-02-16 21:49:03 +0000695 info.si_signo = SIGILL;
696 info.si_errno = 0;
697 info.si_code = TARGET_ILL_ILLOPN;
698 info._sifields._sigfault._addr = env->regs[15];
pbrook624f7972008-05-31 16:11:38 +0000699 queue_signal(env, info.si_signo, &info);
aurel326d9a42b2008-04-07 20:30:53 +0000700 } else if (rc < 0) { /* FP exception */
701 int arm_fpe=0;
702
703 /* translate softfloat flags to FPSR flags */
704 if (-rc & float_flag_invalid)
705 arm_fpe |= BIT_IOC;
706 if (-rc & float_flag_divbyzero)
707 arm_fpe |= BIT_DZC;
708 if (-rc & float_flag_overflow)
709 arm_fpe |= BIT_OFC;
710 if (-rc & float_flag_underflow)
711 arm_fpe |= BIT_UFC;
712 if (-rc & float_flag_inexact)
713 arm_fpe |= BIT_IXC;
714
715 FPSR fpsr = ts->fpa.fpsr;
716 //printf("fpsr 0x%x, arm_fpe 0x%x\n",fpsr,arm_fpe);
717
718 if (fpsr & (arm_fpe << 16)) { /* exception enabled? */
719 info.si_signo = SIGFPE;
720 info.si_errno = 0;
721
722 /* ordered by priority, least first */
723 if (arm_fpe & BIT_IXC) info.si_code = TARGET_FPE_FLTRES;
724 if (arm_fpe & BIT_UFC) info.si_code = TARGET_FPE_FLTUND;
725 if (arm_fpe & BIT_OFC) info.si_code = TARGET_FPE_FLTOVF;
726 if (arm_fpe & BIT_DZC) info.si_code = TARGET_FPE_FLTDIV;
727 if (arm_fpe & BIT_IOC) info.si_code = TARGET_FPE_FLTINV;
728
729 info._sifields._sigfault._addr = env->regs[15];
pbrook624f7972008-05-31 16:11:38 +0000730 queue_signal(env, info.si_signo, &info);
aurel326d9a42b2008-04-07 20:30:53 +0000731 } else {
732 env->regs[15] += 4;
733 }
734
735 /* accumulate unenabled exceptions */
736 if ((!(fpsr & BIT_IXE)) && (arm_fpe & BIT_IXC))
737 fpsr |= BIT_IXC;
738 if ((!(fpsr & BIT_UFE)) && (arm_fpe & BIT_UFC))
739 fpsr |= BIT_UFC;
740 if ((!(fpsr & BIT_OFE)) && (arm_fpe & BIT_OFC))
741 fpsr |= BIT_OFC;
742 if ((!(fpsr & BIT_DZE)) && (arm_fpe & BIT_DZC))
743 fpsr |= BIT_DZC;
744 if ((!(fpsr & BIT_IOE)) && (arm_fpe & BIT_IOC))
745 fpsr |= BIT_IOC;
746 ts->fpa.fpsr=fpsr;
747 } else { /* everything OK */
bellardc6981052004-02-16 21:49:03 +0000748 /* increment PC */
749 env->regs[15] += 4;
750 }
751 }
bellardb346ff42003-06-15 20:05:50 +0000752 break;
753 case EXCP_SWI:
pbrook06c949e2006-02-04 19:35:26 +0000754 case EXCP_BKPT:
bellardb346ff42003-06-15 20:05:50 +0000755 {
pbrookce4defa2006-02-09 16:49:55 +0000756 env->eabi = 1;
bellardb346ff42003-06-15 20:05:50 +0000757 /* system call */
pbrook06c949e2006-02-04 19:35:26 +0000758 if (trapnr == EXCP_BKPT) {
759 if (env->thumb) {
bellard2f619692007-11-16 10:46:05 +0000760 /* FIXME - what to do if get_user() fails? */
Paul Brookd8fd2952012-03-30 18:02:50 +0100761 get_user_code_u16(insn, env->regs[15], env->bswap_code);
pbrook06c949e2006-02-04 19:35:26 +0000762 n = insn & 0xff;
763 env->regs[15] += 2;
764 } else {
bellard2f619692007-11-16 10:46:05 +0000765 /* FIXME - what to do if get_user() fails? */
Paul Brookd8fd2952012-03-30 18:02:50 +0100766 get_user_code_u32(insn, env->regs[15], env->bswap_code);
pbrook06c949e2006-02-04 19:35:26 +0000767 n = (insn & 0xf) | ((insn >> 4) & 0xff0);
768 env->regs[15] += 4;
769 }
bellard192c7bd2005-04-27 20:11:21 +0000770 } else {
pbrook06c949e2006-02-04 19:35:26 +0000771 if (env->thumb) {
bellard2f619692007-11-16 10:46:05 +0000772 /* FIXME - what to do if get_user() fails? */
Paul Brookd8fd2952012-03-30 18:02:50 +0100773 get_user_code_u16(insn, env->regs[15] - 2,
774 env->bswap_code);
pbrook06c949e2006-02-04 19:35:26 +0000775 n = insn & 0xff;
776 } else {
bellard2f619692007-11-16 10:46:05 +0000777 /* FIXME - what to do if get_user() fails? */
Paul Brookd8fd2952012-03-30 18:02:50 +0100778 get_user_code_u32(insn, env->regs[15] - 4,
779 env->bswap_code);
pbrook06c949e2006-02-04 19:35:26 +0000780 n = insn & 0xffffff;
781 }
bellard192c7bd2005-04-27 20:11:21 +0000782 }
783
bellard6f1f31c2004-04-25 18:00:45 +0000784 if (n == ARM_NR_cacheflush) {
Blue Swirldcfd14b2011-05-14 11:55:30 +0000785 /* nop */
bellarda4f81972005-04-23 18:25:41 +0000786 } else if (n == ARM_NR_semihosting
787 || n == ARM_NR_thumb_semihosting) {
788 env->regs[0] = do_arm_semihosting (env);
Alexander Graf3a1363a2012-05-29 05:30:26 +0000789 } else if (n == 0 || n >= ARM_SYSCALL_BASE || env->thumb) {
bellardb346ff42003-06-15 20:05:50 +0000790 /* linux syscall */
pbrookce4defa2006-02-09 16:49:55 +0000791 if (env->thumb || n == 0) {
bellard192c7bd2005-04-27 20:11:21 +0000792 n = env->regs[7];
793 } else {
794 n -= ARM_SYSCALL_BASE;
pbrookce4defa2006-02-09 16:49:55 +0000795 env->eabi = 0;
bellard192c7bd2005-04-27 20:11:21 +0000796 }
pbrookfbb4a2e2008-05-29 00:20:44 +0000797 if ( n > ARM_NR_BASE) {
798 switch (n) {
799 case ARM_NR_cacheflush:
Blue Swirldcfd14b2011-05-14 11:55:30 +0000800 /* nop */
pbrookfbb4a2e2008-05-29 00:20:44 +0000801 break;
802 case ARM_NR_set_tls:
803 cpu_set_tls(env, env->regs[0]);
804 env->regs[0] = 0;
805 break;
806 default:
807 gemu_log("qemu: Unsupported ARM syscall: 0x%x\n",
808 n);
809 env->regs[0] = -TARGET_ENOSYS;
810 break;
811 }
812 } else {
813 env->regs[0] = do_syscall(env,
814 n,
815 env->regs[0],
816 env->regs[1],
817 env->regs[2],
818 env->regs[3],
819 env->regs[4],
Peter Maydell5945cfc2011-06-16 17:37:13 +0100820 env->regs[5],
821 0, 0);
pbrookfbb4a2e2008-05-29 00:20:44 +0000822 }
bellardb346ff42003-06-15 20:05:50 +0000823 } else {
824 goto error;
825 }
826 }
827 break;
bellard43fff232003-07-09 19:31:39 +0000828 case EXCP_INTERRUPT:
829 /* just indicate that signals should be handled asap */
830 break;
bellard68016c62005-02-07 23:12:27 +0000831 case EXCP_PREFETCH_ABORT:
balrogeae473c2008-07-29 14:09:57 +0000832 addr = env->cp15.c6_insn;
bellardb5ff1b32005-11-26 10:38:39 +0000833 goto do_segv;
bellard68016c62005-02-07 23:12:27 +0000834 case EXCP_DATA_ABORT:
balrogeae473c2008-07-29 14:09:57 +0000835 addr = env->cp15.c6_data;
bellardb5ff1b32005-11-26 10:38:39 +0000836 do_segv:
bellard68016c62005-02-07 23:12:27 +0000837 {
838 info.si_signo = SIGSEGV;
839 info.si_errno = 0;
840 /* XXX: check env->error_code */
841 info.si_code = TARGET_SEGV_MAPERR;
bellardb5ff1b32005-11-26 10:38:39 +0000842 info._sifields._sigfault._addr = addr;
pbrook624f7972008-05-31 16:11:38 +0000843 queue_signal(env, info.si_signo, &info);
bellard68016c62005-02-07 23:12:27 +0000844 }
845 break;
bellard1fddef42005-04-17 19:16:13 +0000846 case EXCP_DEBUG:
847 {
848 int sig;
849
Andreas Färberdb6b81d2013-06-27 19:49:31 +0200850 sig = gdb_handlesig(cs, TARGET_SIGTRAP);
bellard1fddef42005-04-17 19:16:13 +0000851 if (sig)
852 {
853 info.si_signo = sig;
854 info.si_errno = 0;
855 info.si_code = TARGET_TRAP_BRKPT;
pbrook624f7972008-05-31 16:11:38 +0000856 queue_signal(env, info.si_signo, &info);
bellard1fddef42005-04-17 19:16:13 +0000857 }
858 }
859 break;
pbrookfbb4a2e2008-05-29 00:20:44 +0000860 case EXCP_KERNEL_TRAP:
861 if (do_kernel_trap(env))
862 goto error;
863 break;
Paul Brook426f5ab2009-11-22 21:35:13 +0000864 case EXCP_STREX:
865 if (do_strex(env)) {
866 addr = env->cp15.c6_data;
867 goto do_segv;
868 }
Paul Brooke9273452009-11-24 13:10:08 +0000869 break;
bellardb346ff42003-06-15 20:05:50 +0000870 default:
871 error:
ths5fafdf22007-09-16 21:08:06 +0000872 fprintf(stderr, "qemu: unhandled CPU exception 0x%x - aborting\n",
bellardb346ff42003-06-15 20:05:50 +0000873 trapnr);
Andreas Färber878096e2013-05-27 01:33:50 +0200874 cpu_dump_state(cs, stderr, fprintf, 0);
bellardb346ff42003-06-15 20:05:50 +0000875 abort();
876 }
877 process_pending_signals(env);
878 }
879}
880
Peter Maydell1861c452013-09-03 20:12:13 +0100881#else
882
883/* AArch64 main loop */
884void cpu_loop(CPUARMState *env)
885{
886 CPUState *cs = CPU(arm_env_get_cpu(env));
887 int trapnr, sig;
888 target_siginfo_t info;
889 uint32_t addr;
890
891 for (;;) {
892 cpu_exec_start(cs);
893 trapnr = cpu_arm_exec(env);
894 cpu_exec_end(cs);
895
896 switch (trapnr) {
897 case EXCP_SWI:
898 env->xregs[0] = do_syscall(env,
899 env->xregs[8],
900 env->xregs[0],
901 env->xregs[1],
902 env->xregs[2],
903 env->xregs[3],
904 env->xregs[4],
905 env->xregs[5],
906 0, 0);
907 break;
908 case EXCP_INTERRUPT:
909 /* just indicate that signals should be handled asap */
910 break;
911 case EXCP_UDEF:
912 info.si_signo = SIGILL;
913 info.si_errno = 0;
914 info.si_code = TARGET_ILL_ILLOPN;
915 info._sifields._sigfault._addr = env->pc;
916 queue_signal(env, info.si_signo, &info);
917 break;
918 case EXCP_PREFETCH_ABORT:
919 addr = env->cp15.c6_insn;
920 goto do_segv;
921 case EXCP_DATA_ABORT:
922 addr = env->cp15.c6_data;
923 do_segv:
924 info.si_signo = SIGSEGV;
925 info.si_errno = 0;
926 /* XXX: check env->error_code */
927 info.si_code = TARGET_SEGV_MAPERR;
928 info._sifields._sigfault._addr = addr;
929 queue_signal(env, info.si_signo, &info);
930 break;
931 case EXCP_DEBUG:
932 case EXCP_BKPT:
933 sig = gdb_handlesig(cs, TARGET_SIGTRAP);
934 if (sig) {
935 info.si_signo = sig;
936 info.si_errno = 0;
937 info.si_code = TARGET_TRAP_BRKPT;
938 queue_signal(env, info.si_signo, &info);
939 }
940 break;
941 case EXCP_STREX:
942 if (do_strex(env)) {
943 addr = env->cp15.c6_data;
944 goto do_segv;
945 }
946 break;
947 default:
948 fprintf(stderr, "qemu: unhandled CPU exception 0x%x - aborting\n",
949 trapnr);
950 cpu_dump_state(cs, stderr, fprintf, 0);
951 abort();
952 }
953 process_pending_signals(env);
954 }
955}
956#endif /* ndef TARGET_ABI32 */
957
bellardb346ff42003-06-15 20:05:50 +0000958#endif
bellard1b6b0292003-03-22 17:31:38 +0000959
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800960#ifdef TARGET_UNICORE32
961
Andreas Färber05390242012-02-25 03:37:53 +0100962void cpu_loop(CPUUniCore32State *env)
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800963{
Andreas Färber0315c312012-12-17 07:34:52 +0100964 CPUState *cs = CPU(uc32_env_get_cpu(env));
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800965 int trapnr;
966 unsigned int n, insn;
967 target_siginfo_t info;
968
969 for (;;) {
Andreas Färber0315c312012-12-17 07:34:52 +0100970 cpu_exec_start(cs);
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800971 trapnr = uc32_cpu_exec(env);
Andreas Färber0315c312012-12-17 07:34:52 +0100972 cpu_exec_end(cs);
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800973 switch (trapnr) {
974 case UC32_EXCP_PRIV:
975 {
976 /* system call */
977 get_user_u32(insn, env->regs[31] - 4);
978 n = insn & 0xffffff;
979
980 if (n >= UC32_SYSCALL_BASE) {
981 /* linux syscall */
982 n -= UC32_SYSCALL_BASE;
983 if (n == UC32_SYSCALL_NR_set_tls) {
984 cpu_set_tls(env, env->regs[0]);
985 env->regs[0] = 0;
986 } else {
987 env->regs[0] = do_syscall(env,
988 n,
989 env->regs[0],
990 env->regs[1],
991 env->regs[2],
992 env->regs[3],
993 env->regs[4],
Peter Maydell5945cfc2011-06-16 17:37:13 +0100994 env->regs[5],
995 0, 0);
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800996 }
997 } else {
998 goto error;
999 }
1000 }
1001 break;
Guan Xuetaod48813d2012-08-10 14:42:23 +08001002 case UC32_EXCP_DTRAP:
1003 case UC32_EXCP_ITRAP:
Guan Xuetaod2fbca92011-04-12 16:27:03 +08001004 info.si_signo = SIGSEGV;
1005 info.si_errno = 0;
1006 /* XXX: check env->error_code */
1007 info.si_code = TARGET_SEGV_MAPERR;
1008 info._sifields._sigfault._addr = env->cp0.c4_faultaddr;
1009 queue_signal(env, info.si_signo, &info);
1010 break;
1011 case EXCP_INTERRUPT:
1012 /* just indicate that signals should be handled asap */
1013 break;
1014 case EXCP_DEBUG:
1015 {
1016 int sig;
1017
Andreas Färberdb6b81d2013-06-27 19:49:31 +02001018 sig = gdb_handlesig(cs, TARGET_SIGTRAP);
Guan Xuetaod2fbca92011-04-12 16:27:03 +08001019 if (sig) {
1020 info.si_signo = sig;
1021 info.si_errno = 0;
1022 info.si_code = TARGET_TRAP_BRKPT;
1023 queue_signal(env, info.si_signo, &info);
1024 }
1025 }
1026 break;
1027 default:
1028 goto error;
1029 }
1030 process_pending_signals(env);
1031 }
1032
1033error:
1034 fprintf(stderr, "qemu: unhandled CPU exception 0x%x - aborting\n", trapnr);
Andreas Färber878096e2013-05-27 01:33:50 +02001035 cpu_dump_state(cs, stderr, fprintf, 0);
Guan Xuetaod2fbca92011-04-12 16:27:03 +08001036 abort();
1037}
1038#endif
1039
bellard93ac68b2003-09-30 20:57:29 +00001040#ifdef TARGET_SPARC
blueswir1ed23fbd2008-08-30 09:20:21 +00001041#define SPARC64_STACK_BIAS 2047
bellard93ac68b2003-09-30 20:57:29 +00001042
bellard060366c2004-01-04 15:50:01 +00001043//#define DEBUG_WIN
1044
bellard2623cba2005-02-19 17:25:31 +00001045/* WARNING: dealing with register windows _is_ complicated. More info
1046 can be found at http://www.sics.se/~psm/sparcstack.html */
bellard060366c2004-01-04 15:50:01 +00001047static inline int get_reg_index(CPUSPARCState *env, int cwp, int index)
1048{
blueswir11a140262008-06-07 08:07:37 +00001049 index = (index + cwp * 16) % (16 * env->nwindows);
bellard060366c2004-01-04 15:50:01 +00001050 /* wrap handling : if cwp is on the last window, then we use the
1051 registers 'after' the end */
blueswir11a140262008-06-07 08:07:37 +00001052 if (index < 8 && env->cwp == env->nwindows - 1)
1053 index += 16 * env->nwindows;
bellard060366c2004-01-04 15:50:01 +00001054 return index;
1055}
1056
bellard2623cba2005-02-19 17:25:31 +00001057/* save the register window 'cwp1' */
1058static inline void save_window_offset(CPUSPARCState *env, int cwp1)
bellard060366c2004-01-04 15:50:01 +00001059{
bellard2623cba2005-02-19 17:25:31 +00001060 unsigned int i;
blueswir1992f48a2007-10-14 16:27:31 +00001061 abi_ulong sp_ptr;
ths3b46e622007-09-17 08:09:54 +00001062
pbrook53a59602006-03-25 19:31:22 +00001063 sp_ptr = env->regbase[get_reg_index(env, cwp1, 6)];
blueswir1ed23fbd2008-08-30 09:20:21 +00001064#ifdef TARGET_SPARC64
1065 if (sp_ptr & 3)
1066 sp_ptr += SPARC64_STACK_BIAS;
1067#endif
bellard060366c2004-01-04 15:50:01 +00001068#if defined(DEBUG_WIN)
blueswir12daf0282008-06-15 18:02:48 +00001069 printf("win_overflow: sp_ptr=0x" TARGET_ABI_FMT_lx " save_cwp=%d\n",
1070 sp_ptr, cwp1);
bellard060366c2004-01-04 15:50:01 +00001071#endif
bellard2623cba2005-02-19 17:25:31 +00001072 for(i = 0; i < 16; i++) {
bellard2f619692007-11-16 10:46:05 +00001073 /* FIXME - what to do if put_user() fails? */
1074 put_user_ual(env->regbase[get_reg_index(env, cwp1, 8 + i)], sp_ptr);
blueswir1992f48a2007-10-14 16:27:31 +00001075 sp_ptr += sizeof(abi_ulong);
bellard2623cba2005-02-19 17:25:31 +00001076 }
bellard060366c2004-01-04 15:50:01 +00001077}
1078
1079static void save_window(CPUSPARCState *env)
1080{
bellard5ef54112006-07-18 21:14:09 +00001081#ifndef TARGET_SPARC64
bellard2623cba2005-02-19 17:25:31 +00001082 unsigned int new_wim;
blueswir11a140262008-06-07 08:07:37 +00001083 new_wim = ((env->wim >> 1) | (env->wim << (env->nwindows - 1))) &
1084 ((1LL << env->nwindows) - 1);
1085 save_window_offset(env, cpu_cwp_dec(env, env->cwp - 2));
bellard2623cba2005-02-19 17:25:31 +00001086 env->wim = new_wim;
bellard5ef54112006-07-18 21:14:09 +00001087#else
blueswir11a140262008-06-07 08:07:37 +00001088 save_window_offset(env, cpu_cwp_dec(env, env->cwp - 2));
bellard5ef54112006-07-18 21:14:09 +00001089 env->cansave++;
1090 env->canrestore--;
1091#endif
bellard060366c2004-01-04 15:50:01 +00001092}
1093
1094static void restore_window(CPUSPARCState *env)
1095{
blueswir1eda52952008-08-27 19:19:44 +00001096#ifndef TARGET_SPARC64
1097 unsigned int new_wim;
1098#endif
1099 unsigned int i, cwp1;
blueswir1992f48a2007-10-14 16:27:31 +00001100 abi_ulong sp_ptr;
ths3b46e622007-09-17 08:09:54 +00001101
blueswir1eda52952008-08-27 19:19:44 +00001102#ifndef TARGET_SPARC64
blueswir11a140262008-06-07 08:07:37 +00001103 new_wim = ((env->wim << 1) | (env->wim >> (env->nwindows - 1))) &
1104 ((1LL << env->nwindows) - 1);
blueswir1eda52952008-08-27 19:19:44 +00001105#endif
ths3b46e622007-09-17 08:09:54 +00001106
bellard060366c2004-01-04 15:50:01 +00001107 /* restore the invalid window */
blueswir11a140262008-06-07 08:07:37 +00001108 cwp1 = cpu_cwp_inc(env, env->cwp + 1);
pbrook53a59602006-03-25 19:31:22 +00001109 sp_ptr = env->regbase[get_reg_index(env, cwp1, 6)];
blueswir1ed23fbd2008-08-30 09:20:21 +00001110#ifdef TARGET_SPARC64
1111 if (sp_ptr & 3)
1112 sp_ptr += SPARC64_STACK_BIAS;
1113#endif
bellard060366c2004-01-04 15:50:01 +00001114#if defined(DEBUG_WIN)
blueswir12daf0282008-06-15 18:02:48 +00001115 printf("win_underflow: sp_ptr=0x" TARGET_ABI_FMT_lx " load_cwp=%d\n",
1116 sp_ptr, cwp1);
bellard060366c2004-01-04 15:50:01 +00001117#endif
bellard2623cba2005-02-19 17:25:31 +00001118 for(i = 0; i < 16; i++) {
bellard2f619692007-11-16 10:46:05 +00001119 /* FIXME - what to do if get_user() fails? */
1120 get_user_ual(env->regbase[get_reg_index(env, cwp1, 8 + i)], sp_ptr);
blueswir1992f48a2007-10-14 16:27:31 +00001121 sp_ptr += sizeof(abi_ulong);
bellard2623cba2005-02-19 17:25:31 +00001122 }
bellard5ef54112006-07-18 21:14:09 +00001123#ifdef TARGET_SPARC64
1124 env->canrestore++;
blueswir11a140262008-06-07 08:07:37 +00001125 if (env->cleanwin < env->nwindows - 1)
1126 env->cleanwin++;
bellard5ef54112006-07-18 21:14:09 +00001127 env->cansave--;
blueswir1eda52952008-08-27 19:19:44 +00001128#else
1129 env->wim = new_wim;
bellard5ef54112006-07-18 21:14:09 +00001130#endif
bellard060366c2004-01-04 15:50:01 +00001131}
1132
1133static void flush_windows(CPUSPARCState *env)
1134{
1135 int offset, cwp1;
bellard2623cba2005-02-19 17:25:31 +00001136
1137 offset = 1;
bellard060366c2004-01-04 15:50:01 +00001138 for(;;) {
1139 /* if restore would invoke restore_window(), then we can stop */
blueswir11a140262008-06-07 08:07:37 +00001140 cwp1 = cpu_cwp_inc(env, env->cwp + offset);
blueswir1eda52952008-08-27 19:19:44 +00001141#ifndef TARGET_SPARC64
bellard060366c2004-01-04 15:50:01 +00001142 if (env->wim & (1 << cwp1))
1143 break;
blueswir1eda52952008-08-27 19:19:44 +00001144#else
1145 if (env->canrestore == 0)
1146 break;
1147 env->cansave++;
1148 env->canrestore--;
1149#endif
bellard2623cba2005-02-19 17:25:31 +00001150 save_window_offset(env, cwp1);
bellard060366c2004-01-04 15:50:01 +00001151 offset++;
1152 }
blueswir11a140262008-06-07 08:07:37 +00001153 cwp1 = cpu_cwp_inc(env, env->cwp + 1);
blueswir1eda52952008-08-27 19:19:44 +00001154#ifndef TARGET_SPARC64
1155 /* set wim so that restore will reload the registers */
bellard2623cba2005-02-19 17:25:31 +00001156 env->wim = 1 << cwp1;
blueswir1eda52952008-08-27 19:19:44 +00001157#endif
bellard2623cba2005-02-19 17:25:31 +00001158#if defined(DEBUG_WIN)
1159 printf("flush_windows: nb=%d\n", offset - 1);
bellard80a9d032005-01-03 23:31:27 +00001160#endif
bellard2623cba2005-02-19 17:25:31 +00001161}
bellard060366c2004-01-04 15:50:01 +00001162
bellard93ac68b2003-09-30 20:57:29 +00001163void cpu_loop (CPUSPARCState *env)
1164{
Andreas Färber878096e2013-05-27 01:33:50 +02001165 CPUState *cs = CPU(sparc_env_get_cpu(env));
Richard Henderson2cc20262010-04-25 11:01:25 -07001166 int trapnr;
1167 abi_long ret;
Anthony Liguoric227f092009-10-01 16:12:16 -05001168 target_siginfo_t info;
ths3b46e622007-09-17 08:09:54 +00001169
bellard060366c2004-01-04 15:50:01 +00001170 while (1) {
1171 trapnr = cpu_sparc_exec (env);
ths3b46e622007-09-17 08:09:54 +00001172
Richard Henderson20132b92012-10-09 14:50:00 -07001173 /* Compute PSR before exposing state. */
1174 if (env->cc_op != CC_OP_FLAGS) {
1175 cpu_get_psr(env);
1176 }
1177
bellard060366c2004-01-04 15:50:01 +00001178 switch (trapnr) {
bellard5ef54112006-07-18 21:14:09 +00001179#ifndef TARGET_SPARC64
ths5fafdf22007-09-16 21:08:06 +00001180 case 0x88:
bellard060366c2004-01-04 15:50:01 +00001181 case 0x90:
bellard5ef54112006-07-18 21:14:09 +00001182#else
blueswir1cb33da52007-10-09 16:34:29 +00001183 case 0x110:
bellard5ef54112006-07-18 21:14:09 +00001184 case 0x16d:
1185#endif
bellard060366c2004-01-04 15:50:01 +00001186 ret = do_syscall (env, env->gregs[1],
ths5fafdf22007-09-16 21:08:06 +00001187 env->regwptr[0], env->regwptr[1],
1188 env->regwptr[2], env->regwptr[3],
Peter Maydell5945cfc2011-06-16 17:37:13 +01001189 env->regwptr[4], env->regwptr[5],
1190 0, 0);
Richard Henderson2cc20262010-04-25 11:01:25 -07001191 if ((abi_ulong)ret >= (abi_ulong)(-515)) {
blueswir1992f48a2007-10-14 16:27:31 +00001192#if defined(TARGET_SPARC64) && !defined(TARGET_ABI32)
bellard27908722006-10-23 21:31:01 +00001193 env->xcc |= PSR_CARRY;
1194#else
bellard060366c2004-01-04 15:50:01 +00001195 env->psr |= PSR_CARRY;
bellard27908722006-10-23 21:31:01 +00001196#endif
bellard060366c2004-01-04 15:50:01 +00001197 ret = -ret;
1198 } else {
blueswir1992f48a2007-10-14 16:27:31 +00001199#if defined(TARGET_SPARC64) && !defined(TARGET_ABI32)
bellard27908722006-10-23 21:31:01 +00001200 env->xcc &= ~PSR_CARRY;
1201#else
bellard060366c2004-01-04 15:50:01 +00001202 env->psr &= ~PSR_CARRY;
bellard27908722006-10-23 21:31:01 +00001203#endif
bellard060366c2004-01-04 15:50:01 +00001204 }
1205 env->regwptr[0] = ret;
1206 /* next instruction */
1207 env->pc = env->npc;
1208 env->npc = env->npc + 4;
1209 break;
1210 case 0x83: /* flush windows */
blueswir1992f48a2007-10-14 16:27:31 +00001211#ifdef TARGET_ABI32
1212 case 0x103:
1213#endif
bellard2623cba2005-02-19 17:25:31 +00001214 flush_windows(env);
bellard060366c2004-01-04 15:50:01 +00001215 /* next instruction */
1216 env->pc = env->npc;
1217 env->npc = env->npc + 4;
1218 break;
bellard34751872005-07-02 14:31:34 +00001219#ifndef TARGET_SPARC64
bellard060366c2004-01-04 15:50:01 +00001220 case TT_WIN_OVF: /* window overflow */
1221 save_window(env);
1222 break;
1223 case TT_WIN_UNF: /* window underflow */
1224 restore_window(env);
1225 break;
bellard61ff6f52005-02-15 22:54:53 +00001226 case TT_TFAULT:
1227 case TT_DFAULT:
1228 {
Richard Henderson59f71822011-10-25 10:34:07 -07001229 info.si_signo = TARGET_SIGSEGV;
bellard61ff6f52005-02-15 22:54:53 +00001230 info.si_errno = 0;
1231 /* XXX: check env->error_code */
1232 info.si_code = TARGET_SEGV_MAPERR;
1233 info._sifields._sigfault._addr = env->mmuregs[4];
pbrook624f7972008-05-31 16:11:38 +00001234 queue_signal(env, info.si_signo, &info);
bellard61ff6f52005-02-15 22:54:53 +00001235 }
1236 break;
bellard34751872005-07-02 14:31:34 +00001237#else
bellard5ef54112006-07-18 21:14:09 +00001238 case TT_SPILL: /* window overflow */
1239 save_window(env);
1240 break;
1241 case TT_FILL: /* window underflow */
1242 restore_window(env);
1243 break;
blueswir17f84a722007-07-07 20:46:41 +00001244 case TT_TFAULT:
1245 case TT_DFAULT:
1246 {
Richard Henderson59f71822011-10-25 10:34:07 -07001247 info.si_signo = TARGET_SIGSEGV;
blueswir17f84a722007-07-07 20:46:41 +00001248 info.si_errno = 0;
1249 /* XXX: check env->error_code */
1250 info.si_code = TARGET_SEGV_MAPERR;
1251 if (trapnr == TT_DFAULT)
1252 info._sifields._sigfault._addr = env->dmmuregs[4];
1253 else
Igor Kovalenko8194f352009-08-03 23:15:02 +04001254 info._sifields._sigfault._addr = cpu_tsptr(env)->tpc;
pbrook624f7972008-05-31 16:11:38 +00001255 queue_signal(env, info.si_signo, &info);
blueswir17f84a722007-07-07 20:46:41 +00001256 }
1257 break;
bellard27524dc2007-11-11 19:32:52 +00001258#ifndef TARGET_ABI32
blueswir15bfb56b2007-10-05 17:01:51 +00001259 case 0x16e:
1260 flush_windows(env);
1261 sparc64_get_context(env);
1262 break;
1263 case 0x16f:
1264 flush_windows(env);
1265 sparc64_set_context(env);
1266 break;
bellard34751872005-07-02 14:31:34 +00001267#endif
bellard27524dc2007-11-11 19:32:52 +00001268#endif
bellard48dc41e2006-06-21 18:15:50 +00001269 case EXCP_INTERRUPT:
1270 /* just indicate that signals should be handled asap */
1271 break;
Richard Henderson75f22e42011-10-25 10:34:06 -07001272 case TT_ILL_INSN:
1273 {
1274 info.si_signo = TARGET_SIGILL;
1275 info.si_errno = 0;
1276 info.si_code = TARGET_ILL_ILLOPC;
1277 info._sifields._sigfault._addr = env->pc;
1278 queue_signal(env, info.si_signo, &info);
1279 }
1280 break;
bellard1fddef42005-04-17 19:16:13 +00001281 case EXCP_DEBUG:
1282 {
1283 int sig;
1284
Andreas Färberdb6b81d2013-06-27 19:49:31 +02001285 sig = gdb_handlesig(cs, TARGET_SIGTRAP);
bellard1fddef42005-04-17 19:16:13 +00001286 if (sig)
1287 {
1288 info.si_signo = sig;
1289 info.si_errno = 0;
1290 info.si_code = TARGET_TRAP_BRKPT;
pbrook624f7972008-05-31 16:11:38 +00001291 queue_signal(env, info.si_signo, &info);
bellard1fddef42005-04-17 19:16:13 +00001292 }
1293 }
1294 break;
bellard060366c2004-01-04 15:50:01 +00001295 default:
1296 printf ("Unhandled trap: 0x%x\n", trapnr);
Andreas Färber878096e2013-05-27 01:33:50 +02001297 cpu_dump_state(cs, stderr, fprintf, 0);
bellard060366c2004-01-04 15:50:01 +00001298 exit (1);
1299 }
1300 process_pending_signals (env);
1301 }
bellard93ac68b2003-09-30 20:57:29 +00001302}
1303
1304#endif
1305
bellard67867302003-11-23 17:05:30 +00001306#ifdef TARGET_PPC
Andreas Färber05390242012-02-25 03:37:53 +01001307static inline uint64_t cpu_ppc_get_tb(CPUPPCState *env)
bellard9fddaa02004-05-21 12:59:32 +00001308{
1309 /* TO FIX */
1310 return 0;
1311}
ths3b46e622007-09-17 08:09:54 +00001312
Andreas Färber05390242012-02-25 03:37:53 +01001313uint64_t cpu_ppc_load_tbl(CPUPPCState *env)
bellard9fddaa02004-05-21 12:59:32 +00001314{
Alexander Grafe3ea6522009-12-21 12:24:17 +01001315 return cpu_ppc_get_tb(env);
bellard9fddaa02004-05-21 12:59:32 +00001316}
ths3b46e622007-09-17 08:09:54 +00001317
Andreas Färber05390242012-02-25 03:37:53 +01001318uint32_t cpu_ppc_load_tbu(CPUPPCState *env)
bellard9fddaa02004-05-21 12:59:32 +00001319{
1320 return cpu_ppc_get_tb(env) >> 32;
1321}
ths3b46e622007-09-17 08:09:54 +00001322
Andreas Färber05390242012-02-25 03:37:53 +01001323uint64_t cpu_ppc_load_atbl(CPUPPCState *env)
bellard9fddaa02004-05-21 12:59:32 +00001324{
Aurelien Jarnob711de92009-12-21 13:52:08 +01001325 return cpu_ppc_get_tb(env);
bellard9fddaa02004-05-21 12:59:32 +00001326}
1327
Andreas Färber05390242012-02-25 03:37:53 +01001328uint32_t cpu_ppc_load_atbu(CPUPPCState *env)
bellard9fddaa02004-05-21 12:59:32 +00001329{
j_mayera062e362007-09-30 00:38:38 +00001330 return cpu_ppc_get_tb(env) >> 32;
bellard9fddaa02004-05-21 12:59:32 +00001331}
ths5fafdf22007-09-16 21:08:06 +00001332
Andreas Färber05390242012-02-25 03:37:53 +01001333uint32_t cpu_ppc601_load_rtcu(CPUPPCState *env)
j_mayer76a66252007-03-07 08:32:30 +00001334__attribute__ (( alias ("cpu_ppc_load_tbu") ));
1335
Andreas Färber05390242012-02-25 03:37:53 +01001336uint32_t cpu_ppc601_load_rtcl(CPUPPCState *env)
bellard9fddaa02004-05-21 12:59:32 +00001337{
j_mayer76a66252007-03-07 08:32:30 +00001338 return cpu_ppc_load_tbl(env) & 0x3FFFFF80;
bellard9fddaa02004-05-21 12:59:32 +00001339}
j_mayer76a66252007-03-07 08:32:30 +00001340
j_mayera750fc02007-09-26 23:54:22 +00001341/* XXX: to be fixed */
Alexander Graf73b01962009-12-21 14:02:39 +01001342int ppc_dcr_read (ppc_dcr_t *dcr_env, int dcrn, uint32_t *valp)
j_mayera750fc02007-09-26 23:54:22 +00001343{
1344 return -1;
1345}
1346
Alexander Graf73b01962009-12-21 14:02:39 +01001347int ppc_dcr_write (ppc_dcr_t *dcr_env, int dcrn, uint32_t val)
j_mayera750fc02007-09-26 23:54:22 +00001348{
1349 return -1;
1350}
1351
Blue Swirl001faf32009-05-13 17:53:17 +00001352#define EXCP_DUMP(env, fmt, ...) \
1353do { \
Andreas Färbera0762852013-06-16 07:28:50 +02001354 CPUState *cs = ENV_GET_CPU(env); \
Blue Swirl001faf32009-05-13 17:53:17 +00001355 fprintf(stderr, fmt , ## __VA_ARGS__); \
Andreas Färbera0762852013-06-16 07:28:50 +02001356 cpu_dump_state(cs, stderr, fprintf, 0); \
Blue Swirl001faf32009-05-13 17:53:17 +00001357 qemu_log(fmt, ## __VA_ARGS__); \
Blue Swirleeacee42012-06-03 16:35:32 +00001358 if (qemu_log_enabled()) { \
Andreas Färbera0762852013-06-16 07:28:50 +02001359 log_cpu_state(cs, 0); \
Blue Swirleeacee42012-06-03 16:35:32 +00001360 } \
j_mayere1833e12007-09-29 13:06:16 +00001361} while (0)
1362
Nathan Froyd56f066b2009-08-03 08:43:27 -07001363static int do_store_exclusive(CPUPPCState *env)
1364{
1365 target_ulong addr;
1366 target_ulong page_addr;
1367 target_ulong val;
1368 int flags;
1369 int segv = 0;
1370
1371 addr = env->reserve_ea;
1372 page_addr = addr & TARGET_PAGE_MASK;
1373 start_exclusive();
1374 mmap_lock();
1375 flags = page_get_flags(page_addr);
1376 if ((flags & PAGE_READ) == 0) {
1377 segv = 1;
1378 } else {
1379 int reg = env->reserve_info & 0x1f;
1380 int size = (env->reserve_info >> 5) & 0xf;
1381 int stored = 0;
1382
1383 if (addr == env->reserve_addr) {
1384 switch (size) {
1385 case 1: segv = get_user_u8(val, addr); break;
1386 case 2: segv = get_user_u16(val, addr); break;
1387 case 4: segv = get_user_u32(val, addr); break;
1388#if defined(TARGET_PPC64)
1389 case 8: segv = get_user_u64(val, addr); break;
1390#endif
1391 default: abort();
1392 }
1393 if (!segv && val == env->reserve_val) {
1394 val = env->gpr[reg];
1395 switch (size) {
1396 case 1: segv = put_user_u8(val, addr); break;
1397 case 2: segv = put_user_u16(val, addr); break;
1398 case 4: segv = put_user_u32(val, addr); break;
1399#if defined(TARGET_PPC64)
1400 case 8: segv = put_user_u64(val, addr); break;
1401#endif
1402 default: abort();
1403 }
1404 if (!segv) {
1405 stored = 1;
1406 }
1407 }
1408 }
1409 env->crf[0] = (stored << 1) | xer_so;
1410 env->reserve_addr = (target_ulong)-1;
1411 }
1412 if (!segv) {
1413 env->nip += 4;
1414 }
1415 mmap_unlock();
1416 end_exclusive();
1417 return segv;
1418}
1419
bellard67867302003-11-23 17:05:30 +00001420void cpu_loop(CPUPPCState *env)
1421{
Andreas Färber0315c312012-12-17 07:34:52 +01001422 CPUState *cs = CPU(ppc_env_get_cpu(env));
Anthony Liguoric227f092009-10-01 16:12:16 -05001423 target_siginfo_t info;
bellard61190b12004-01-04 23:54:31 +00001424 int trapnr;
Richard Henderson9e0e2f92011-10-26 09:59:18 -07001425 target_ulong ret;
ths3b46e622007-09-17 08:09:54 +00001426
bellard67867302003-11-23 17:05:30 +00001427 for(;;) {
Andreas Färber0315c312012-12-17 07:34:52 +01001428 cpu_exec_start(cs);
bellard67867302003-11-23 17:05:30 +00001429 trapnr = cpu_ppc_exec(env);
Andreas Färber0315c312012-12-17 07:34:52 +01001430 cpu_exec_end(cs);
bellard67867302003-11-23 17:05:30 +00001431 switch(trapnr) {
j_mayere1833e12007-09-29 13:06:16 +00001432 case POWERPC_EXCP_NONE:
1433 /* Just go on */
bellard67867302003-11-23 17:05:30 +00001434 break;
j_mayere1833e12007-09-29 13:06:16 +00001435 case POWERPC_EXCP_CRITICAL: /* Critical input */
1436 cpu_abort(env, "Critical interrupt while in user mode. "
1437 "Aborting\n");
1438 break;
1439 case POWERPC_EXCP_MCHECK: /* Machine check exception */
1440 cpu_abort(env, "Machine check exception while in user mode. "
1441 "Aborting\n");
1442 break;
1443 case POWERPC_EXCP_DSI: /* Data storage exception */
Blue Swirl90e189e2009-08-16 11:13:18 +00001444 EXCP_DUMP(env, "Invalid data memory access: 0x" TARGET_FMT_lx "\n",
j_mayere1833e12007-09-29 13:06:16 +00001445 env->spr[SPR_DAR]);
1446 /* XXX: check this. Seems bugged */
1447 switch (env->error_code & 0xFF000000) {
1448 case 0x40000000:
1449 info.si_signo = TARGET_SIGSEGV;
1450 info.si_errno = 0;
1451 info.si_code = TARGET_SEGV_MAPERR;
1452 break;
1453 case 0x04000000:
1454 info.si_signo = TARGET_SIGILL;
1455 info.si_errno = 0;
1456 info.si_code = TARGET_ILL_ILLADR;
1457 break;
1458 case 0x08000000:
1459 info.si_signo = TARGET_SIGSEGV;
1460 info.si_errno = 0;
1461 info.si_code = TARGET_SEGV_ACCERR;
1462 break;
1463 default:
1464 /* Let's send a regular segfault... */
1465 EXCP_DUMP(env, "Invalid segfault errno (%02x)\n",
1466 env->error_code);
1467 info.si_signo = TARGET_SIGSEGV;
1468 info.si_errno = 0;
1469 info.si_code = TARGET_SEGV_MAPERR;
1470 break;
1471 }
1472 info._sifields._sigfault._addr = env->nip;
pbrook624f7972008-05-31 16:11:38 +00001473 queue_signal(env, info.si_signo, &info);
j_mayere1833e12007-09-29 13:06:16 +00001474 break;
1475 case POWERPC_EXCP_ISI: /* Instruction storage exception */
Blue Swirl90e189e2009-08-16 11:13:18 +00001476 EXCP_DUMP(env, "Invalid instruction fetch: 0x\n" TARGET_FMT_lx
1477 "\n", env->spr[SPR_SRR0]);
j_mayere1833e12007-09-29 13:06:16 +00001478 /* XXX: check this */
1479 switch (env->error_code & 0xFF000000) {
1480 case 0x40000000:
1481 info.si_signo = TARGET_SIGSEGV;
1482 info.si_errno = 0;
1483 info.si_code = TARGET_SEGV_MAPERR;
1484 break;
1485 case 0x10000000:
1486 case 0x08000000:
1487 info.si_signo = TARGET_SIGSEGV;
1488 info.si_errno = 0;
1489 info.si_code = TARGET_SEGV_ACCERR;
1490 break;
1491 default:
1492 /* Let's send a regular segfault... */
1493 EXCP_DUMP(env, "Invalid segfault errno (%02x)\n",
1494 env->error_code);
1495 info.si_signo = TARGET_SIGSEGV;
1496 info.si_errno = 0;
1497 info.si_code = TARGET_SEGV_MAPERR;
1498 break;
1499 }
1500 info._sifields._sigfault._addr = env->nip - 4;
pbrook624f7972008-05-31 16:11:38 +00001501 queue_signal(env, info.si_signo, &info);
j_mayere1833e12007-09-29 13:06:16 +00001502 break;
1503 case POWERPC_EXCP_EXTERNAL: /* External input */
1504 cpu_abort(env, "External interrupt while in user mode. "
1505 "Aborting\n");
1506 break;
1507 case POWERPC_EXCP_ALIGN: /* Alignment exception */
1508 EXCP_DUMP(env, "Unaligned memory access\n");
1509 /* XXX: check this */
1510 info.si_signo = TARGET_SIGBUS;
1511 info.si_errno = 0;
1512 info.si_code = TARGET_BUS_ADRALN;
1513 info._sifields._sigfault._addr = env->nip - 4;
pbrook624f7972008-05-31 16:11:38 +00001514 queue_signal(env, info.si_signo, &info);
j_mayere1833e12007-09-29 13:06:16 +00001515 break;
1516 case POWERPC_EXCP_PROGRAM: /* Program exception */
1517 /* XXX: check this */
1518 switch (env->error_code & ~0xF) {
1519 case POWERPC_EXCP_FP:
1520 EXCP_DUMP(env, "Floating point program exception\n");
j_mayere1833e12007-09-29 13:06:16 +00001521 info.si_signo = TARGET_SIGFPE;
1522 info.si_errno = 0;
1523 switch (env->error_code & 0xF) {
1524 case POWERPC_EXCP_FP_OX:
1525 info.si_code = TARGET_FPE_FLTOVF;
1526 break;
1527 case POWERPC_EXCP_FP_UX:
1528 info.si_code = TARGET_FPE_FLTUND;
1529 break;
1530 case POWERPC_EXCP_FP_ZX:
1531 case POWERPC_EXCP_FP_VXZDZ:
1532 info.si_code = TARGET_FPE_FLTDIV;
1533 break;
1534 case POWERPC_EXCP_FP_XX:
1535 info.si_code = TARGET_FPE_FLTRES;
1536 break;
1537 case POWERPC_EXCP_FP_VXSOFT:
1538 info.si_code = TARGET_FPE_FLTINV;
1539 break;
j_mayer7c580442007-10-27 17:54:30 +00001540 case POWERPC_EXCP_FP_VXSNAN:
j_mayere1833e12007-09-29 13:06:16 +00001541 case POWERPC_EXCP_FP_VXISI:
1542 case POWERPC_EXCP_FP_VXIDI:
1543 case POWERPC_EXCP_FP_VXIMZ:
1544 case POWERPC_EXCP_FP_VXVC:
1545 case POWERPC_EXCP_FP_VXSQRT:
1546 case POWERPC_EXCP_FP_VXCVI:
1547 info.si_code = TARGET_FPE_FLTSUB;
1548 break;
1549 default:
1550 EXCP_DUMP(env, "Unknown floating point exception (%02x)\n",
1551 env->error_code);
1552 break;
1553 }
1554 break;
1555 case POWERPC_EXCP_INVAL:
1556 EXCP_DUMP(env, "Invalid instruction\n");
1557 info.si_signo = TARGET_SIGILL;
1558 info.si_errno = 0;
1559 switch (env->error_code & 0xF) {
1560 case POWERPC_EXCP_INVAL_INVAL:
1561 info.si_code = TARGET_ILL_ILLOPC;
1562 break;
1563 case POWERPC_EXCP_INVAL_LSWX:
1564 info.si_code = TARGET_ILL_ILLOPN;
1565 break;
1566 case POWERPC_EXCP_INVAL_SPR:
1567 info.si_code = TARGET_ILL_PRVREG;
1568 break;
1569 case POWERPC_EXCP_INVAL_FP:
1570 info.si_code = TARGET_ILL_COPROC;
1571 break;
1572 default:
1573 EXCP_DUMP(env, "Unknown invalid operation (%02x)\n",
1574 env->error_code & 0xF);
1575 info.si_code = TARGET_ILL_ILLADR;
1576 break;
1577 }
1578 break;
1579 case POWERPC_EXCP_PRIV:
1580 EXCP_DUMP(env, "Privilege violation\n");
1581 info.si_signo = TARGET_SIGILL;
1582 info.si_errno = 0;
1583 switch (env->error_code & 0xF) {
1584 case POWERPC_EXCP_PRIV_OPC:
1585 info.si_code = TARGET_ILL_PRVOPC;
1586 break;
1587 case POWERPC_EXCP_PRIV_REG:
1588 info.si_code = TARGET_ILL_PRVREG;
1589 break;
1590 default:
1591 EXCP_DUMP(env, "Unknown privilege violation (%02x)\n",
1592 env->error_code & 0xF);
1593 info.si_code = TARGET_ILL_PRVOPC;
1594 break;
1595 }
1596 break;
1597 case POWERPC_EXCP_TRAP:
1598 cpu_abort(env, "Tried to call a TRAP\n");
1599 break;
1600 default:
1601 /* Should not happen ! */
1602 cpu_abort(env, "Unknown program exception (%02x)\n",
1603 env->error_code);
1604 break;
1605 }
1606 info._sifields._sigfault._addr = env->nip - 4;
pbrook624f7972008-05-31 16:11:38 +00001607 queue_signal(env, info.si_signo, &info);
j_mayere1833e12007-09-29 13:06:16 +00001608 break;
1609 case POWERPC_EXCP_FPU: /* Floating-point unavailable exception */
1610 EXCP_DUMP(env, "No floating point allowed\n");
1611 info.si_signo = TARGET_SIGILL;
1612 info.si_errno = 0;
1613 info.si_code = TARGET_ILL_COPROC;
1614 info._sifields._sigfault._addr = env->nip - 4;
pbrook624f7972008-05-31 16:11:38 +00001615 queue_signal(env, info.si_signo, &info);
j_mayere1833e12007-09-29 13:06:16 +00001616 break;
1617 case POWERPC_EXCP_SYSCALL: /* System call exception */
1618 cpu_abort(env, "Syscall exception while in user mode. "
1619 "Aborting\n");
1620 break;
1621 case POWERPC_EXCP_APU: /* Auxiliary processor unavailable */
1622 EXCP_DUMP(env, "No APU instruction allowed\n");
1623 info.si_signo = TARGET_SIGILL;
1624 info.si_errno = 0;
1625 info.si_code = TARGET_ILL_COPROC;
1626 info._sifields._sigfault._addr = env->nip - 4;
pbrook624f7972008-05-31 16:11:38 +00001627 queue_signal(env, info.si_signo, &info);
j_mayere1833e12007-09-29 13:06:16 +00001628 break;
1629 case POWERPC_EXCP_DECR: /* Decrementer exception */
1630 cpu_abort(env, "Decrementer interrupt while in user mode. "
1631 "Aborting\n");
1632 break;
1633 case POWERPC_EXCP_FIT: /* Fixed-interval timer interrupt */
1634 cpu_abort(env, "Fix interval timer interrupt while in user mode. "
1635 "Aborting\n");
1636 break;
1637 case POWERPC_EXCP_WDT: /* Watchdog timer interrupt */
1638 cpu_abort(env, "Watchdog timer interrupt while in user mode. "
1639 "Aborting\n");
1640 break;
1641 case POWERPC_EXCP_DTLB: /* Data TLB error */
1642 cpu_abort(env, "Data TLB exception while in user mode. "
1643 "Aborting\n");
1644 break;
1645 case POWERPC_EXCP_ITLB: /* Instruction TLB error */
1646 cpu_abort(env, "Instruction TLB exception while in user mode. "
1647 "Aborting\n");
1648 break;
j_mayere1833e12007-09-29 13:06:16 +00001649 case POWERPC_EXCP_SPEU: /* SPE/embedded floating-point unavail. */
1650 EXCP_DUMP(env, "No SPE/floating-point instruction allowed\n");
1651 info.si_signo = TARGET_SIGILL;
1652 info.si_errno = 0;
1653 info.si_code = TARGET_ILL_COPROC;
1654 info._sifields._sigfault._addr = env->nip - 4;
pbrook624f7972008-05-31 16:11:38 +00001655 queue_signal(env, info.si_signo, &info);
j_mayere1833e12007-09-29 13:06:16 +00001656 break;
1657 case POWERPC_EXCP_EFPDI: /* Embedded floating-point data IRQ */
1658 cpu_abort(env, "Embedded floating-point data IRQ not handled\n");
1659 break;
1660 case POWERPC_EXCP_EFPRI: /* Embedded floating-point round IRQ */
1661 cpu_abort(env, "Embedded floating-point round IRQ not handled\n");
1662 break;
1663 case POWERPC_EXCP_EPERFM: /* Embedded performance monitor IRQ */
1664 cpu_abort(env, "Performance monitor exception not handled\n");
1665 break;
1666 case POWERPC_EXCP_DOORI: /* Embedded doorbell interrupt */
1667 cpu_abort(env, "Doorbell interrupt while in user mode. "
1668 "Aborting\n");
1669 break;
1670 case POWERPC_EXCP_DOORCI: /* Embedded doorbell critical interrupt */
1671 cpu_abort(env, "Doorbell critical interrupt while in user mode. "
1672 "Aborting\n");
1673 break;
1674 case POWERPC_EXCP_RESET: /* System reset exception */
1675 cpu_abort(env, "Reset interrupt while in user mode. "
1676 "Aborting\n");
1677 break;
j_mayere1833e12007-09-29 13:06:16 +00001678 case POWERPC_EXCP_DSEG: /* Data segment exception */
1679 cpu_abort(env, "Data segment exception while in user mode. "
1680 "Aborting\n");
1681 break;
1682 case POWERPC_EXCP_ISEG: /* Instruction segment exception */
1683 cpu_abort(env, "Instruction segment exception "
1684 "while in user mode. Aborting\n");
1685 break;
j_mayere85e7c62007-10-18 19:59:49 +00001686 /* PowerPC 64 with hypervisor mode support */
j_mayere1833e12007-09-29 13:06:16 +00001687 case POWERPC_EXCP_HDECR: /* Hypervisor decrementer exception */
1688 cpu_abort(env, "Hypervisor decrementer interrupt "
1689 "while in user mode. Aborting\n");
1690 break;
j_mayere1833e12007-09-29 13:06:16 +00001691 case POWERPC_EXCP_TRACE: /* Trace exception */
1692 /* Nothing to do:
1693 * we use this exception to emulate step-by-step execution mode.
1694 */
1695 break;
j_mayere85e7c62007-10-18 19:59:49 +00001696 /* PowerPC 64 with hypervisor mode support */
j_mayere1833e12007-09-29 13:06:16 +00001697 case POWERPC_EXCP_HDSI: /* Hypervisor data storage exception */
1698 cpu_abort(env, "Hypervisor data storage exception "
1699 "while in user mode. Aborting\n");
1700 break;
1701 case POWERPC_EXCP_HISI: /* Hypervisor instruction storage excp */
1702 cpu_abort(env, "Hypervisor instruction storage exception "
1703 "while in user mode. Aborting\n");
1704 break;
1705 case POWERPC_EXCP_HDSEG: /* Hypervisor data segment exception */
1706 cpu_abort(env, "Hypervisor data segment exception "
1707 "while in user mode. Aborting\n");
1708 break;
1709 case POWERPC_EXCP_HISEG: /* Hypervisor instruction segment excp */
1710 cpu_abort(env, "Hypervisor instruction segment exception "
1711 "while in user mode. Aborting\n");
1712 break;
j_mayere1833e12007-09-29 13:06:16 +00001713 case POWERPC_EXCP_VPU: /* Vector unavailable exception */
1714 EXCP_DUMP(env, "No Altivec instructions allowed\n");
1715 info.si_signo = TARGET_SIGILL;
1716 info.si_errno = 0;
1717 info.si_code = TARGET_ILL_COPROC;
1718 info._sifields._sigfault._addr = env->nip - 4;
pbrook624f7972008-05-31 16:11:38 +00001719 queue_signal(env, info.si_signo, &info);
j_mayere1833e12007-09-29 13:06:16 +00001720 break;
1721 case POWERPC_EXCP_PIT: /* Programmable interval timer IRQ */
Dong Xu Wangb4916d72011-11-22 18:06:17 +08001722 cpu_abort(env, "Programmable interval timer interrupt "
j_mayere1833e12007-09-29 13:06:16 +00001723 "while in user mode. Aborting\n");
1724 break;
1725 case POWERPC_EXCP_IO: /* IO error exception */
1726 cpu_abort(env, "IO error exception while in user mode. "
1727 "Aborting\n");
1728 break;
1729 case POWERPC_EXCP_RUNM: /* Run mode exception */
1730 cpu_abort(env, "Run mode exception while in user mode. "
1731 "Aborting\n");
1732 break;
1733 case POWERPC_EXCP_EMUL: /* Emulation trap exception */
1734 cpu_abort(env, "Emulation trap exception not handled\n");
1735 break;
1736 case POWERPC_EXCP_IFTLB: /* Instruction fetch TLB error */
1737 cpu_abort(env, "Instruction fetch TLB exception "
1738 "while in user-mode. Aborting");
1739 break;
1740 case POWERPC_EXCP_DLTLB: /* Data load TLB miss */
1741 cpu_abort(env, "Data load TLB exception while in user-mode. "
1742 "Aborting");
1743 break;
1744 case POWERPC_EXCP_DSTLB: /* Data store TLB miss */
1745 cpu_abort(env, "Data store TLB exception while in user-mode. "
1746 "Aborting");
1747 break;
1748 case POWERPC_EXCP_FPA: /* Floating-point assist exception */
1749 cpu_abort(env, "Floating-point assist exception not handled\n");
1750 break;
1751 case POWERPC_EXCP_IABR: /* Instruction address breakpoint */
1752 cpu_abort(env, "Instruction address breakpoint exception "
1753 "not handled\n");
1754 break;
1755 case POWERPC_EXCP_SMI: /* System management interrupt */
1756 cpu_abort(env, "System management interrupt while in user mode. "
1757 "Aborting\n");
1758 break;
1759 case POWERPC_EXCP_THERM: /* Thermal interrupt */
1760 cpu_abort(env, "Thermal interrupt interrupt while in user mode. "
1761 "Aborting\n");
1762 break;
1763 case POWERPC_EXCP_PERFM: /* Embedded performance monitor IRQ */
1764 cpu_abort(env, "Performance monitor exception not handled\n");
1765 break;
1766 case POWERPC_EXCP_VPUA: /* Vector assist exception */
1767 cpu_abort(env, "Vector assist exception not handled\n");
1768 break;
1769 case POWERPC_EXCP_SOFTP: /* Soft patch exception */
1770 cpu_abort(env, "Soft patch exception not handled\n");
1771 break;
1772 case POWERPC_EXCP_MAINT: /* Maintenance exception */
1773 cpu_abort(env, "Maintenance exception while in user mode. "
1774 "Aborting\n");
1775 break;
1776 case POWERPC_EXCP_STOP: /* stop translation */
1777 /* We did invalidate the instruction cache. Go on */
1778 break;
1779 case POWERPC_EXCP_BRANCH: /* branch instruction: */
1780 /* We just stopped because of a branch. Go on */
1781 break;
1782 case POWERPC_EXCP_SYSCALL_USER:
1783 /* system call in user-mode emulation */
bellard67867302003-11-23 17:05:30 +00001784 /* WARNING:
1785 * PPC ABI uses overflow flag in cr0 to signal an error
1786 * in syscalls.
1787 */
1788 env->crf[0] &= ~0x1;
1789 ret = do_syscall(env, env->gpr[0], env->gpr[3], env->gpr[4],
1790 env->gpr[5], env->gpr[6], env->gpr[7],
Peter Maydell5945cfc2011-06-16 17:37:13 +01001791 env->gpr[8], 0, 0);
Richard Henderson9e0e2f92011-10-26 09:59:18 -07001792 if (ret == (target_ulong)(-TARGET_QEMU_ESIGRETURN)) {
Nathan Froydbcd49332009-05-12 19:13:18 -07001793 /* Returning from a successful sigreturn syscall.
1794 Avoid corrupting register state. */
1795 break;
1796 }
Richard Henderson9e0e2f92011-10-26 09:59:18 -07001797 if (ret > (target_ulong)(-515)) {
bellard67867302003-11-23 17:05:30 +00001798 env->crf[0] |= 0x1;
1799 ret = -ret;
1800 }
1801 env->gpr[3] = ret;
1802 break;
Nathan Froyd56f066b2009-08-03 08:43:27 -07001803 case POWERPC_EXCP_STCX:
1804 if (do_store_exclusive(env)) {
1805 info.si_signo = TARGET_SIGSEGV;
1806 info.si_errno = 0;
1807 info.si_code = TARGET_SEGV_MAPERR;
1808 info._sifields._sigfault._addr = env->nip;
1809 queue_signal(env, info.si_signo, &info);
1810 }
1811 break;
aurel3271f75752008-11-14 17:05:54 +00001812 case EXCP_DEBUG:
1813 {
1814 int sig;
1815
Andreas Färberdb6b81d2013-06-27 19:49:31 +02001816 sig = gdb_handlesig(cs, TARGET_SIGTRAP);
aurel3271f75752008-11-14 17:05:54 +00001817 if (sig) {
1818 info.si_signo = sig;
1819 info.si_errno = 0;
1820 info.si_code = TARGET_TRAP_BRKPT;
1821 queue_signal(env, info.si_signo, &info);
1822 }
1823 }
1824 break;
j_mayer56ba31f2007-09-30 15:15:18 +00001825 case EXCP_INTERRUPT:
1826 /* just indicate that signals should be handled asap */
1827 break;
bellard67867302003-11-23 17:05:30 +00001828 default:
j_mayere1833e12007-09-29 13:06:16 +00001829 cpu_abort(env, "Unknown exception 0x%d. Aborting\n", trapnr);
1830 break;
bellard67867302003-11-23 17:05:30 +00001831 }
1832 process_pending_signals(env);
1833 }
1834}
1835#endif
1836
bellard048f6b42005-11-26 18:47:20 +00001837#ifdef TARGET_MIPS
1838
Richard Hendersonff4f7382013-02-10 10:30:45 -08001839# ifdef TARGET_ABI_MIPSO32
1840# define MIPS_SYS(name, args) args,
bellard048f6b42005-11-26 18:47:20 +00001841static const uint8_t mips_syscall_args[] = {
An-Cheng Huang29fb0f22011-08-09 12:31:41 -07001842 MIPS_SYS(sys_syscall , 8) /* 4000 */
bellard048f6b42005-11-26 18:47:20 +00001843 MIPS_SYS(sys_exit , 1)
1844 MIPS_SYS(sys_fork , 0)
1845 MIPS_SYS(sys_read , 3)
1846 MIPS_SYS(sys_write , 3)
1847 MIPS_SYS(sys_open , 3) /* 4005 */
1848 MIPS_SYS(sys_close , 1)
1849 MIPS_SYS(sys_waitpid , 3)
1850 MIPS_SYS(sys_creat , 2)
1851 MIPS_SYS(sys_link , 2)
1852 MIPS_SYS(sys_unlink , 1) /* 4010 */
1853 MIPS_SYS(sys_execve , 0)
1854 MIPS_SYS(sys_chdir , 1)
1855 MIPS_SYS(sys_time , 1)
1856 MIPS_SYS(sys_mknod , 3)
1857 MIPS_SYS(sys_chmod , 2) /* 4015 */
1858 MIPS_SYS(sys_lchown , 3)
1859 MIPS_SYS(sys_ni_syscall , 0)
1860 MIPS_SYS(sys_ni_syscall , 0) /* was sys_stat */
1861 MIPS_SYS(sys_lseek , 3)
1862 MIPS_SYS(sys_getpid , 0) /* 4020 */
1863 MIPS_SYS(sys_mount , 5)
Richard Henderson868e34d2013-07-24 09:50:01 -10001864 MIPS_SYS(sys_umount , 1)
bellard048f6b42005-11-26 18:47:20 +00001865 MIPS_SYS(sys_setuid , 1)
1866 MIPS_SYS(sys_getuid , 0)
1867 MIPS_SYS(sys_stime , 1) /* 4025 */
1868 MIPS_SYS(sys_ptrace , 4)
1869 MIPS_SYS(sys_alarm , 1)
1870 MIPS_SYS(sys_ni_syscall , 0) /* was sys_fstat */
1871 MIPS_SYS(sys_pause , 0)
1872 MIPS_SYS(sys_utime , 2) /* 4030 */
1873 MIPS_SYS(sys_ni_syscall , 0)
1874 MIPS_SYS(sys_ni_syscall , 0)
1875 MIPS_SYS(sys_access , 2)
1876 MIPS_SYS(sys_nice , 1)
1877 MIPS_SYS(sys_ni_syscall , 0) /* 4035 */
1878 MIPS_SYS(sys_sync , 0)
1879 MIPS_SYS(sys_kill , 2)
1880 MIPS_SYS(sys_rename , 2)
1881 MIPS_SYS(sys_mkdir , 2)
1882 MIPS_SYS(sys_rmdir , 1) /* 4040 */
1883 MIPS_SYS(sys_dup , 1)
1884 MIPS_SYS(sys_pipe , 0)
1885 MIPS_SYS(sys_times , 1)
1886 MIPS_SYS(sys_ni_syscall , 0)
1887 MIPS_SYS(sys_brk , 1) /* 4045 */
1888 MIPS_SYS(sys_setgid , 1)
1889 MIPS_SYS(sys_getgid , 0)
1890 MIPS_SYS(sys_ni_syscall , 0) /* was signal(2) */
1891 MIPS_SYS(sys_geteuid , 0)
1892 MIPS_SYS(sys_getegid , 0) /* 4050 */
1893 MIPS_SYS(sys_acct , 0)
Richard Henderson868e34d2013-07-24 09:50:01 -10001894 MIPS_SYS(sys_umount2 , 2)
bellard048f6b42005-11-26 18:47:20 +00001895 MIPS_SYS(sys_ni_syscall , 0)
1896 MIPS_SYS(sys_ioctl , 3)
1897 MIPS_SYS(sys_fcntl , 3) /* 4055 */
1898 MIPS_SYS(sys_ni_syscall , 2)
1899 MIPS_SYS(sys_setpgid , 2)
1900 MIPS_SYS(sys_ni_syscall , 0)
1901 MIPS_SYS(sys_olduname , 1)
1902 MIPS_SYS(sys_umask , 1) /* 4060 */
1903 MIPS_SYS(sys_chroot , 1)
1904 MIPS_SYS(sys_ustat , 2)
1905 MIPS_SYS(sys_dup2 , 2)
1906 MIPS_SYS(sys_getppid , 0)
1907 MIPS_SYS(sys_getpgrp , 0) /* 4065 */
1908 MIPS_SYS(sys_setsid , 0)
1909 MIPS_SYS(sys_sigaction , 3)
1910 MIPS_SYS(sys_sgetmask , 0)
1911 MIPS_SYS(sys_ssetmask , 1)
1912 MIPS_SYS(sys_setreuid , 2) /* 4070 */
1913 MIPS_SYS(sys_setregid , 2)
1914 MIPS_SYS(sys_sigsuspend , 0)
1915 MIPS_SYS(sys_sigpending , 1)
1916 MIPS_SYS(sys_sethostname , 2)
1917 MIPS_SYS(sys_setrlimit , 2) /* 4075 */
1918 MIPS_SYS(sys_getrlimit , 2)
1919 MIPS_SYS(sys_getrusage , 2)
1920 MIPS_SYS(sys_gettimeofday, 2)
1921 MIPS_SYS(sys_settimeofday, 2)
1922 MIPS_SYS(sys_getgroups , 2) /* 4080 */
1923 MIPS_SYS(sys_setgroups , 2)
1924 MIPS_SYS(sys_ni_syscall , 0) /* old_select */
1925 MIPS_SYS(sys_symlink , 2)
1926 MIPS_SYS(sys_ni_syscall , 0) /* was sys_lstat */
1927 MIPS_SYS(sys_readlink , 3) /* 4085 */
1928 MIPS_SYS(sys_uselib , 1)
1929 MIPS_SYS(sys_swapon , 2)
1930 MIPS_SYS(sys_reboot , 3)
1931 MIPS_SYS(old_readdir , 3)
1932 MIPS_SYS(old_mmap , 6) /* 4090 */
1933 MIPS_SYS(sys_munmap , 2)
1934 MIPS_SYS(sys_truncate , 2)
1935 MIPS_SYS(sys_ftruncate , 2)
1936 MIPS_SYS(sys_fchmod , 2)
1937 MIPS_SYS(sys_fchown , 3) /* 4095 */
1938 MIPS_SYS(sys_getpriority , 2)
1939 MIPS_SYS(sys_setpriority , 3)
1940 MIPS_SYS(sys_ni_syscall , 0)
1941 MIPS_SYS(sys_statfs , 2)
1942 MIPS_SYS(sys_fstatfs , 2) /* 4100 */
1943 MIPS_SYS(sys_ni_syscall , 0) /* was ioperm(2) */
1944 MIPS_SYS(sys_socketcall , 2)
1945 MIPS_SYS(sys_syslog , 3)
1946 MIPS_SYS(sys_setitimer , 3)
1947 MIPS_SYS(sys_getitimer , 2) /* 4105 */
1948 MIPS_SYS(sys_newstat , 2)
1949 MIPS_SYS(sys_newlstat , 2)
1950 MIPS_SYS(sys_newfstat , 2)
1951 MIPS_SYS(sys_uname , 1)
1952 MIPS_SYS(sys_ni_syscall , 0) /* 4110 was iopl(2) */
1953 MIPS_SYS(sys_vhangup , 0)
1954 MIPS_SYS(sys_ni_syscall , 0) /* was sys_idle() */
1955 MIPS_SYS(sys_ni_syscall , 0) /* was sys_vm86 */
1956 MIPS_SYS(sys_wait4 , 4)
1957 MIPS_SYS(sys_swapoff , 1) /* 4115 */
1958 MIPS_SYS(sys_sysinfo , 1)
1959 MIPS_SYS(sys_ipc , 6)
1960 MIPS_SYS(sys_fsync , 1)
1961 MIPS_SYS(sys_sigreturn , 0)
Paul Brook18113962009-07-09 13:11:52 +01001962 MIPS_SYS(sys_clone , 6) /* 4120 */
bellard048f6b42005-11-26 18:47:20 +00001963 MIPS_SYS(sys_setdomainname, 2)
1964 MIPS_SYS(sys_newuname , 1)
1965 MIPS_SYS(sys_ni_syscall , 0) /* sys_modify_ldt */
1966 MIPS_SYS(sys_adjtimex , 1)
1967 MIPS_SYS(sys_mprotect , 3) /* 4125 */
1968 MIPS_SYS(sys_sigprocmask , 3)
1969 MIPS_SYS(sys_ni_syscall , 0) /* was create_module */
1970 MIPS_SYS(sys_init_module , 5)
1971 MIPS_SYS(sys_delete_module, 1)
1972 MIPS_SYS(sys_ni_syscall , 0) /* 4130 was get_kernel_syms */
1973 MIPS_SYS(sys_quotactl , 0)
1974 MIPS_SYS(sys_getpgid , 1)
1975 MIPS_SYS(sys_fchdir , 1)
1976 MIPS_SYS(sys_bdflush , 2)
1977 MIPS_SYS(sys_sysfs , 3) /* 4135 */
1978 MIPS_SYS(sys_personality , 1)
1979 MIPS_SYS(sys_ni_syscall , 0) /* for afs_syscall */
1980 MIPS_SYS(sys_setfsuid , 1)
1981 MIPS_SYS(sys_setfsgid , 1)
1982 MIPS_SYS(sys_llseek , 5) /* 4140 */
1983 MIPS_SYS(sys_getdents , 3)
1984 MIPS_SYS(sys_select , 5)
1985 MIPS_SYS(sys_flock , 2)
1986 MIPS_SYS(sys_msync , 3)
1987 MIPS_SYS(sys_readv , 3) /* 4145 */
1988 MIPS_SYS(sys_writev , 3)
1989 MIPS_SYS(sys_cacheflush , 3)
1990 MIPS_SYS(sys_cachectl , 3)
1991 MIPS_SYS(sys_sysmips , 4)
1992 MIPS_SYS(sys_ni_syscall , 0) /* 4150 */
1993 MIPS_SYS(sys_getsid , 1)
1994 MIPS_SYS(sys_fdatasync , 0)
1995 MIPS_SYS(sys_sysctl , 1)
1996 MIPS_SYS(sys_mlock , 2)
1997 MIPS_SYS(sys_munlock , 2) /* 4155 */
1998 MIPS_SYS(sys_mlockall , 1)
1999 MIPS_SYS(sys_munlockall , 0)
2000 MIPS_SYS(sys_sched_setparam, 2)
2001 MIPS_SYS(sys_sched_getparam, 2)
2002 MIPS_SYS(sys_sched_setscheduler, 3) /* 4160 */
2003 MIPS_SYS(sys_sched_getscheduler, 1)
2004 MIPS_SYS(sys_sched_yield , 0)
2005 MIPS_SYS(sys_sched_get_priority_max, 1)
2006 MIPS_SYS(sys_sched_get_priority_min, 1)
2007 MIPS_SYS(sys_sched_rr_get_interval, 2) /* 4165 */
2008 MIPS_SYS(sys_nanosleep, 2)
Petar Jovanovicb0932e02013-07-23 19:00:10 +02002009 MIPS_SYS(sys_mremap , 5)
bellard048f6b42005-11-26 18:47:20 +00002010 MIPS_SYS(sys_accept , 3)
2011 MIPS_SYS(sys_bind , 3)
2012 MIPS_SYS(sys_connect , 3) /* 4170 */
2013 MIPS_SYS(sys_getpeername , 3)
2014 MIPS_SYS(sys_getsockname , 3)
2015 MIPS_SYS(sys_getsockopt , 5)
2016 MIPS_SYS(sys_listen , 2)
2017 MIPS_SYS(sys_recv , 4) /* 4175 */
2018 MIPS_SYS(sys_recvfrom , 6)
2019 MIPS_SYS(sys_recvmsg , 3)
2020 MIPS_SYS(sys_send , 4)
2021 MIPS_SYS(sys_sendmsg , 3)
2022 MIPS_SYS(sys_sendto , 6) /* 4180 */
2023 MIPS_SYS(sys_setsockopt , 5)
2024 MIPS_SYS(sys_shutdown , 2)
2025 MIPS_SYS(sys_socket , 3)
2026 MIPS_SYS(sys_socketpair , 4)
2027 MIPS_SYS(sys_setresuid , 3) /* 4185 */
2028 MIPS_SYS(sys_getresuid , 3)
2029 MIPS_SYS(sys_ni_syscall , 0) /* was sys_query_module */
2030 MIPS_SYS(sys_poll , 3)
2031 MIPS_SYS(sys_nfsservctl , 3)
2032 MIPS_SYS(sys_setresgid , 3) /* 4190 */
2033 MIPS_SYS(sys_getresgid , 3)
2034 MIPS_SYS(sys_prctl , 5)
2035 MIPS_SYS(sys_rt_sigreturn, 0)
2036 MIPS_SYS(sys_rt_sigaction, 4)
2037 MIPS_SYS(sys_rt_sigprocmask, 4) /* 4195 */
2038 MIPS_SYS(sys_rt_sigpending, 2)
2039 MIPS_SYS(sys_rt_sigtimedwait, 4)
2040 MIPS_SYS(sys_rt_sigqueueinfo, 3)
2041 MIPS_SYS(sys_rt_sigsuspend, 0)
2042 MIPS_SYS(sys_pread64 , 6) /* 4200 */
2043 MIPS_SYS(sys_pwrite64 , 6)
2044 MIPS_SYS(sys_chown , 3)
2045 MIPS_SYS(sys_getcwd , 2)
2046 MIPS_SYS(sys_capget , 2)
2047 MIPS_SYS(sys_capset , 2) /* 4205 */
Wesley W. Terpstra053ebb22011-07-12 14:32:31 +03002048 MIPS_SYS(sys_sigaltstack , 2)
bellard048f6b42005-11-26 18:47:20 +00002049 MIPS_SYS(sys_sendfile , 4)
2050 MIPS_SYS(sys_ni_syscall , 0)
2051 MIPS_SYS(sys_ni_syscall , 0)
2052 MIPS_SYS(sys_mmap2 , 6) /* 4210 */
2053 MIPS_SYS(sys_truncate64 , 4)
2054 MIPS_SYS(sys_ftruncate64 , 4)
2055 MIPS_SYS(sys_stat64 , 2)
2056 MIPS_SYS(sys_lstat64 , 2)
2057 MIPS_SYS(sys_fstat64 , 2) /* 4215 */
2058 MIPS_SYS(sys_pivot_root , 2)
2059 MIPS_SYS(sys_mincore , 3)
2060 MIPS_SYS(sys_madvise , 3)
2061 MIPS_SYS(sys_getdents64 , 3)
2062 MIPS_SYS(sys_fcntl64 , 3) /* 4220 */
2063 MIPS_SYS(sys_ni_syscall , 0)
2064 MIPS_SYS(sys_gettid , 0)
2065 MIPS_SYS(sys_readahead , 5)
2066 MIPS_SYS(sys_setxattr , 5)
2067 MIPS_SYS(sys_lsetxattr , 5) /* 4225 */
2068 MIPS_SYS(sys_fsetxattr , 5)
2069 MIPS_SYS(sys_getxattr , 4)
2070 MIPS_SYS(sys_lgetxattr , 4)
2071 MIPS_SYS(sys_fgetxattr , 4)
2072 MIPS_SYS(sys_listxattr , 3) /* 4230 */
2073 MIPS_SYS(sys_llistxattr , 3)
2074 MIPS_SYS(sys_flistxattr , 3)
2075 MIPS_SYS(sys_removexattr , 2)
2076 MIPS_SYS(sys_lremovexattr, 2)
2077 MIPS_SYS(sys_fremovexattr, 2) /* 4235 */
2078 MIPS_SYS(sys_tkill , 2)
2079 MIPS_SYS(sys_sendfile64 , 5)
Petar Jovanovic43be1342013-07-15 15:17:40 +02002080 MIPS_SYS(sys_futex , 6)
bellard048f6b42005-11-26 18:47:20 +00002081 MIPS_SYS(sys_sched_setaffinity, 3)
2082 MIPS_SYS(sys_sched_getaffinity, 3) /* 4240 */
2083 MIPS_SYS(sys_io_setup , 2)
2084 MIPS_SYS(sys_io_destroy , 1)
2085 MIPS_SYS(sys_io_getevents, 5)
2086 MIPS_SYS(sys_io_submit , 3)
2087 MIPS_SYS(sys_io_cancel , 3) /* 4245 */
2088 MIPS_SYS(sys_exit_group , 1)
2089 MIPS_SYS(sys_lookup_dcookie, 3)
2090 MIPS_SYS(sys_epoll_create, 1)
2091 MIPS_SYS(sys_epoll_ctl , 4)
2092 MIPS_SYS(sys_epoll_wait , 3) /* 4250 */
2093 MIPS_SYS(sys_remap_file_pages, 5)
2094 MIPS_SYS(sys_set_tid_address, 1)
2095 MIPS_SYS(sys_restart_syscall, 0)
2096 MIPS_SYS(sys_fadvise64_64, 7)
2097 MIPS_SYS(sys_statfs64 , 3) /* 4255 */
2098 MIPS_SYS(sys_fstatfs64 , 2)
2099 MIPS_SYS(sys_timer_create, 3)
2100 MIPS_SYS(sys_timer_settime, 4)
2101 MIPS_SYS(sys_timer_gettime, 2)
2102 MIPS_SYS(sys_timer_getoverrun, 1) /* 4260 */
2103 MIPS_SYS(sys_timer_delete, 1)
2104 MIPS_SYS(sys_clock_settime, 2)
2105 MIPS_SYS(sys_clock_gettime, 2)
2106 MIPS_SYS(sys_clock_getres, 2)
2107 MIPS_SYS(sys_clock_nanosleep, 4) /* 4265 */
2108 MIPS_SYS(sys_tgkill , 3)
2109 MIPS_SYS(sys_utimes , 2)
2110 MIPS_SYS(sys_mbind , 4)
2111 MIPS_SYS(sys_ni_syscall , 0) /* sys_get_mempolicy */
2112 MIPS_SYS(sys_ni_syscall , 0) /* 4270 sys_set_mempolicy */
2113 MIPS_SYS(sys_mq_open , 4)
2114 MIPS_SYS(sys_mq_unlink , 1)
2115 MIPS_SYS(sys_mq_timedsend, 5)
2116 MIPS_SYS(sys_mq_timedreceive, 5)
2117 MIPS_SYS(sys_mq_notify , 2) /* 4275 */
2118 MIPS_SYS(sys_mq_getsetattr, 3)
2119 MIPS_SYS(sys_ni_syscall , 0) /* sys_vserver */
2120 MIPS_SYS(sys_waitid , 4)
2121 MIPS_SYS(sys_ni_syscall , 0) /* available, was setaltroot */
2122 MIPS_SYS(sys_add_key , 5)
ths388bb212007-05-13 13:58:00 +00002123 MIPS_SYS(sys_request_key, 4)
bellard048f6b42005-11-26 18:47:20 +00002124 MIPS_SYS(sys_keyctl , 5)
ths6f5b89a2007-03-02 20:48:00 +00002125 MIPS_SYS(sys_set_thread_area, 1)
ths388bb212007-05-13 13:58:00 +00002126 MIPS_SYS(sys_inotify_init, 0)
2127 MIPS_SYS(sys_inotify_add_watch, 3) /* 4285 */
2128 MIPS_SYS(sys_inotify_rm_watch, 2)
2129 MIPS_SYS(sys_migrate_pages, 4)
2130 MIPS_SYS(sys_openat, 4)
2131 MIPS_SYS(sys_mkdirat, 3)
2132 MIPS_SYS(sys_mknodat, 4) /* 4290 */
2133 MIPS_SYS(sys_fchownat, 5)
2134 MIPS_SYS(sys_futimesat, 3)
2135 MIPS_SYS(sys_fstatat64, 4)
2136 MIPS_SYS(sys_unlinkat, 3)
2137 MIPS_SYS(sys_renameat, 4) /* 4295 */
2138 MIPS_SYS(sys_linkat, 5)
2139 MIPS_SYS(sys_symlinkat, 3)
2140 MIPS_SYS(sys_readlinkat, 4)
2141 MIPS_SYS(sys_fchmodat, 3)
2142 MIPS_SYS(sys_faccessat, 3) /* 4300 */
2143 MIPS_SYS(sys_pselect6, 6)
2144 MIPS_SYS(sys_ppoll, 5)
2145 MIPS_SYS(sys_unshare, 1)
Petar Jovanovicb0932e02013-07-23 19:00:10 +02002146 MIPS_SYS(sys_splice, 6)
ths388bb212007-05-13 13:58:00 +00002147 MIPS_SYS(sys_sync_file_range, 7) /* 4305 */
2148 MIPS_SYS(sys_tee, 4)
2149 MIPS_SYS(sys_vmsplice, 4)
2150 MIPS_SYS(sys_move_pages, 6)
2151 MIPS_SYS(sys_set_robust_list, 2)
2152 MIPS_SYS(sys_get_robust_list, 3) /* 4310 */
2153 MIPS_SYS(sys_kexec_load, 4)
2154 MIPS_SYS(sys_getcpu, 3)
2155 MIPS_SYS(sys_epoll_pwait, 6)
2156 MIPS_SYS(sys_ioprio_set, 3)
2157 MIPS_SYS(sys_ioprio_get, 2)
Peter Maydelld979e8e2011-06-27 17:44:51 +01002158 MIPS_SYS(sys_utimensat, 4)
2159 MIPS_SYS(sys_signalfd, 3)
2160 MIPS_SYS(sys_ni_syscall, 0) /* was timerfd */
2161 MIPS_SYS(sys_eventfd, 1)
2162 MIPS_SYS(sys_fallocate, 6) /* 4320 */
2163 MIPS_SYS(sys_timerfd_create, 2)
2164 MIPS_SYS(sys_timerfd_gettime, 2)
2165 MIPS_SYS(sys_timerfd_settime, 4)
2166 MIPS_SYS(sys_signalfd4, 4)
2167 MIPS_SYS(sys_eventfd2, 2) /* 4325 */
2168 MIPS_SYS(sys_epoll_create1, 1)
2169 MIPS_SYS(sys_dup3, 3)
2170 MIPS_SYS(sys_pipe2, 2)
2171 MIPS_SYS(sys_inotify_init1, 1)
2172 MIPS_SYS(sys_preadv, 6) /* 4330 */
2173 MIPS_SYS(sys_pwritev, 6)
2174 MIPS_SYS(sys_rt_tgsigqueueinfo, 4)
2175 MIPS_SYS(sys_perf_event_open, 5)
2176 MIPS_SYS(sys_accept4, 4)
2177 MIPS_SYS(sys_recvmmsg, 5) /* 4335 */
2178 MIPS_SYS(sys_fanotify_init, 2)
2179 MIPS_SYS(sys_fanotify_mark, 6)
2180 MIPS_SYS(sys_prlimit64, 4)
2181 MIPS_SYS(sys_name_to_handle_at, 5)
2182 MIPS_SYS(sys_open_by_handle_at, 3) /* 4340 */
2183 MIPS_SYS(sys_clock_adjtime, 2)
2184 MIPS_SYS(sys_syncfs, 1)
bellard048f6b42005-11-26 18:47:20 +00002185};
Richard Hendersonff4f7382013-02-10 10:30:45 -08002186# undef MIPS_SYS
2187# endif /* O32 */
bellard048f6b42005-11-26 18:47:20 +00002188
Paul Brook590bc602009-07-09 17:45:17 +01002189static int do_store_exclusive(CPUMIPSState *env)
2190{
2191 target_ulong addr;
2192 target_ulong page_addr;
2193 target_ulong val;
2194 int flags;
2195 int segv = 0;
2196 int reg;
2197 int d;
2198
Aurelien Jarno5499b6f2009-11-22 13:08:14 +01002199 addr = env->lladdr;
Paul Brook590bc602009-07-09 17:45:17 +01002200 page_addr = addr & TARGET_PAGE_MASK;
2201 start_exclusive();
2202 mmap_lock();
2203 flags = page_get_flags(page_addr);
2204 if ((flags & PAGE_READ) == 0) {
2205 segv = 1;
2206 } else {
2207 reg = env->llreg & 0x1f;
2208 d = (env->llreg & 0x20) != 0;
2209 if (d) {
2210 segv = get_user_s64(val, addr);
2211 } else {
2212 segv = get_user_s32(val, addr);
2213 }
2214 if (!segv) {
2215 if (val != env->llval) {
2216 env->active_tc.gpr[reg] = 0;
2217 } else {
2218 if (d) {
2219 segv = put_user_u64(env->llnewval, addr);
2220 } else {
2221 segv = put_user_u32(env->llnewval, addr);
2222 }
2223 if (!segv) {
2224 env->active_tc.gpr[reg] = 1;
2225 }
2226 }
2227 }
2228 }
Aurelien Jarno5499b6f2009-11-22 13:08:14 +01002229 env->lladdr = -1;
Paul Brook590bc602009-07-09 17:45:17 +01002230 if (!segv) {
2231 env->active_tc.PC += 4;
2232 }
2233 mmap_unlock();
2234 end_exclusive();
2235 return segv;
2236}
2237
Meador Inge54b2f422013-01-10 16:50:22 -06002238/* Break codes */
2239enum {
2240 BRK_OVERFLOW = 6,
2241 BRK_DIVZERO = 7
2242};
2243
2244static int do_break(CPUMIPSState *env, target_siginfo_t *info,
2245 unsigned int code)
2246{
2247 int ret = -1;
2248
2249 switch (code) {
2250 case BRK_OVERFLOW:
2251 case BRK_DIVZERO:
2252 info->si_signo = TARGET_SIGFPE;
2253 info->si_errno = 0;
2254 info->si_code = (code == BRK_OVERFLOW) ? FPE_INTOVF : FPE_INTDIV;
2255 queue_signal(env, info->si_signo, &*info);
2256 ret = 0;
2257 break;
2258 default:
2259 break;
2260 }
2261
2262 return ret;
2263}
2264
bellard048f6b42005-11-26 18:47:20 +00002265void cpu_loop(CPUMIPSState *env)
2266{
Andreas Färber0315c312012-12-17 07:34:52 +01002267 CPUState *cs = CPU(mips_env_get_cpu(env));
Anthony Liguoric227f092009-10-01 16:12:16 -05002268 target_siginfo_t info;
Richard Hendersonff4f7382013-02-10 10:30:45 -08002269 int trapnr;
2270 abi_long ret;
2271# ifdef TARGET_ABI_MIPSO32
bellard048f6b42005-11-26 18:47:20 +00002272 unsigned int syscall_num;
Richard Hendersonff4f7382013-02-10 10:30:45 -08002273# endif
bellard048f6b42005-11-26 18:47:20 +00002274
2275 for(;;) {
Andreas Färber0315c312012-12-17 07:34:52 +01002276 cpu_exec_start(cs);
bellard048f6b42005-11-26 18:47:20 +00002277 trapnr = cpu_mips_exec(env);
Andreas Färber0315c312012-12-17 07:34:52 +01002278 cpu_exec_end(cs);
bellard048f6b42005-11-26 18:47:20 +00002279 switch(trapnr) {
2280 case EXCP_SYSCALL:
thsb5dc7732008-06-27 10:02:35 +00002281 env->active_tc.PC += 4;
Richard Hendersonff4f7382013-02-10 10:30:45 -08002282# ifdef TARGET_ABI_MIPSO32
2283 syscall_num = env->active_tc.gpr[2] - 4000;
ths388bb212007-05-13 13:58:00 +00002284 if (syscall_num >= sizeof(mips_syscall_args)) {
Wesley W. Terpstra7c2f6152011-07-12 14:33:23 +03002285 ret = -TARGET_ENOSYS;
ths388bb212007-05-13 13:58:00 +00002286 } else {
2287 int nb_args;
blueswir1992f48a2007-10-14 16:27:31 +00002288 abi_ulong sp_reg;
2289 abi_ulong arg5 = 0, arg6 = 0, arg7 = 0, arg8 = 0;
ths388bb212007-05-13 13:58:00 +00002290
2291 nb_args = mips_syscall_args[syscall_num];
thsb5dc7732008-06-27 10:02:35 +00002292 sp_reg = env->active_tc.gpr[29];
ths388bb212007-05-13 13:58:00 +00002293 switch (nb_args) {
2294 /* these arguments are taken from the stack */
An-Cheng Huang94c19612011-08-09 12:32:38 -07002295 case 8:
2296 if ((ret = get_user_ual(arg8, sp_reg + 28)) != 0) {
2297 goto done_syscall;
2298 }
2299 case 7:
2300 if ((ret = get_user_ual(arg7, sp_reg + 24)) != 0) {
2301 goto done_syscall;
2302 }
2303 case 6:
2304 if ((ret = get_user_ual(arg6, sp_reg + 20)) != 0) {
2305 goto done_syscall;
2306 }
2307 case 5:
2308 if ((ret = get_user_ual(arg5, sp_reg + 16)) != 0) {
2309 goto done_syscall;
2310 }
ths388bb212007-05-13 13:58:00 +00002311 default:
2312 break;
bellard048f6b42005-11-26 18:47:20 +00002313 }
thsb5dc7732008-06-27 10:02:35 +00002314 ret = do_syscall(env, env->active_tc.gpr[2],
2315 env->active_tc.gpr[4],
2316 env->active_tc.gpr[5],
2317 env->active_tc.gpr[6],
2318 env->active_tc.gpr[7],
Peter Maydell5945cfc2011-06-16 17:37:13 +01002319 arg5, arg6, arg7, arg8);
bellard048f6b42005-11-26 18:47:20 +00002320 }
An-Cheng Huang94c19612011-08-09 12:32:38 -07002321done_syscall:
Richard Hendersonff4f7382013-02-10 10:30:45 -08002322# else
2323 ret = do_syscall(env, env->active_tc.gpr[2],
2324 env->active_tc.gpr[4], env->active_tc.gpr[5],
2325 env->active_tc.gpr[6], env->active_tc.gpr[7],
2326 env->active_tc.gpr[8], env->active_tc.gpr[9],
2327 env->active_tc.gpr[10], env->active_tc.gpr[11]);
2328# endif /* O32 */
pbrook0b1bcb02009-04-21 01:41:10 +00002329 if (ret == -TARGET_QEMU_ESIGRETURN) {
2330 /* Returning from a successful sigreturn syscall.
2331 Avoid clobbering register state. */
2332 break;
2333 }
Richard Hendersonff4f7382013-02-10 10:30:45 -08002334 if ((abi_ulong)ret >= (abi_ulong)-1133) {
thsb5dc7732008-06-27 10:02:35 +00002335 env->active_tc.gpr[7] = 1; /* error flag */
ths388bb212007-05-13 13:58:00 +00002336 ret = -ret;
2337 } else {
thsb5dc7732008-06-27 10:02:35 +00002338 env->active_tc.gpr[7] = 0; /* error flag */
ths388bb212007-05-13 13:58:00 +00002339 }
thsb5dc7732008-06-27 10:02:35 +00002340 env->active_tc.gpr[2] = ret;
bellard048f6b42005-11-26 18:47:20 +00002341 break;
thsca7c2b12006-12-10 22:08:10 +00002342 case EXCP_TLBL:
2343 case EXCP_TLBS:
Wesley W. Terpstrae6e5bd22011-07-12 14:34:23 +03002344 case EXCP_AdEL:
2345 case EXCP_AdES:
pbrooke4474232009-04-21 01:03:10 +00002346 info.si_signo = TARGET_SIGSEGV;
2347 info.si_errno = 0;
2348 /* XXX: check env->error_code */
2349 info.si_code = TARGET_SEGV_MAPERR;
2350 info._sifields._sigfault._addr = env->CP0_BadVAddr;
2351 queue_signal(env, info.si_signo, &info);
2352 break;
bellard6900e842005-12-05 21:04:24 +00002353 case EXCP_CpU:
bellard048f6b42005-11-26 18:47:20 +00002354 case EXCP_RI:
bellardbc1ad2d2006-06-14 13:37:55 +00002355 info.si_signo = TARGET_SIGILL;
2356 info.si_errno = 0;
2357 info.si_code = 0;
pbrook624f7972008-05-31 16:11:38 +00002358 queue_signal(env, info.si_signo, &info);
bellard048f6b42005-11-26 18:47:20 +00002359 break;
bellard106ec872006-06-27 21:08:10 +00002360 case EXCP_INTERRUPT:
2361 /* just indicate that signals should be handled asap */
2362 break;
pbrookd08b2a22006-11-04 16:46:29 +00002363 case EXCP_DEBUG:
2364 {
2365 int sig;
2366
Andreas Färberdb6b81d2013-06-27 19:49:31 +02002367 sig = gdb_handlesig(cs, TARGET_SIGTRAP);
pbrookd08b2a22006-11-04 16:46:29 +00002368 if (sig)
2369 {
2370 info.si_signo = sig;
2371 info.si_errno = 0;
2372 info.si_code = TARGET_TRAP_BRKPT;
pbrook624f7972008-05-31 16:11:38 +00002373 queue_signal(env, info.si_signo, &info);
pbrookd08b2a22006-11-04 16:46:29 +00002374 }
2375 }
2376 break;
Paul Brook590bc602009-07-09 17:45:17 +01002377 case EXCP_SC:
2378 if (do_store_exclusive(env)) {
2379 info.si_signo = TARGET_SIGSEGV;
2380 info.si_errno = 0;
2381 info.si_code = TARGET_SEGV_MAPERR;
2382 info._sifields._sigfault._addr = env->active_tc.PC;
2383 queue_signal(env, info.si_signo, &info);
2384 }
2385 break;
Jia Liu853c3242012-10-24 22:17:02 +08002386 case EXCP_DSPDIS:
2387 info.si_signo = TARGET_SIGILL;
2388 info.si_errno = 0;
2389 info.si_code = TARGET_ILL_ILLOPC;
2390 queue_signal(env, info.si_signo, &info);
2391 break;
Meador Inge54b2f422013-01-10 16:50:22 -06002392 /* The code below was inspired by the MIPS Linux kernel trap
2393 * handling code in arch/mips/kernel/traps.c.
2394 */
2395 case EXCP_BREAK:
2396 {
2397 abi_ulong trap_instr;
2398 unsigned int code;
2399
Kwok Cheung Yeunga0333812013-07-19 09:21:44 -07002400 if (env->hflags & MIPS_HFLAG_M16) {
2401 if (env->insn_flags & ASE_MICROMIPS) {
2402 /* microMIPS mode */
Kwok Cheung Yeung1308c462013-09-09 17:36:40 -07002403 ret = get_user_u16(trap_instr, env->active_tc.PC);
2404 if (ret != 0) {
2405 goto error;
2406 }
Kwok Cheung Yeunga0333812013-07-19 09:21:44 -07002407
Kwok Cheung Yeung1308c462013-09-09 17:36:40 -07002408 if ((trap_instr >> 10) == 0x11) {
2409 /* 16-bit instruction */
2410 code = trap_instr & 0xf;
2411 } else {
2412 /* 32-bit instruction */
2413 abi_ulong instr_lo;
Kwok Cheung Yeunga0333812013-07-19 09:21:44 -07002414
Kwok Cheung Yeung1308c462013-09-09 17:36:40 -07002415 ret = get_user_u16(instr_lo,
2416 env->active_tc.PC + 2);
2417 if (ret != 0) {
2418 goto error;
2419 }
2420 trap_instr = (trap_instr << 16) | instr_lo;
2421 code = ((trap_instr >> 6) & ((1 << 20) - 1));
2422 /* Unfortunately, microMIPS also suffers from
2423 the old assembler bug... */
2424 if (code >= (1 << 10)) {
2425 code >>= 10;
2426 }
2427 }
Kwok Cheung Yeunga0333812013-07-19 09:21:44 -07002428 } else {
2429 /* MIPS16e mode */
2430 ret = get_user_u16(trap_instr, env->active_tc.PC);
2431 if (ret != 0) {
2432 goto error;
2433 }
2434 code = (trap_instr >> 6) & 0x3f;
Kwok Cheung Yeunga0333812013-07-19 09:21:44 -07002435 }
2436 } else {
2437 ret = get_user_ual(trap_instr, env->active_tc.PC);
Kwok Cheung Yeung1308c462013-09-09 17:36:40 -07002438 if (ret != 0) {
2439 goto error;
2440 }
Kwok Cheung Yeunga0333812013-07-19 09:21:44 -07002441
Kwok Cheung Yeung1308c462013-09-09 17:36:40 -07002442 /* As described in the original Linux kernel code, the
2443 * below checks on 'code' are to work around an old
2444 * assembly bug.
2445 */
2446 code = ((trap_instr >> 6) & ((1 << 20) - 1));
2447 if (code >= (1 << 10)) {
2448 code >>= 10;
2449 }
Meador Inge54b2f422013-01-10 16:50:22 -06002450 }
2451
2452 if (do_break(env, &info, code) != 0) {
2453 goto error;
2454 }
2455 }
2456 break;
2457 case EXCP_TRAP:
2458 {
2459 abi_ulong trap_instr;
2460 unsigned int code = 0;
2461
Kwok Cheung Yeunga0333812013-07-19 09:21:44 -07002462 if (env->hflags & MIPS_HFLAG_M16) {
2463 /* microMIPS mode */
2464 abi_ulong instr[2];
2465
2466 ret = get_user_u16(instr[0], env->active_tc.PC) ||
2467 get_user_u16(instr[1], env->active_tc.PC + 2);
2468
2469 trap_instr = (instr[0] << 16) | instr[1];
2470 } else {
2471 ret = get_user_ual(trap_instr, env->active_tc.PC);
2472 }
2473
Meador Inge54b2f422013-01-10 16:50:22 -06002474 if (ret != 0) {
2475 goto error;
2476 }
2477
2478 /* The immediate versions don't provide a code. */
2479 if (!(trap_instr & 0xFC000000)) {
Kwok Cheung Yeunga0333812013-07-19 09:21:44 -07002480 if (env->hflags & MIPS_HFLAG_M16) {
2481 /* microMIPS mode */
2482 code = ((trap_instr >> 12) & ((1 << 4) - 1));
2483 } else {
2484 code = ((trap_instr >> 6) & ((1 << 10) - 1));
2485 }
Meador Inge54b2f422013-01-10 16:50:22 -06002486 }
2487
2488 if (do_break(env, &info, code) != 0) {
2489 goto error;
2490 }
2491 }
2492 break;
bellard048f6b42005-11-26 18:47:20 +00002493 default:
Meador Inge54b2f422013-01-10 16:50:22 -06002494error:
ths5fafdf22007-09-16 21:08:06 +00002495 fprintf(stderr, "qemu: unhandled CPU exception 0x%x - aborting\n",
bellard048f6b42005-11-26 18:47:20 +00002496 trapnr);
Andreas Färber878096e2013-05-27 01:33:50 +02002497 cpu_dump_state(cs, stderr, fprintf, 0);
bellard048f6b42005-11-26 18:47:20 +00002498 abort();
2499 }
2500 process_pending_signals(env);
2501 }
2502}
2503#endif
2504
Jia Liud9627832012-07-20 15:50:52 +08002505#ifdef TARGET_OPENRISC
2506
2507void cpu_loop(CPUOpenRISCState *env)
2508{
Andreas Färber878096e2013-05-27 01:33:50 +02002509 CPUState *cs = CPU(openrisc_env_get_cpu(env));
Jia Liud9627832012-07-20 15:50:52 +08002510 int trapnr, gdbsig;
2511
2512 for (;;) {
2513 trapnr = cpu_exec(env);
2514 gdbsig = 0;
2515
2516 switch (trapnr) {
2517 case EXCP_RESET:
2518 qemu_log("\nReset request, exit, pc is %#x\n", env->pc);
2519 exit(1);
2520 break;
2521 case EXCP_BUSERR:
2522 qemu_log("\nBus error, exit, pc is %#x\n", env->pc);
2523 gdbsig = SIGBUS;
2524 break;
2525 case EXCP_DPF:
2526 case EXCP_IPF:
Andreas Färber878096e2013-05-27 01:33:50 +02002527 cpu_dump_state(cs, stderr, fprintf, 0);
Jia Liud9627832012-07-20 15:50:52 +08002528 gdbsig = TARGET_SIGSEGV;
2529 break;
2530 case EXCP_TICK:
2531 qemu_log("\nTick time interrupt pc is %#x\n", env->pc);
2532 break;
2533 case EXCP_ALIGN:
2534 qemu_log("\nAlignment pc is %#x\n", env->pc);
2535 gdbsig = SIGBUS;
2536 break;
2537 case EXCP_ILLEGAL:
2538 qemu_log("\nIllegal instructionpc is %#x\n", env->pc);
2539 gdbsig = SIGILL;
2540 break;
2541 case EXCP_INT:
2542 qemu_log("\nExternal interruptpc is %#x\n", env->pc);
2543 break;
2544 case EXCP_DTLBMISS:
2545 case EXCP_ITLBMISS:
2546 qemu_log("\nTLB miss\n");
2547 break;
2548 case EXCP_RANGE:
2549 qemu_log("\nRange\n");
2550 gdbsig = SIGSEGV;
2551 break;
2552 case EXCP_SYSCALL:
2553 env->pc += 4; /* 0xc00; */
2554 env->gpr[11] = do_syscall(env,
2555 env->gpr[11], /* return value */
2556 env->gpr[3], /* r3 - r7 are params */
2557 env->gpr[4],
2558 env->gpr[5],
2559 env->gpr[6],
2560 env->gpr[7],
2561 env->gpr[8], 0, 0);
2562 break;
2563 case EXCP_FPE:
2564 qemu_log("\nFloating point error\n");
2565 break;
2566 case EXCP_TRAP:
2567 qemu_log("\nTrap\n");
2568 gdbsig = SIGTRAP;
2569 break;
2570 case EXCP_NR:
2571 qemu_log("\nNR\n");
2572 break;
2573 default:
2574 qemu_log("\nqemu: unhandled CPU exception %#x - aborting\n",
2575 trapnr);
Andreas Färber878096e2013-05-27 01:33:50 +02002576 cpu_dump_state(cs, stderr, fprintf, 0);
Jia Liud9627832012-07-20 15:50:52 +08002577 gdbsig = TARGET_SIGILL;
2578 break;
2579 }
2580 if (gdbsig) {
Andreas Färberdb6b81d2013-06-27 19:49:31 +02002581 gdb_handlesig(cs, gdbsig);
Jia Liud9627832012-07-20 15:50:52 +08002582 if (gdbsig != TARGET_SIGTRAP) {
2583 exit(1);
2584 }
2585 }
2586
2587 process_pending_signals(env);
2588 }
2589}
2590
2591#endif /* TARGET_OPENRISC */
2592
bellardfdf9b3e2006-04-27 21:07:38 +00002593#ifdef TARGET_SH4
Andreas Färber05390242012-02-25 03:37:53 +01002594void cpu_loop(CPUSH4State *env)
bellardfdf9b3e2006-04-27 21:07:38 +00002595{
Andreas Färber878096e2013-05-27 01:33:50 +02002596 CPUState *cs = CPU(sh_env_get_cpu(env));
bellardfdf9b3e2006-04-27 21:07:38 +00002597 int trapnr, ret;
Anthony Liguoric227f092009-10-01 16:12:16 -05002598 target_siginfo_t info;
ths3b46e622007-09-17 08:09:54 +00002599
bellardfdf9b3e2006-04-27 21:07:38 +00002600 while (1) {
2601 trapnr = cpu_sh4_exec (env);
ths3b46e622007-09-17 08:09:54 +00002602
bellardfdf9b3e2006-04-27 21:07:38 +00002603 switch (trapnr) {
2604 case 0x160:
aurel320b6d3ae2008-09-15 07:43:43 +00002605 env->pc += 2;
ths5fafdf22007-09-16 21:08:06 +00002606 ret = do_syscall(env,
2607 env->gregs[3],
2608 env->gregs[4],
2609 env->gregs[5],
2610 env->gregs[6],
2611 env->gregs[7],
2612 env->gregs[0],
Peter Maydell5945cfc2011-06-16 17:37:13 +01002613 env->gregs[1],
2614 0, 0);
pbrook9c2a9ea2006-06-18 19:12:54 +00002615 env->gregs[0] = ret;
bellardfdf9b3e2006-04-27 21:07:38 +00002616 break;
thsc3b5bc82007-12-02 06:31:25 +00002617 case EXCP_INTERRUPT:
2618 /* just indicate that signals should be handled asap */
2619 break;
pbrook355fb232006-06-17 19:58:25 +00002620 case EXCP_DEBUG:
2621 {
2622 int sig;
2623
Andreas Färberdb6b81d2013-06-27 19:49:31 +02002624 sig = gdb_handlesig(cs, TARGET_SIGTRAP);
pbrook355fb232006-06-17 19:58:25 +00002625 if (sig)
2626 {
2627 info.si_signo = sig;
2628 info.si_errno = 0;
2629 info.si_code = TARGET_TRAP_BRKPT;
pbrook624f7972008-05-31 16:11:38 +00002630 queue_signal(env, info.si_signo, &info);
pbrook355fb232006-06-17 19:58:25 +00002631 }
2632 }
2633 break;
thsc3b5bc82007-12-02 06:31:25 +00002634 case 0xa0:
2635 case 0xc0:
2636 info.si_signo = SIGSEGV;
2637 info.si_errno = 0;
2638 info.si_code = TARGET_SEGV_MAPERR;
2639 info._sifields._sigfault._addr = env->tea;
pbrook624f7972008-05-31 16:11:38 +00002640 queue_signal(env, info.si_signo, &info);
thsc3b5bc82007-12-02 06:31:25 +00002641 break;
2642
bellardfdf9b3e2006-04-27 21:07:38 +00002643 default:
2644 printf ("Unhandled trap: 0x%x\n", trapnr);
Andreas Färber878096e2013-05-27 01:33:50 +02002645 cpu_dump_state(cs, stderr, fprintf, 0);
bellardfdf9b3e2006-04-27 21:07:38 +00002646 exit (1);
2647 }
2648 process_pending_signals (env);
2649 }
2650}
2651#endif
2652
ths48733d12007-10-08 13:36:46 +00002653#ifdef TARGET_CRIS
Andreas Färber05390242012-02-25 03:37:53 +01002654void cpu_loop(CPUCRISState *env)
ths48733d12007-10-08 13:36:46 +00002655{
Andreas Färber878096e2013-05-27 01:33:50 +02002656 CPUState *cs = CPU(cris_env_get_cpu(env));
ths48733d12007-10-08 13:36:46 +00002657 int trapnr, ret;
Anthony Liguoric227f092009-10-01 16:12:16 -05002658 target_siginfo_t info;
ths48733d12007-10-08 13:36:46 +00002659
2660 while (1) {
2661 trapnr = cpu_cris_exec (env);
2662 switch (trapnr) {
2663 case 0xaa:
2664 {
2665 info.si_signo = SIGSEGV;
2666 info.si_errno = 0;
2667 /* XXX: check env->error_code */
2668 info.si_code = TARGET_SEGV_MAPERR;
edgar_igle00c1e72008-05-27 21:12:09 +00002669 info._sifields._sigfault._addr = env->pregs[PR_EDA];
pbrook624f7972008-05-31 16:11:38 +00002670 queue_signal(env, info.si_signo, &info);
ths48733d12007-10-08 13:36:46 +00002671 }
2672 break;
edgar_iglb6d3abd2008-02-28 11:29:27 +00002673 case EXCP_INTERRUPT:
2674 /* just indicate that signals should be handled asap */
2675 break;
ths48733d12007-10-08 13:36:46 +00002676 case EXCP_BREAK:
2677 ret = do_syscall(env,
2678 env->regs[9],
2679 env->regs[10],
2680 env->regs[11],
2681 env->regs[12],
2682 env->regs[13],
2683 env->pregs[7],
Peter Maydell5945cfc2011-06-16 17:37:13 +01002684 env->pregs[11],
2685 0, 0);
ths48733d12007-10-08 13:36:46 +00002686 env->regs[10] = ret;
ths48733d12007-10-08 13:36:46 +00002687 break;
2688 case EXCP_DEBUG:
2689 {
2690 int sig;
2691
Andreas Färberdb6b81d2013-06-27 19:49:31 +02002692 sig = gdb_handlesig(cs, TARGET_SIGTRAP);
ths48733d12007-10-08 13:36:46 +00002693 if (sig)
2694 {
2695 info.si_signo = sig;
2696 info.si_errno = 0;
2697 info.si_code = TARGET_TRAP_BRKPT;
pbrook624f7972008-05-31 16:11:38 +00002698 queue_signal(env, info.si_signo, &info);
ths48733d12007-10-08 13:36:46 +00002699 }
2700 }
2701 break;
2702 default:
2703 printf ("Unhandled trap: 0x%x\n", trapnr);
Andreas Färber878096e2013-05-27 01:33:50 +02002704 cpu_dump_state(cs, stderr, fprintf, 0);
ths48733d12007-10-08 13:36:46 +00002705 exit (1);
2706 }
2707 process_pending_signals (env);
2708 }
2709}
2710#endif
2711
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +02002712#ifdef TARGET_MICROBLAZE
Andreas Färber05390242012-02-25 03:37:53 +01002713void cpu_loop(CPUMBState *env)
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +02002714{
Andreas Färber878096e2013-05-27 01:33:50 +02002715 CPUState *cs = CPU(mb_env_get_cpu(env));
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +02002716 int trapnr, ret;
Anthony Liguoric227f092009-10-01 16:12:16 -05002717 target_siginfo_t info;
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +02002718
2719 while (1) {
2720 trapnr = cpu_mb_exec (env);
2721 switch (trapnr) {
2722 case 0xaa:
2723 {
2724 info.si_signo = SIGSEGV;
2725 info.si_errno = 0;
2726 /* XXX: check env->error_code */
2727 info.si_code = TARGET_SEGV_MAPERR;
2728 info._sifields._sigfault._addr = 0;
2729 queue_signal(env, info.si_signo, &info);
2730 }
2731 break;
2732 case EXCP_INTERRUPT:
2733 /* just indicate that signals should be handled asap */
2734 break;
2735 case EXCP_BREAK:
2736 /* Return address is 4 bytes after the call. */
2737 env->regs[14] += 4;
Edgar E. Iglesiasd7dce492012-04-26 14:18:25 +02002738 env->sregs[SR_PC] = env->regs[14];
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +02002739 ret = do_syscall(env,
2740 env->regs[12],
2741 env->regs[5],
2742 env->regs[6],
2743 env->regs[7],
2744 env->regs[8],
2745 env->regs[9],
Peter Maydell5945cfc2011-06-16 17:37:13 +01002746 env->regs[10],
2747 0, 0);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +02002748 env->regs[3] = ret;
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +02002749 break;
Edgar E. Iglesiasb76da7e2010-09-09 10:24:01 +02002750 case EXCP_HW_EXCP:
2751 env->regs[17] = env->sregs[SR_PC] + 4;
2752 if (env->iflags & D_FLAG) {
2753 env->sregs[SR_ESR] |= 1 << 12;
2754 env->sregs[SR_PC] -= 4;
Dong Xu Wangb4916d72011-11-22 18:06:17 +08002755 /* FIXME: if branch was immed, replay the imm as well. */
Edgar E. Iglesiasb76da7e2010-09-09 10:24:01 +02002756 }
2757
2758 env->iflags &= ~(IMM_FLAG | D_FLAG);
2759
2760 switch (env->sregs[SR_ESR] & 31) {
Edgar E. Iglesias22a78d62011-08-22 18:42:54 +02002761 case ESR_EC_DIVZERO:
2762 info.si_signo = SIGFPE;
2763 info.si_errno = 0;
2764 info.si_code = TARGET_FPE_FLTDIV;
2765 info._sifields._sigfault._addr = 0;
2766 queue_signal(env, info.si_signo, &info);
2767 break;
Edgar E. Iglesiasb76da7e2010-09-09 10:24:01 +02002768 case ESR_EC_FPU:
2769 info.si_signo = SIGFPE;
2770 info.si_errno = 0;
2771 if (env->sregs[SR_FSR] & FSR_IO) {
2772 info.si_code = TARGET_FPE_FLTINV;
2773 }
2774 if (env->sregs[SR_FSR] & FSR_DZ) {
2775 info.si_code = TARGET_FPE_FLTDIV;
2776 }
2777 info._sifields._sigfault._addr = 0;
2778 queue_signal(env, info.si_signo, &info);
2779 break;
2780 default:
2781 printf ("Unhandled hw-exception: 0x%x\n",
Edgar E. Iglesias2e42d522011-04-11 23:57:07 +02002782 env->sregs[SR_ESR] & ESR_EC_MASK);
Andreas Färber878096e2013-05-27 01:33:50 +02002783 cpu_dump_state(cs, stderr, fprintf, 0);
Edgar E. Iglesiasb76da7e2010-09-09 10:24:01 +02002784 exit (1);
2785 break;
2786 }
2787 break;
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +02002788 case EXCP_DEBUG:
2789 {
2790 int sig;
2791
Andreas Färberdb6b81d2013-06-27 19:49:31 +02002792 sig = gdb_handlesig(cs, TARGET_SIGTRAP);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +02002793 if (sig)
2794 {
2795 info.si_signo = sig;
2796 info.si_errno = 0;
2797 info.si_code = TARGET_TRAP_BRKPT;
2798 queue_signal(env, info.si_signo, &info);
2799 }
2800 }
2801 break;
2802 default:
2803 printf ("Unhandled trap: 0x%x\n", trapnr);
Andreas Färber878096e2013-05-27 01:33:50 +02002804 cpu_dump_state(cs, stderr, fprintf, 0);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +02002805 exit (1);
2806 }
2807 process_pending_signals (env);
2808 }
2809}
2810#endif
2811
pbrooke6e59062006-10-22 00:18:54 +00002812#ifdef TARGET_M68K
2813
2814void cpu_loop(CPUM68KState *env)
2815{
Andreas Färber878096e2013-05-27 01:33:50 +02002816 CPUState *cs = CPU(m68k_env_get_cpu(env));
pbrooke6e59062006-10-22 00:18:54 +00002817 int trapnr;
2818 unsigned int n;
Anthony Liguoric227f092009-10-01 16:12:16 -05002819 target_siginfo_t info;
pbrooke6e59062006-10-22 00:18:54 +00002820 TaskState *ts = env->opaque;
ths3b46e622007-09-17 08:09:54 +00002821
pbrooke6e59062006-10-22 00:18:54 +00002822 for(;;) {
2823 trapnr = cpu_m68k_exec(env);
2824 switch(trapnr) {
2825 case EXCP_ILLEGAL:
2826 {
2827 if (ts->sim_syscalls) {
2828 uint16_t nr;
2829 nr = lduw(env->pc + 2);
2830 env->pc += 4;
2831 do_m68k_simcall(env, nr);
2832 } else {
2833 goto do_sigill;
2834 }
2835 }
2836 break;
pbrooka87295e2007-05-26 15:09:38 +00002837 case EXCP_HALT_INSN:
pbrooke6e59062006-10-22 00:18:54 +00002838 /* Semihosing syscall. */
pbrooka87295e2007-05-26 15:09:38 +00002839 env->pc += 4;
pbrooke6e59062006-10-22 00:18:54 +00002840 do_m68k_semihosting(env, env->dregs[0]);
2841 break;
2842 case EXCP_LINEA:
2843 case EXCP_LINEF:
2844 case EXCP_UNSUPPORTED:
2845 do_sigill:
2846 info.si_signo = SIGILL;
2847 info.si_errno = 0;
2848 info.si_code = TARGET_ILL_ILLOPN;
2849 info._sifields._sigfault._addr = env->pc;
pbrook624f7972008-05-31 16:11:38 +00002850 queue_signal(env, info.si_signo, &info);
pbrooke6e59062006-10-22 00:18:54 +00002851 break;
2852 case EXCP_TRAP0:
2853 {
2854 ts->sim_syscalls = 0;
2855 n = env->dregs[0];
2856 env->pc += 2;
ths5fafdf22007-09-16 21:08:06 +00002857 env->dregs[0] = do_syscall(env,
2858 n,
pbrooke6e59062006-10-22 00:18:54 +00002859 env->dregs[1],
2860 env->dregs[2],
2861 env->dregs[3],
2862 env->dregs[4],
2863 env->dregs[5],
Peter Maydell5945cfc2011-06-16 17:37:13 +01002864 env->aregs[0],
2865 0, 0);
pbrooke6e59062006-10-22 00:18:54 +00002866 }
2867 break;
2868 case EXCP_INTERRUPT:
2869 /* just indicate that signals should be handled asap */
2870 break;
2871 case EXCP_ACCESS:
2872 {
2873 info.si_signo = SIGSEGV;
2874 info.si_errno = 0;
2875 /* XXX: check env->error_code */
2876 info.si_code = TARGET_SEGV_MAPERR;
2877 info._sifields._sigfault._addr = env->mmu.ar;
pbrook624f7972008-05-31 16:11:38 +00002878 queue_signal(env, info.si_signo, &info);
pbrooke6e59062006-10-22 00:18:54 +00002879 }
2880 break;
2881 case EXCP_DEBUG:
2882 {
2883 int sig;
2884
Andreas Färberdb6b81d2013-06-27 19:49:31 +02002885 sig = gdb_handlesig(cs, TARGET_SIGTRAP);
pbrooke6e59062006-10-22 00:18:54 +00002886 if (sig)
2887 {
2888 info.si_signo = sig;
2889 info.si_errno = 0;
2890 info.si_code = TARGET_TRAP_BRKPT;
pbrook624f7972008-05-31 16:11:38 +00002891 queue_signal(env, info.si_signo, &info);
pbrooke6e59062006-10-22 00:18:54 +00002892 }
2893 }
2894 break;
2895 default:
ths5fafdf22007-09-16 21:08:06 +00002896 fprintf(stderr, "qemu: unhandled CPU exception 0x%x - aborting\n",
pbrooke6e59062006-10-22 00:18:54 +00002897 trapnr);
Andreas Färber878096e2013-05-27 01:33:50 +02002898 cpu_dump_state(cs, stderr, fprintf, 0);
pbrooke6e59062006-10-22 00:18:54 +00002899 abort();
2900 }
2901 process_pending_signals(env);
2902 }
2903}
2904#endif /* TARGET_M68K */
2905
j_mayer7a3148a2007-04-05 07:13:51 +00002906#ifdef TARGET_ALPHA
Richard Henderson6910b8f2010-04-07 15:42:26 -07002907static void do_store_exclusive(CPUAlphaState *env, int reg, int quad)
2908{
2909 target_ulong addr, val, tmp;
2910 target_siginfo_t info;
2911 int ret = 0;
2912
2913 addr = env->lock_addr;
2914 tmp = env->lock_st_addr;
2915 env->lock_addr = -1;
2916 env->lock_st_addr = 0;
2917
2918 start_exclusive();
2919 mmap_lock();
2920
2921 if (addr == tmp) {
2922 if (quad ? get_user_s64(val, addr) : get_user_s32(val, addr)) {
2923 goto do_sigsegv;
2924 }
2925
2926 if (val == env->lock_value) {
2927 tmp = env->ir[reg];
2928 if (quad ? put_user_u64(tmp, addr) : put_user_u32(tmp, addr)) {
2929 goto do_sigsegv;
2930 }
2931 ret = 1;
2932 }
2933 }
2934 env->ir[reg] = ret;
2935 env->pc += 4;
2936
2937 mmap_unlock();
2938 end_exclusive();
2939 return;
2940
2941 do_sigsegv:
2942 mmap_unlock();
2943 end_exclusive();
2944
2945 info.si_signo = TARGET_SIGSEGV;
2946 info.si_errno = 0;
2947 info.si_code = TARGET_SEGV_MAPERR;
2948 info._sifields._sigfault._addr = addr;
2949 queue_signal(env, TARGET_SIGSEGV, &info);
2950}
2951
Andreas Färber05390242012-02-25 03:37:53 +01002952void cpu_loop(CPUAlphaState *env)
j_mayer7a3148a2007-04-05 07:13:51 +00002953{
Andreas Färber878096e2013-05-27 01:33:50 +02002954 CPUState *cs = CPU(alpha_env_get_cpu(env));
j_mayere96efcf2007-04-14 12:17:09 +00002955 int trapnr;
Anthony Liguoric227f092009-10-01 16:12:16 -05002956 target_siginfo_t info;
Richard Henderson6049f4f2009-12-27 18:30:03 -08002957 abi_long sysret;
ths3b46e622007-09-17 08:09:54 +00002958
j_mayer7a3148a2007-04-05 07:13:51 +00002959 while (1) {
2960 trapnr = cpu_alpha_exec (env);
ths3b46e622007-09-17 08:09:54 +00002961
Richard Hendersonac316ca2010-04-12 16:14:54 -07002962 /* All of the traps imply a transition through PALcode, which
2963 implies an REI instruction has been executed. Which means
2964 that the intr_flag should be cleared. */
2965 env->intr_flag = 0;
2966
j_mayer7a3148a2007-04-05 07:13:51 +00002967 switch (trapnr) {
2968 case EXCP_RESET:
2969 fprintf(stderr, "Reset requested. Exit\n");
2970 exit(1);
2971 break;
2972 case EXCP_MCHK:
2973 fprintf(stderr, "Machine check exception. Exit\n");
2974 exit(1);
2975 break;
Richard Henderson07b6c132011-05-20 14:04:57 -07002976 case EXCP_SMP_INTERRUPT:
2977 case EXCP_CLK_INTERRUPT:
2978 case EXCP_DEV_INTERRUPT:
ths5fafdf22007-09-16 21:08:06 +00002979 fprintf(stderr, "External interrupt. Exit\n");
j_mayer7a3148a2007-04-05 07:13:51 +00002980 exit(1);
2981 break;
Richard Henderson07b6c132011-05-20 14:04:57 -07002982 case EXCP_MMFAULT:
Richard Henderson6910b8f2010-04-07 15:42:26 -07002983 env->lock_addr = -1;
Richard Henderson6049f4f2009-12-27 18:30:03 -08002984 info.si_signo = TARGET_SIGSEGV;
2985 info.si_errno = 0;
Richard Henderson129d8aa2011-05-20 13:30:00 -07002986 info.si_code = (page_get_flags(env->trap_arg0) & PAGE_VALID
Richard Henderson0be1d072010-05-21 10:03:33 -07002987 ? TARGET_SEGV_ACCERR : TARGET_SEGV_MAPERR);
Richard Henderson129d8aa2011-05-20 13:30:00 -07002988 info._sifields._sigfault._addr = env->trap_arg0;
Richard Henderson6049f4f2009-12-27 18:30:03 -08002989 queue_signal(env, info.si_signo, &info);
j_mayer7a3148a2007-04-05 07:13:51 +00002990 break;
j_mayer7a3148a2007-04-05 07:13:51 +00002991 case EXCP_UNALIGN:
Richard Henderson6910b8f2010-04-07 15:42:26 -07002992 env->lock_addr = -1;
Richard Henderson6049f4f2009-12-27 18:30:03 -08002993 info.si_signo = TARGET_SIGBUS;
2994 info.si_errno = 0;
2995 info.si_code = TARGET_BUS_ADRALN;
Richard Henderson129d8aa2011-05-20 13:30:00 -07002996 info._sifields._sigfault._addr = env->trap_arg0;
Richard Henderson6049f4f2009-12-27 18:30:03 -08002997 queue_signal(env, info.si_signo, &info);
j_mayer7a3148a2007-04-05 07:13:51 +00002998 break;
2999 case EXCP_OPCDEC:
Richard Henderson6049f4f2009-12-27 18:30:03 -08003000 do_sigill:
Richard Henderson6910b8f2010-04-07 15:42:26 -07003001 env->lock_addr = -1;
Richard Henderson6049f4f2009-12-27 18:30:03 -08003002 info.si_signo = TARGET_SIGILL;
3003 info.si_errno = 0;
3004 info.si_code = TARGET_ILL_ILLOPC;
3005 info._sifields._sigfault._addr = env->pc;
3006 queue_signal(env, info.si_signo, &info);
j_mayer7a3148a2007-04-05 07:13:51 +00003007 break;
Richard Henderson07b6c132011-05-20 14:04:57 -07003008 case EXCP_ARITH:
3009 env->lock_addr = -1;
3010 info.si_signo = TARGET_SIGFPE;
3011 info.si_errno = 0;
3012 info.si_code = TARGET_FPE_FLTINV;
3013 info._sifields._sigfault._addr = env->pc;
3014 queue_signal(env, info.si_signo, &info);
3015 break;
j_mayer7a3148a2007-04-05 07:13:51 +00003016 case EXCP_FEN:
Richard Henderson6049f4f2009-12-27 18:30:03 -08003017 /* No-op. Linux simply re-enables the FPU. */
j_mayer7a3148a2007-04-05 07:13:51 +00003018 break;
Richard Henderson07b6c132011-05-20 14:04:57 -07003019 case EXCP_CALL_PAL:
Richard Henderson6910b8f2010-04-07 15:42:26 -07003020 env->lock_addr = -1;
Richard Henderson07b6c132011-05-20 14:04:57 -07003021 switch (env->error_code) {
Richard Henderson6049f4f2009-12-27 18:30:03 -08003022 case 0x80:
3023 /* BPT */
3024 info.si_signo = TARGET_SIGTRAP;
3025 info.si_errno = 0;
3026 info.si_code = TARGET_TRAP_BRKPT;
3027 info._sifields._sigfault._addr = env->pc;
3028 queue_signal(env, info.si_signo, &info);
3029 break;
3030 case 0x81:
3031 /* BUGCHK */
3032 info.si_signo = TARGET_SIGTRAP;
3033 info.si_errno = 0;
3034 info.si_code = 0;
3035 info._sifields._sigfault._addr = env->pc;
3036 queue_signal(env, info.si_signo, &info);
3037 break;
3038 case 0x83:
3039 /* CALLSYS */
3040 trapnr = env->ir[IR_V0];
3041 sysret = do_syscall(env, trapnr,
3042 env->ir[IR_A0], env->ir[IR_A1],
3043 env->ir[IR_A2], env->ir[IR_A3],
Peter Maydell5945cfc2011-06-16 17:37:13 +01003044 env->ir[IR_A4], env->ir[IR_A5],
3045 0, 0);
Richard Hendersona5b3b132010-05-03 10:07:55 -07003046 if (trapnr == TARGET_NR_sigreturn
3047 || trapnr == TARGET_NR_rt_sigreturn) {
3048 break;
3049 }
3050 /* Syscall writes 0 to V0 to bypass error check, similar
Richard Henderson0e141972012-06-07 14:47:41 -07003051 to how this is handled internal to Linux kernel.
3052 (Ab)use trapnr temporarily as boolean indicating error. */
3053 trapnr = (env->ir[IR_V0] != 0 && sysret < 0);
3054 env->ir[IR_V0] = (trapnr ? -sysret : sysret);
3055 env->ir[IR_A3] = trapnr;
Richard Henderson6049f4f2009-12-27 18:30:03 -08003056 break;
3057 case 0x86:
3058 /* IMB */
3059 /* ??? We can probably elide the code using page_unprotect
3060 that is checking for self-modifying code. Instead we
3061 could simply call tb_flush here. Until we work out the
3062 changes required to turn off the extra write protection,
3063 this can be a no-op. */
3064 break;
3065 case 0x9E:
3066 /* RDUNIQUE */
3067 /* Handled in the translator for usermode. */
3068 abort();
3069 case 0x9F:
3070 /* WRUNIQUE */
3071 /* Handled in the translator for usermode. */
3072 abort();
3073 case 0xAA:
3074 /* GENTRAP */
3075 info.si_signo = TARGET_SIGFPE;
3076 switch (env->ir[IR_A0]) {
3077 case TARGET_GEN_INTOVF:
3078 info.si_code = TARGET_FPE_INTOVF;
3079 break;
3080 case TARGET_GEN_INTDIV:
3081 info.si_code = TARGET_FPE_INTDIV;
3082 break;
3083 case TARGET_GEN_FLTOVF:
3084 info.si_code = TARGET_FPE_FLTOVF;
3085 break;
3086 case TARGET_GEN_FLTUND:
3087 info.si_code = TARGET_FPE_FLTUND;
3088 break;
3089 case TARGET_GEN_FLTINV:
3090 info.si_code = TARGET_FPE_FLTINV;
3091 break;
3092 case TARGET_GEN_FLTINE:
3093 info.si_code = TARGET_FPE_FLTRES;
3094 break;
3095 case TARGET_GEN_ROPRAND:
3096 info.si_code = 0;
3097 break;
3098 default:
3099 info.si_signo = TARGET_SIGTRAP;
3100 info.si_code = 0;
3101 break;
3102 }
3103 info.si_errno = 0;
3104 info._sifields._sigfault._addr = env->pc;
3105 queue_signal(env, info.si_signo, &info);
3106 break;
3107 default:
3108 goto do_sigill;
3109 }
j_mayer7a3148a2007-04-05 07:13:51 +00003110 break;
j_mayer7a3148a2007-04-05 07:13:51 +00003111 case EXCP_DEBUG:
Andreas Färberdb6b81d2013-06-27 19:49:31 +02003112 info.si_signo = gdb_handlesig(cs, TARGET_SIGTRAP);
Richard Henderson6049f4f2009-12-27 18:30:03 -08003113 if (info.si_signo) {
Richard Henderson6910b8f2010-04-07 15:42:26 -07003114 env->lock_addr = -1;
Richard Henderson6049f4f2009-12-27 18:30:03 -08003115 info.si_errno = 0;
3116 info.si_code = TARGET_TRAP_BRKPT;
3117 queue_signal(env, info.si_signo, &info);
j_mayer7a3148a2007-04-05 07:13:51 +00003118 }
3119 break;
Richard Henderson6910b8f2010-04-07 15:42:26 -07003120 case EXCP_STL_C:
3121 case EXCP_STQ_C:
3122 do_store_exclusive(env, env->error_code, trapnr - EXCP_STL_C);
3123 break;
Richard Hendersond0f20492012-05-31 12:05:23 -07003124 case EXCP_INTERRUPT:
3125 /* Just indicate that signals should be handled asap. */
3126 break;
j_mayer7a3148a2007-04-05 07:13:51 +00003127 default:
3128 printf ("Unhandled trap: 0x%x\n", trapnr);
Andreas Färber878096e2013-05-27 01:33:50 +02003129 cpu_dump_state(cs, stderr, fprintf, 0);
j_mayer7a3148a2007-04-05 07:13:51 +00003130 exit (1);
3131 }
3132 process_pending_signals (env);
3133 }
3134}
3135#endif /* TARGET_ALPHA */
3136
Ulrich Hechta4c075f2009-07-24 16:57:31 +02003137#ifdef TARGET_S390X
3138void cpu_loop(CPUS390XState *env)
3139{
Andreas Färber878096e2013-05-27 01:33:50 +02003140 CPUState *cs = CPU(s390_env_get_cpu(env));
Richard Hendersond5a103c2012-09-14 19:31:57 -07003141 int trapnr, n, sig;
Ulrich Hechta4c075f2009-07-24 16:57:31 +02003142 target_siginfo_t info;
Richard Hendersond5a103c2012-09-14 19:31:57 -07003143 target_ulong addr;
Ulrich Hechta4c075f2009-07-24 16:57:31 +02003144
3145 while (1) {
Richard Hendersond5a103c2012-09-14 19:31:57 -07003146 trapnr = cpu_s390x_exec(env);
Ulrich Hechta4c075f2009-07-24 16:57:31 +02003147 switch (trapnr) {
3148 case EXCP_INTERRUPT:
Richard Hendersond5a103c2012-09-14 19:31:57 -07003149 /* Just indicate that signals should be handled asap. */
Ulrich Hechta4c075f2009-07-24 16:57:31 +02003150 break;
Ulrich Hechta4c075f2009-07-24 16:57:31 +02003151
Ulrich Hechta4c075f2009-07-24 16:57:31 +02003152 case EXCP_SVC:
Richard Hendersond5a103c2012-09-14 19:31:57 -07003153 n = env->int_svc_code;
3154 if (!n) {
3155 /* syscalls > 255 */
3156 n = env->regs[1];
3157 }
3158 env->psw.addr += env->int_svc_ilen;
3159 env->regs[2] = do_syscall(env, n, env->regs[2], env->regs[3],
3160 env->regs[4], env->regs[5],
3161 env->regs[6], env->regs[7], 0, 0);
3162 break;
3163
3164 case EXCP_DEBUG:
Andreas Färberdb6b81d2013-06-27 19:49:31 +02003165 sig = gdb_handlesig(cs, TARGET_SIGTRAP);
Richard Hendersond5a103c2012-09-14 19:31:57 -07003166 if (sig) {
3167 n = TARGET_TRAP_BRKPT;
3168 goto do_signal_pc;
Ulrich Hechta4c075f2009-07-24 16:57:31 +02003169 }
3170 break;
Richard Hendersond5a103c2012-09-14 19:31:57 -07003171 case EXCP_PGM:
3172 n = env->int_pgm_code;
3173 switch (n) {
3174 case PGM_OPERATION:
3175 case PGM_PRIVILEGED:
3176 sig = SIGILL;
3177 n = TARGET_ILL_ILLOPC;
3178 goto do_signal_pc;
3179 case PGM_PROTECTION:
3180 case PGM_ADDRESSING:
3181 sig = SIGSEGV;
Ulrich Hechta4c075f2009-07-24 16:57:31 +02003182 /* XXX: check env->error_code */
Richard Hendersond5a103c2012-09-14 19:31:57 -07003183 n = TARGET_SEGV_MAPERR;
3184 addr = env->__excp_addr;
3185 goto do_signal;
3186 case PGM_EXECUTE:
3187 case PGM_SPECIFICATION:
3188 case PGM_SPECIAL_OP:
3189 case PGM_OPERAND:
3190 do_sigill_opn:
3191 sig = SIGILL;
3192 n = TARGET_ILL_ILLOPN;
3193 goto do_signal_pc;
3194
3195 case PGM_FIXPT_OVERFLOW:
3196 sig = SIGFPE;
3197 n = TARGET_FPE_INTOVF;
3198 goto do_signal_pc;
3199 case PGM_FIXPT_DIVIDE:
3200 sig = SIGFPE;
3201 n = TARGET_FPE_INTDIV;
3202 goto do_signal_pc;
3203
3204 case PGM_DATA:
3205 n = (env->fpc >> 8) & 0xff;
3206 if (n == 0xff) {
3207 /* compare-and-trap */
3208 goto do_sigill_opn;
3209 } else {
3210 /* An IEEE exception, simulated or otherwise. */
3211 if (n & 0x80) {
3212 n = TARGET_FPE_FLTINV;
3213 } else if (n & 0x40) {
3214 n = TARGET_FPE_FLTDIV;
3215 } else if (n & 0x20) {
3216 n = TARGET_FPE_FLTOVF;
3217 } else if (n & 0x10) {
3218 n = TARGET_FPE_FLTUND;
3219 } else if (n & 0x08) {
3220 n = TARGET_FPE_FLTRES;
3221 } else {
3222 /* ??? Quantum exception; BFP, DFP error. */
3223 goto do_sigill_opn;
3224 }
3225 sig = SIGFPE;
3226 goto do_signal_pc;
3227 }
3228
3229 default:
3230 fprintf(stderr, "Unhandled program exception: %#x\n", n);
Andreas Färber878096e2013-05-27 01:33:50 +02003231 cpu_dump_state(cs, stderr, fprintf, 0);
Richard Hendersond5a103c2012-09-14 19:31:57 -07003232 exit(1);
Ulrich Hechta4c075f2009-07-24 16:57:31 +02003233 }
3234 break;
Richard Hendersond5a103c2012-09-14 19:31:57 -07003235
3236 do_signal_pc:
3237 addr = env->psw.addr;
3238 do_signal:
3239 info.si_signo = sig;
3240 info.si_errno = 0;
3241 info.si_code = n;
3242 info._sifields._sigfault._addr = addr;
3243 queue_signal(env, info.si_signo, &info);
Ulrich Hechta4c075f2009-07-24 16:57:31 +02003244 break;
Richard Hendersond5a103c2012-09-14 19:31:57 -07003245
Ulrich Hechta4c075f2009-07-24 16:57:31 +02003246 default:
Richard Hendersond5a103c2012-09-14 19:31:57 -07003247 fprintf(stderr, "Unhandled trap: 0x%x\n", trapnr);
Andreas Färber878096e2013-05-27 01:33:50 +02003248 cpu_dump_state(cs, stderr, fprintf, 0);
Richard Hendersond5a103c2012-09-14 19:31:57 -07003249 exit(1);
Ulrich Hechta4c075f2009-07-24 16:57:31 +02003250 }
3251 process_pending_signals (env);
3252 }
3253}
3254
3255#endif /* TARGET_S390X */
3256
Andreas Färbera2247f82013-06-09 19:47:04 +02003257THREAD CPUState *thread_cpu;
bellard59faf6d2003-06-25 16:18:50 +00003258
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03003259void task_settid(TaskState *ts)
3260{
3261 if (ts->ts_tid == 0) {
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03003262 ts->ts_tid = (pid_t)syscall(SYS_gettid);
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03003263 }
3264}
3265
3266void stop_all_tasks(void)
3267{
3268 /*
3269 * We trust that when using NPTL, start_exclusive()
3270 * handles thread stopping correctly.
3271 */
3272 start_exclusive();
3273}
3274
pbrookc3a92832008-06-09 14:02:50 +00003275/* Assumes contents are already zeroed. */
pbrook624f7972008-05-31 16:11:38 +00003276void init_task_state(TaskState *ts)
3277{
3278 int i;
3279
pbrook624f7972008-05-31 16:11:38 +00003280 ts->used = 1;
3281 ts->first_free = ts->sigqueue_table;
3282 for (i = 0; i < MAX_SIGQUEUE_SIZE - 1; i++) {
3283 ts->sigqueue_table[i].next = &ts->sigqueue_table[i + 1];
3284 }
3285 ts->sigqueue_table[i].next = NULL;
3286}
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003287
Andreas Färber30ba0ee2013-07-02 17:43:21 +02003288CPUArchState *cpu_copy(CPUArchState *env)
3289{
Andreas Färber51fb2562013-07-02 18:26:11 +02003290 CPUArchState *new_env = cpu_init(cpu_model);
Andreas Färber30ba0ee2013-07-02 17:43:21 +02003291#if defined(TARGET_HAS_ICE)
3292 CPUBreakpoint *bp;
3293 CPUWatchpoint *wp;
3294#endif
3295
3296 /* Reset non arch specific state */
3297 cpu_reset(ENV_GET_CPU(new_env));
3298
3299 memcpy(new_env, env, sizeof(CPUArchState));
3300
3301 /* Clone all break/watchpoints.
3302 Note: Once we support ptrace with hw-debug register access, make sure
3303 BP_CPU break/watchpoints are handled correctly on clone. */
3304 QTAILQ_INIT(&env->breakpoints);
3305 QTAILQ_INIT(&env->watchpoints);
3306#if defined(TARGET_HAS_ICE)
3307 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
3308 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
3309 }
3310 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
3311 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
3312 wp->flags, NULL);
3313 }
3314#endif
3315
3316 return new_env;
3317}
3318
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003319static void handle_arg_help(const char *arg)
3320{
3321 usage();
3322}
3323
3324static void handle_arg_log(const char *arg)
3325{
3326 int mask;
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003327
Peter Maydell4fde1eb2013-02-11 16:41:22 +00003328 mask = qemu_str_to_log_mask(arg);
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003329 if (!mask) {
Peter Maydell59a6fa62013-02-11 16:41:21 +00003330 qemu_print_log_usage(stdout);
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003331 exit(1);
3332 }
Peter Maydell24537a02013-02-11 16:41:23 +00003333 qemu_set_log(mask);
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003334}
3335
陳韋任50171d42011-11-08 17:46:44 +08003336static void handle_arg_log_filename(const char *arg)
3337{
Peter Maydell9a7e5422013-02-11 16:41:20 +00003338 qemu_set_log_filename(arg);
陳韋任50171d42011-11-08 17:46:44 +08003339}
3340
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003341static void handle_arg_set_env(const char *arg)
3342{
3343 char *r, *p, *token;
3344 r = p = strdup(arg);
3345 while ((token = strsep(&p, ",")) != NULL) {
3346 if (envlist_setenv(envlist, token) != 0) {
3347 usage();
3348 }
3349 }
3350 free(r);
3351}
3352
3353static void handle_arg_unset_env(const char *arg)
3354{
3355 char *r, *p, *token;
3356 r = p = strdup(arg);
3357 while ((token = strsep(&p, ",")) != NULL) {
3358 if (envlist_unsetenv(envlist, token) != 0) {
3359 usage();
3360 }
3361 }
3362 free(r);
3363}
3364
3365static void handle_arg_argv0(const char *arg)
3366{
3367 argv0 = strdup(arg);
3368}
3369
3370static void handle_arg_stack_size(const char *arg)
3371{
3372 char *p;
3373 guest_stack_size = strtoul(arg, &p, 0);
3374 if (guest_stack_size == 0) {
3375 usage();
3376 }
3377
3378 if (*p == 'M') {
3379 guest_stack_size *= 1024 * 1024;
3380 } else if (*p == 'k' || *p == 'K') {
3381 guest_stack_size *= 1024;
3382 }
3383}
3384
3385static void handle_arg_ld_prefix(const char *arg)
3386{
3387 interp_prefix = strdup(arg);
3388}
3389
3390static void handle_arg_pagesize(const char *arg)
3391{
3392 qemu_host_page_size = atoi(arg);
3393 if (qemu_host_page_size == 0 ||
3394 (qemu_host_page_size & (qemu_host_page_size - 1)) != 0) {
3395 fprintf(stderr, "page size must be a power of two\n");
3396 exit(1);
3397 }
3398}
3399
3400static void handle_arg_gdb(const char *arg)
3401{
3402 gdbstub_port = atoi(arg);
3403}
3404
3405static void handle_arg_uname(const char *arg)
3406{
3407 qemu_uname_release = strdup(arg);
3408}
3409
3410static void handle_arg_cpu(const char *arg)
3411{
3412 cpu_model = strdup(arg);
Peter Maydellc8057f92012-08-02 13:45:54 +01003413 if (cpu_model == NULL || is_help_option(cpu_model)) {
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003414 /* XXX: implement xxx_cpu_list for targets that still miss it */
Peter Maydelle916cbf2012-09-05 17:41:08 -03003415#if defined(cpu_list)
3416 cpu_list(stdout, &fprintf);
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003417#endif
3418 exit(1);
3419 }
3420}
3421
3422#if defined(CONFIG_USE_GUEST_BASE)
3423static void handle_arg_guest_base(const char *arg)
3424{
3425 guest_base = strtol(arg, NULL, 0);
3426 have_guest_base = 1;
3427}
3428
3429static void handle_arg_reserved_va(const char *arg)
3430{
3431 char *p;
3432 int shift = 0;
3433 reserved_va = strtoul(arg, &p, 0);
3434 switch (*p) {
3435 case 'k':
3436 case 'K':
3437 shift = 10;
3438 break;
3439 case 'M':
3440 shift = 20;
3441 break;
3442 case 'G':
3443 shift = 30;
3444 break;
3445 }
3446 if (shift) {
3447 unsigned long unshifted = reserved_va;
3448 p++;
3449 reserved_va <<= shift;
3450 if (((reserved_va >> shift) != unshifted)
3451#if HOST_LONG_BITS > TARGET_VIRT_ADDR_SPACE_BITS
3452 || (reserved_va > (1ul << TARGET_VIRT_ADDR_SPACE_BITS))
3453#endif
3454 ) {
3455 fprintf(stderr, "Reserved virtual address too big\n");
3456 exit(1);
3457 }
3458 }
3459 if (*p) {
3460 fprintf(stderr, "Unrecognised -R size suffix '%s'\n", p);
3461 exit(1);
3462 }
3463}
3464#endif
3465
3466static void handle_arg_singlestep(const char *arg)
3467{
3468 singlestep = 1;
3469}
3470
3471static void handle_arg_strace(const char *arg)
3472{
3473 do_strace = 1;
3474}
3475
3476static void handle_arg_version(const char *arg)
3477{
Paolo Bonzini2e599152013-06-04 14:45:27 +02003478 printf("qemu-" TARGET_NAME " version " QEMU_VERSION QEMU_PKGVERSION
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003479 ", Copyright (c) 2003-2008 Fabrice Bellard\n");
Peter Maydell1386d4c2011-09-29 15:48:12 +01003480 exit(0);
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003481}
3482
3483struct qemu_argument {
3484 const char *argv;
3485 const char *env;
3486 bool has_arg;
3487 void (*handle_opt)(const char *arg);
3488 const char *example;
3489 const char *help;
3490};
3491
Jim Meyering42644ce2012-05-21 21:56:19 +02003492static const struct qemu_argument arg_table[] = {
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003493 {"h", "", false, handle_arg_help,
3494 "", "print this help"},
3495 {"g", "QEMU_GDB", true, handle_arg_gdb,
3496 "port", "wait gdb connection to 'port'"},
3497 {"L", "QEMU_LD_PREFIX", true, handle_arg_ld_prefix,
3498 "path", "set the elf interpreter prefix to 'path'"},
3499 {"s", "QEMU_STACK_SIZE", true, handle_arg_stack_size,
3500 "size", "set the stack size to 'size' bytes"},
3501 {"cpu", "QEMU_CPU", true, handle_arg_cpu,
Peter Maydellc8057f92012-08-02 13:45:54 +01003502 "model", "select CPU (-cpu help for list)"},
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003503 {"E", "QEMU_SET_ENV", true, handle_arg_set_env,
3504 "var=value", "sets targets environment variable (see below)"},
3505 {"U", "QEMU_UNSET_ENV", true, handle_arg_unset_env,
3506 "var", "unsets targets environment variable (see below)"},
3507 {"0", "QEMU_ARGV0", true, handle_arg_argv0,
3508 "argv0", "forces target process argv[0] to be 'argv0'"},
3509 {"r", "QEMU_UNAME", true, handle_arg_uname,
3510 "uname", "set qemu uname release string to 'uname'"},
3511#if defined(CONFIG_USE_GUEST_BASE)
3512 {"B", "QEMU_GUEST_BASE", true, handle_arg_guest_base,
3513 "address", "set guest_base address to 'address'"},
3514 {"R", "QEMU_RESERVED_VA", true, handle_arg_reserved_va,
3515 "size", "reserve 'size' bytes for guest virtual address space"},
3516#endif
3517 {"d", "QEMU_LOG", true, handle_arg_log,
Peter Maydell989b6972013-02-26 17:52:40 +00003518 "item[,...]", "enable logging of specified items "
3519 "(use '-d help' for a list of items)"},
陳韋任50171d42011-11-08 17:46:44 +08003520 {"D", "QEMU_LOG_FILENAME", true, handle_arg_log_filename,
Peter Maydell989b6972013-02-26 17:52:40 +00003521 "logfile", "write logs to 'logfile' (default stderr)"},
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003522 {"p", "QEMU_PAGESIZE", true, handle_arg_pagesize,
3523 "pagesize", "set the host page size to 'pagesize'"},
3524 {"singlestep", "QEMU_SINGLESTEP", false, handle_arg_singlestep,
3525 "", "run in singlestep mode"},
3526 {"strace", "QEMU_STRACE", false, handle_arg_strace,
3527 "", "log system calls"},
3528 {"version", "QEMU_VERSION", false, handle_arg_version,
Peter Maydell1386d4c2011-09-29 15:48:12 +01003529 "", "display version information and exit"},
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003530 {NULL, NULL, false, NULL, NULL, NULL}
3531};
3532
3533static void usage(void)
3534{
Jim Meyering42644ce2012-05-21 21:56:19 +02003535 const struct qemu_argument *arginfo;
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003536 int maxarglen;
3537 int maxenvlen;
3538
Paolo Bonzini2e599152013-06-04 14:45:27 +02003539 printf("usage: qemu-" TARGET_NAME " [options] program [arguments...]\n"
3540 "Linux CPU emulator (compiled for " TARGET_NAME " emulation)\n"
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003541 "\n"
3542 "Options and associated environment variables:\n"
3543 "\n");
3544
Peter Maydell63ec54d2013-02-14 08:46:43 +00003545 /* Calculate column widths. We must always have at least enough space
3546 * for the column header.
3547 */
3548 maxarglen = strlen("Argument");
3549 maxenvlen = strlen("Env-variable");
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003550
3551 for (arginfo = arg_table; arginfo->handle_opt != NULL; arginfo++) {
Peter Maydell63ec54d2013-02-14 08:46:43 +00003552 int arglen = strlen(arginfo->argv);
3553 if (arginfo->has_arg) {
3554 arglen += strlen(arginfo->example) + 1;
3555 }
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003556 if (strlen(arginfo->env) > maxenvlen) {
3557 maxenvlen = strlen(arginfo->env);
3558 }
Peter Maydell63ec54d2013-02-14 08:46:43 +00003559 if (arglen > maxarglen) {
3560 maxarglen = arglen;
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003561 }
3562 }
3563
Peter Maydell63ec54d2013-02-14 08:46:43 +00003564 printf("%-*s %-*s Description\n", maxarglen+1, "Argument",
3565 maxenvlen, "Env-variable");
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003566
3567 for (arginfo = arg_table; arginfo->handle_opt != NULL; arginfo++) {
3568 if (arginfo->has_arg) {
3569 printf("-%s %-*s %-*s %s\n", arginfo->argv,
Peter Maydell63ec54d2013-02-14 08:46:43 +00003570 (int)(maxarglen - strlen(arginfo->argv) - 1),
3571 arginfo->example, maxenvlen, arginfo->env, arginfo->help);
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003572 } else {
Peter Maydell63ec54d2013-02-14 08:46:43 +00003573 printf("-%-*s %-*s %s\n", maxarglen, arginfo->argv,
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003574 maxenvlen, arginfo->env,
3575 arginfo->help);
3576 }
3577 }
3578
3579 printf("\n"
3580 "Defaults:\n"
3581 "QEMU_LD_PREFIX = %s\n"
Peter Maydell989b6972013-02-26 17:52:40 +00003582 "QEMU_STACK_SIZE = %ld byte\n",
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003583 interp_prefix,
Peter Maydell989b6972013-02-26 17:52:40 +00003584 guest_stack_size);
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003585
3586 printf("\n"
3587 "You can use -E and -U options or the QEMU_SET_ENV and\n"
3588 "QEMU_UNSET_ENV environment variables to set and unset\n"
3589 "environment variables for the target process.\n"
3590 "It is possible to provide several variables by separating them\n"
3591 "by commas in getsubopt(3) style. Additionally it is possible to\n"
3592 "provide the -E and -U options multiple times.\n"
3593 "The following lines are equivalent:\n"
3594 " -E var1=val2 -E var2=val2 -U LD_PRELOAD -U LD_DEBUG\n"
3595 " -E var1=val2,var2=val2 -U LD_PRELOAD,LD_DEBUG\n"
3596 " QEMU_SET_ENV=var1=val2,var2=val2 QEMU_UNSET_ENV=LD_PRELOAD,LD_DEBUG\n"
3597 "Note that if you provide several changes to a single variable\n"
3598 "the last change will stay in effect.\n");
3599
3600 exit(1);
3601}
3602
3603static int parse_args(int argc, char **argv)
3604{
3605 const char *r;
3606 int optind;
Jim Meyering42644ce2012-05-21 21:56:19 +02003607 const struct qemu_argument *arginfo;
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003608
3609 for (arginfo = arg_table; arginfo->handle_opt != NULL; arginfo++) {
3610 if (arginfo->env == NULL) {
3611 continue;
3612 }
3613
3614 r = getenv(arginfo->env);
3615 if (r != NULL) {
3616 arginfo->handle_opt(r);
3617 }
3618 }
3619
3620 optind = 1;
3621 for (;;) {
3622 if (optind >= argc) {
3623 break;
3624 }
3625 r = argv[optind];
3626 if (r[0] != '-') {
3627 break;
3628 }
3629 optind++;
3630 r++;
3631 if (!strcmp(r, "-")) {
3632 break;
3633 }
3634
3635 for (arginfo = arg_table; arginfo->handle_opt != NULL; arginfo++) {
3636 if (!strcmp(r, arginfo->argv)) {
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003637 if (arginfo->has_arg) {
Peter Maydell1386d4c2011-09-29 15:48:12 +01003638 if (optind >= argc) {
3639 usage();
3640 }
3641 arginfo->handle_opt(argv[optind]);
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003642 optind++;
Peter Maydell1386d4c2011-09-29 15:48:12 +01003643 } else {
3644 arginfo->handle_opt(NULL);
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003645 }
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003646 break;
3647 }
3648 }
3649
3650 /* no option matched the current argv */
3651 if (arginfo->handle_opt == NULL) {
3652 usage();
3653 }
3654 }
3655
3656 if (optind >= argc) {
3657 usage();
3658 }
3659
3660 filename = argv[optind];
3661 exec_path = argv[optind];
3662
3663 return optind;
3664}
3665
malc902b3d52008-12-10 19:18:40 +00003666int main(int argc, char **argv, char **envp)
bellard31e31b82003-02-18 22:55:36 +00003667{
bellard01ffc752003-02-18 23:00:51 +00003668 struct target_pt_regs regs1, *regs = &regs1;
bellard31e31b82003-02-18 22:55:36 +00003669 struct image_info info1, *info = &info1;
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03003670 struct linux_binprm bprm;
Nathan Froyd48e15fc2010-10-29 07:48:57 -07003671 TaskState *ts;
Andreas Färber9349b4f2012-03-14 01:38:32 +01003672 CPUArchState *env;
Andreas Färberdb6b81d2013-06-27 19:49:31 +02003673 CPUState *cpu;
bellard586314f2003-03-03 15:02:29 +00003674 int optind;
aurel3204a6dfe2009-01-30 19:59:17 +00003675 char **target_environ, **wrk;
aurel327d8cec92009-04-15 16:11:52 +00003676 char **target_argv;
3677 int target_argc;
aurel327d8cec92009-04-15 16:11:52 +00003678 int i;
Arnaud Patardfd4d81d2009-06-19 10:39:36 +03003679 int ret;
Laurent Vivier03cfd8f2013-08-30 01:46:44 +02003680 int execfd;
thsb12b6a12007-06-17 16:38:39 +00003681
Andreas Färberce008c12012-03-04 21:32:36 +01003682 module_call_init(MODULE_INIT_QOM);
3683
Richard Hendersonb6a3e692013-06-04 11:24:49 -07003684 qemu_init_auxval(envp);
Richard Henderson664d2c42013-06-10 09:05:09 -07003685 qemu_cache_utils_init();
malc902b3d52008-12-10 19:18:40 +00003686
aurel3204a6dfe2009-01-30 19:59:17 +00003687 if ((envlist = envlist_create()) == NULL) {
3688 (void) fprintf(stderr, "Unable to allocate envlist\n");
3689 exit(1);
3690 }
3691
3692 /* add current environment into the list */
3693 for (wrk = environ; *wrk != NULL; wrk++) {
3694 (void) envlist_setenv(envlist, *wrk);
3695 }
3696
Richard Henderson703e0e82010-03-19 14:21:13 -07003697 /* Read the stack limit from the kernel. If it's "unlimited",
3698 then we can do little else besides use the default. */
3699 {
3700 struct rlimit lim;
3701 if (getrlimit(RLIMIT_STACK, &lim) == 0
takasi-y@ops.dti.ne.jp81bbe902010-04-12 04:07:35 +09003702 && lim.rlim_cur != RLIM_INFINITY
3703 && lim.rlim_cur == (target_long)lim.rlim_cur) {
Richard Henderson703e0e82010-03-19 14:21:13 -07003704 guest_stack_size = lim.rlim_cur;
3705 }
3706 }
3707
j_mayerb1f9be32007-03-19 08:08:28 +00003708 cpu_model = NULL;
john cooperb5ec5ce2010-02-20 11:14:59 -06003709#if defined(cpudef_setup)
3710 cpudef_setup(); /* parse cpu definitions in target config file (TBD) */
3711#endif
3712
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003713 optind = parse_args(argc, argv);
Peter Maydell4b5dfd82011-07-18 11:44:09 +01003714
bellard31e31b82003-02-18 22:55:36 +00003715 /* Zero out regs */
bellard01ffc752003-02-18 23:00:51 +00003716 memset(regs, 0, sizeof(struct target_pt_regs));
bellard31e31b82003-02-18 22:55:36 +00003717
3718 /* Zero out image_info */
3719 memset(info, 0, sizeof(struct image_info));
3720
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03003721 memset(&bprm, 0, sizeof (bprm));
3722
bellard74cd30b2003-04-11 00:13:41 +00003723 /* Scan interp_prefix dir for replacement files. */
3724 init_paths(interp_prefix);
3725
Peter Maydell4a24a752013-09-03 20:12:20 +01003726 init_qemu_uname_release();
3727
bellard46027c02007-11-08 13:56:19 +00003728 if (cpu_model == NULL) {
bellardaaed9092007-11-10 15:15:54 +00003729#if defined(TARGET_I386)
bellard46027c02007-11-08 13:56:19 +00003730#ifdef TARGET_X86_64
3731 cpu_model = "qemu64";
3732#else
3733 cpu_model = "qemu32";
3734#endif
bellardaaed9092007-11-10 15:15:54 +00003735#elif defined(TARGET_ARM)
pbrook088ab162009-04-09 15:20:50 +00003736 cpu_model = "any";
Guan Xuetaod2fbca92011-04-12 16:27:03 +08003737#elif defined(TARGET_UNICORE32)
3738 cpu_model = "any";
bellardaaed9092007-11-10 15:15:54 +00003739#elif defined(TARGET_M68K)
3740 cpu_model = "any";
3741#elif defined(TARGET_SPARC)
3742#ifdef TARGET_SPARC64
3743 cpu_model = "TI UltraSparc II";
3744#else
3745 cpu_model = "Fujitsu MB86904";
bellard46027c02007-11-08 13:56:19 +00003746#endif
bellardaaed9092007-11-10 15:15:54 +00003747#elif defined(TARGET_MIPS)
3748#if defined(TARGET_ABI_MIPSN32) || defined(TARGET_ABI_MIPSN64)
3749 cpu_model = "20Kc";
3750#else
3751 cpu_model = "24Kf";
3752#endif
Jia Liud9627832012-07-20 15:50:52 +08003753#elif defined TARGET_OPENRISC
3754 cpu_model = "or1200";
bellardaaed9092007-11-10 15:15:54 +00003755#elif defined(TARGET_PPC)
bellard7ded4f52007-11-15 15:37:50 +00003756#ifdef TARGET_PPC64
Aurelien Jarnof7177932010-04-06 12:21:05 +02003757 cpu_model = "970fx";
bellard7ded4f52007-11-15 15:37:50 +00003758#else
bellardaaed9092007-11-10 15:15:54 +00003759 cpu_model = "750";
bellard7ded4f52007-11-15 15:37:50 +00003760#endif
bellardaaed9092007-11-10 15:15:54 +00003761#else
3762 cpu_model = "any";
3763#endif
3764 }
Jan Kiszkad5ab9712011-08-02 16:10:21 +02003765 tcg_exec_init(0);
3766 cpu_exec_init_all();
bellard83fb7ad2004-07-05 21:25:26 +00003767 /* NOTE: we need to init the CPU at this stage to get
3768 qemu_host_page_size */
bellardaaed9092007-11-10 15:15:54 +00003769 env = cpu_init(cpu_model);
3770 if (!env) {
3771 fprintf(stderr, "Unable to find CPU definition\n");
3772 exit(1);
3773 }
Andreas Färberdb6b81d2013-06-27 19:49:31 +02003774 cpu = ENV_GET_CPU(env);
Andreas Färber0ac46af2013-07-26 16:42:25 +02003775 cpu_reset(cpu);
Blue Swirlb55a37c2009-11-07 10:37:06 +00003776
Andreas Färberdb6b81d2013-06-27 19:49:31 +02003777 thread_cpu = cpu;
ths3b46e622007-09-17 08:09:54 +00003778
bellardb6741952007-11-11 14:46:06 +00003779 if (getenv("QEMU_STRACE")) {
3780 do_strace = 1;
thsb92c47c2007-11-01 00:07:38 +00003781 }
3782
aurel3204a6dfe2009-01-30 19:59:17 +00003783 target_environ = envlist_to_environ(envlist, NULL);
3784 envlist_free(envlist);
thsb12b6a12007-06-17 16:38:39 +00003785
Paul Brook379f6692009-07-17 12:48:08 +01003786#if defined(CONFIG_USE_GUEST_BASE)
3787 /*
3788 * Now that page sizes are configured in cpu_init() we can do
3789 * proper page alignment for guest_base.
3790 */
3791 guest_base = HOST_PAGE_ALIGN(guest_base);
Paul Brook68a1c812010-05-29 02:27:35 +01003792
Meador Inge806d1022012-07-26 16:50:02 +00003793 if (reserved_va || have_guest_base) {
3794 guest_base = init_guest_space(guest_base, reserved_va, 0,
3795 have_guest_base);
3796 if (guest_base == (unsigned long)-1) {
Peter Maydell097b8cb2012-08-20 11:36:32 +01003797 fprintf(stderr, "Unable to reserve 0x%lx bytes of virtual address "
3798 "space for use as guest address space (check your virtual "
3799 "memory ulimit setting or reserve less using -R option)\n",
3800 reserved_va);
Paul Brook68a1c812010-05-29 02:27:35 +01003801 exit(1);
3802 }
Dr. David Alan Gilbert97cc7562011-08-31 17:24:34 +01003803
Meador Inge806d1022012-07-26 16:50:02 +00003804 if (reserved_va) {
3805 mmap_next_start = reserved_va;
Dr. David Alan Gilbert97cc7562011-08-31 17:24:34 +01003806 }
3807 }
Richard Henderson14f24e12010-03-10 15:39:07 -08003808#endif /* CONFIG_USE_GUEST_BASE */
Paul Brook379f6692009-07-17 12:48:08 +01003809
3810 /*
3811 * Read in mmap_min_addr kernel parameter. This value is used
3812 * When loading the ELF image to determine whether guest_base
Richard Henderson14f24e12010-03-10 15:39:07 -08003813 * is needed. It is also used in mmap_find_vma.
Paul Brook379f6692009-07-17 12:48:08 +01003814 */
Richard Henderson14f24e12010-03-10 15:39:07 -08003815 {
Paul Brook379f6692009-07-17 12:48:08 +01003816 FILE *fp;
3817
3818 if ((fp = fopen("/proc/sys/vm/mmap_min_addr", "r")) != NULL) {
3819 unsigned long tmp;
3820 if (fscanf(fp, "%lu", &tmp) == 1) {
3821 mmap_min_addr = tmp;
3822 qemu_log("host mmap_min_addr=0x%lx\n", mmap_min_addr);
3823 }
3824 fclose(fp);
3825 }
3826 }
Paul Brook379f6692009-07-17 12:48:08 +01003827
aurel327d8cec92009-04-15 16:11:52 +00003828 /*
3829 * Prepare copy of argv vector for target.
3830 */
3831 target_argc = argc - optind;
3832 target_argv = calloc(target_argc + 1, sizeof (char *));
3833 if (target_argv == NULL) {
3834 (void) fprintf(stderr, "Unable to allocate memory for target_argv\n");
3835 exit(1);
3836 }
3837
3838 /*
3839 * If argv0 is specified (using '-0' switch) we replace
3840 * argv[0] pointer with the given one.
3841 */
3842 i = 0;
3843 if (argv0 != NULL) {
3844 target_argv[i++] = strdup(argv0);
3845 }
3846 for (; i < target_argc; i++) {
3847 target_argv[i] = strdup(argv[optind + i]);
3848 }
3849 target_argv[target_argc] = NULL;
3850
Anthony Liguori7267c092011-08-20 22:09:37 -05003851 ts = g_malloc0 (sizeof(TaskState));
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03003852 init_task_state(ts);
3853 /* build Task State */
3854 ts->info = info;
3855 ts->bprm = &bprm;
3856 env->opaque = ts;
3857 task_settid(ts);
3858
Richard Henderson0b959cf2013-10-15 15:00:36 -07003859 execfd = qemu_getauxval(AT_EXECFD);
3860 if (execfd == 0) {
Laurent Vivier03cfd8f2013-08-30 01:46:44 +02003861 execfd = open(filename, O_RDONLY);
Richard Henderson0b959cf2013-10-15 15:00:36 -07003862 if (execfd < 0) {
3863 printf("Error while loading %s: %s\n", filename, strerror(errno));
3864 _exit(1);
3865 }
Laurent Vivier03cfd8f2013-08-30 01:46:44 +02003866 }
3867
3868 ret = loader_exec(execfd, filename, target_argv, target_environ, regs,
Arnaud Patardfd4d81d2009-06-19 10:39:36 +03003869 info, &bprm);
3870 if (ret != 0) {
Peter Maydell885c1d12012-08-24 06:55:53 +00003871 printf("Error while loading %s: %s\n", filename, strerror(-ret));
thsb12b6a12007-06-17 16:38:39 +00003872 _exit(1);
3873 }
3874
3875 for (wrk = target_environ; *wrk; wrk++) {
3876 free(*wrk);
bellard31e31b82003-02-18 22:55:36 +00003877 }
ths3b46e622007-09-17 08:09:54 +00003878
thsb12b6a12007-06-17 16:38:39 +00003879 free(target_environ);
3880
blueswir12e77eac2009-01-20 16:57:34 +00003881 if (qemu_log_enabled()) {
Paul Brook379f6692009-07-17 12:48:08 +01003882#if defined(CONFIG_USE_GUEST_BASE)
3883 qemu_log("guest_base 0x%lx\n", guest_base);
3884#endif
blueswir12e77eac2009-01-20 16:57:34 +00003885 log_page_dump();
ths3b46e622007-09-17 08:09:54 +00003886
blueswir12e77eac2009-01-20 16:57:34 +00003887 qemu_log("start_brk 0x" TARGET_ABI_FMT_lx "\n", info->start_brk);
3888 qemu_log("end_code 0x" TARGET_ABI_FMT_lx "\n", info->end_code);
3889 qemu_log("start_code 0x" TARGET_ABI_FMT_lx "\n",
3890 info->start_code);
3891 qemu_log("start_data 0x" TARGET_ABI_FMT_lx "\n",
3892 info->start_data);
3893 qemu_log("end_data 0x" TARGET_ABI_FMT_lx "\n", info->end_data);
3894 qemu_log("start_stack 0x" TARGET_ABI_FMT_lx "\n",
3895 info->start_stack);
3896 qemu_log("brk 0x" TARGET_ABI_FMT_lx "\n", info->brk);
3897 qemu_log("entry 0x" TARGET_ABI_FMT_lx "\n", info->entry);
3898 }
bellard31e31b82003-02-18 22:55:36 +00003899
pbrook53a59602006-03-25 19:31:22 +00003900 target_set_brk(info->brk);
bellard31e31b82003-02-18 22:55:36 +00003901 syscall_init();
bellard66fb9762003-03-23 01:06:05 +00003902 signal_init();
bellard31e31b82003-02-18 22:55:36 +00003903
Richard Henderson9002ec72010-05-06 08:50:41 -07003904#if defined(CONFIG_USE_GUEST_BASE)
3905 /* Now that we've loaded the binary, GUEST_BASE is fixed. Delay
3906 generating the prologue until now so that the prologue can take
3907 the real value of GUEST_BASE into account. */
3908 tcg_prologue_init(&tcg_ctx);
3909#endif
3910
bellardb346ff42003-06-15 20:05:50 +00003911#if defined(TARGET_I386)
bellard2e255c62003-08-21 23:25:21 +00003912 cpu_x86_set_cpl(env, 3);
3913
bellard3802ce22003-07-26 18:02:28 +00003914 env->cr[0] = CR0_PG_MASK | CR0_WP_MASK | CR0_PE_MASK;
bellard1bde4652005-01-12 22:34:47 +00003915 env->hflags |= HF_PE_MASK;
Eduardo Habkost0514ef22013-04-22 16:00:15 -03003916 if (env->features[FEAT_1_EDX] & CPUID_SSE) {
bellard1bde4652005-01-12 22:34:47 +00003917 env->cr[4] |= CR4_OSFXSR_MASK;
3918 env->hflags |= HF_OSFXSR_MASK;
3919 }
bellardd2fd1af2007-11-14 18:08:56 +00003920#ifndef TARGET_ABI32
bellard4dbc4222007-11-15 15:27:03 +00003921 /* enable 64 bit mode if possible */
Eduardo Habkost0514ef22013-04-22 16:00:15 -03003922 if (!(env->features[FEAT_8000_0001_EDX] & CPUID_EXT2_LM)) {
bellard4dbc4222007-11-15 15:27:03 +00003923 fprintf(stderr, "The selected x86 CPU does not support 64 bit mode\n");
3924 exit(1);
3925 }
bellardd2fd1af2007-11-14 18:08:56 +00003926 env->cr[4] |= CR4_PAE_MASK;
bellard4dbc4222007-11-15 15:27:03 +00003927 env->efer |= MSR_EFER_LMA | MSR_EFER_LME;
bellardd2fd1af2007-11-14 18:08:56 +00003928 env->hflags |= HF_LMA_MASK;
3929#endif
bellard1bde4652005-01-12 22:34:47 +00003930
bellard415e5612004-02-03 23:37:12 +00003931 /* flags setup : we activate the IRQs by default as in user mode */
3932 env->eflags |= IF_MASK;
ths3b46e622007-09-17 08:09:54 +00003933
bellard6dbad632003-03-16 18:05:05 +00003934 /* linux register setup */
bellardd2fd1af2007-11-14 18:08:56 +00003935#ifndef TARGET_ABI32
j_mayer84409dd2007-04-06 08:56:50 +00003936 env->regs[R_EAX] = regs->rax;
3937 env->regs[R_EBX] = regs->rbx;
3938 env->regs[R_ECX] = regs->rcx;
3939 env->regs[R_EDX] = regs->rdx;
3940 env->regs[R_ESI] = regs->rsi;
3941 env->regs[R_EDI] = regs->rdi;
3942 env->regs[R_EBP] = regs->rbp;
3943 env->regs[R_ESP] = regs->rsp;
3944 env->eip = regs->rip;
3945#else
bellard0ecfa992003-03-03 14:32:43 +00003946 env->regs[R_EAX] = regs->eax;
3947 env->regs[R_EBX] = regs->ebx;
3948 env->regs[R_ECX] = regs->ecx;
3949 env->regs[R_EDX] = regs->edx;
3950 env->regs[R_ESI] = regs->esi;
3951 env->regs[R_EDI] = regs->edi;
3952 env->regs[R_EBP] = regs->ebp;
3953 env->regs[R_ESP] = regs->esp;
bellarddab2ed92003-03-22 15:23:14 +00003954 env->eip = regs->eip;
j_mayer84409dd2007-04-06 08:56:50 +00003955#endif
bellard31e31b82003-02-18 22:55:36 +00003956
bellardf4beb512003-05-27 23:28:08 +00003957 /* linux interrupt setup */
balroge4415702008-11-10 02:55:33 +00003958#ifndef TARGET_ABI32
3959 env->idt.limit = 511;
3960#else
3961 env->idt.limit = 255;
3962#endif
3963 env->idt.base = target_mmap(0, sizeof(uint64_t) * (env->idt.limit + 1),
3964 PROT_READ|PROT_WRITE,
3965 MAP_ANONYMOUS|MAP_PRIVATE, -1, 0);
3966 idt_table = g2h(env->idt.base);
bellardf4beb512003-05-27 23:28:08 +00003967 set_idt(0, 0);
3968 set_idt(1, 0);
3969 set_idt(2, 0);
3970 set_idt(3, 3);
3971 set_idt(4, 3);
bellardec95da62008-05-12 12:23:31 +00003972 set_idt(5, 0);
bellardf4beb512003-05-27 23:28:08 +00003973 set_idt(6, 0);
3974 set_idt(7, 0);
3975 set_idt(8, 0);
3976 set_idt(9, 0);
3977 set_idt(10, 0);
3978 set_idt(11, 0);
3979 set_idt(12, 0);
3980 set_idt(13, 0);
3981 set_idt(14, 0);
3982 set_idt(15, 0);
3983 set_idt(16, 0);
3984 set_idt(17, 0);
3985 set_idt(18, 0);
3986 set_idt(19, 0);
3987 set_idt(0x80, 3);
3988
bellard6dbad632003-03-16 18:05:05 +00003989 /* linux segment setup */
bellard8d18e892007-11-14 15:18:40 +00003990 {
3991 uint64_t *gdt_table;
balroge4415702008-11-10 02:55:33 +00003992 env->gdt.base = target_mmap(0, sizeof(uint64_t) * TARGET_GDT_ENTRIES,
3993 PROT_READ|PROT_WRITE,
3994 MAP_ANONYMOUS|MAP_PRIVATE, -1, 0);
bellard8d18e892007-11-14 15:18:40 +00003995 env->gdt.limit = sizeof(uint64_t) * TARGET_GDT_ENTRIES - 1;
balroge4415702008-11-10 02:55:33 +00003996 gdt_table = g2h(env->gdt.base);
bellardd2fd1af2007-11-14 18:08:56 +00003997#ifdef TARGET_ABI32
bellard8d18e892007-11-14 15:18:40 +00003998 write_dt(&gdt_table[__USER_CS >> 3], 0, 0xfffff,
3999 DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | DESC_S_MASK |
4000 (3 << DESC_DPL_SHIFT) | (0xa << DESC_TYPE_SHIFT));
bellardd2fd1af2007-11-14 18:08:56 +00004001#else
4002 /* 64 bit code segment */
4003 write_dt(&gdt_table[__USER_CS >> 3], 0, 0xfffff,
4004 DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | DESC_S_MASK |
4005 DESC_L_MASK |
4006 (3 << DESC_DPL_SHIFT) | (0xa << DESC_TYPE_SHIFT));
4007#endif
bellard8d18e892007-11-14 15:18:40 +00004008 write_dt(&gdt_table[__USER_DS >> 3], 0, 0xfffff,
4009 DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | DESC_S_MASK |
4010 (3 << DESC_DPL_SHIFT) | (0x2 << DESC_TYPE_SHIFT));
4011 }
bellard6dbad632003-03-16 18:05:05 +00004012 cpu_x86_load_seg(env, R_CS, __USER_CS);
bellardd2fd1af2007-11-14 18:08:56 +00004013 cpu_x86_load_seg(env, R_SS, __USER_DS);
4014#ifdef TARGET_ABI32
bellard6dbad632003-03-16 18:05:05 +00004015 cpu_x86_load_seg(env, R_DS, __USER_DS);
4016 cpu_x86_load_seg(env, R_ES, __USER_DS);
bellard6dbad632003-03-16 18:05:05 +00004017 cpu_x86_load_seg(env, R_FS, __USER_DS);
4018 cpu_x86_load_seg(env, R_GS, __USER_DS);
thsd6eb40f2007-06-21 22:55:02 +00004019 /* This hack makes Wine work... */
4020 env->segs[R_FS].selector = 0;
bellardd2fd1af2007-11-14 18:08:56 +00004021#else
4022 cpu_x86_load_seg(env, R_DS, 0);
4023 cpu_x86_load_seg(env, R_ES, 0);
4024 cpu_x86_load_seg(env, R_FS, 0);
4025 cpu_x86_load_seg(env, R_GS, 0);
4026#endif
Alexander Graf99033ca2013-09-03 20:12:21 +01004027#elif defined(TARGET_AARCH64)
4028 {
4029 int i;
4030
4031 if (!(arm_feature(env, ARM_FEATURE_AARCH64))) {
4032 fprintf(stderr,
4033 "The selected ARM CPU does not support 64 bit mode\n");
4034 exit(1);
4035 }
4036
4037 for (i = 0; i < 31; i++) {
4038 env->xregs[i] = regs->regs[i];
4039 }
4040 env->pc = regs->pc;
4041 env->xregs[31] = regs->sp;
4042 }
bellardb346ff42003-06-15 20:05:50 +00004043#elif defined(TARGET_ARM)
4044 {
4045 int i;
bellardb5ff1b32005-11-26 10:38:39 +00004046 cpsr_write(env, regs->uregs[16], 0xffffffff);
bellardb346ff42003-06-15 20:05:50 +00004047 for(i = 0; i < 16; i++) {
4048 env->regs[i] = regs->uregs[i];
4049 }
Paul Brookd8fd2952012-03-30 18:02:50 +01004050 /* Enable BE8. */
4051 if (EF_ARM_EABI_VERSION(info->elf_flags) >= EF_ARM_EABI_VER4
4052 && (info->elf_flags & EF_ARM_BE8)) {
4053 env->bswap_code = 1;
4054 }
bellardb346ff42003-06-15 20:05:50 +00004055 }
Guan Xuetaod2fbca92011-04-12 16:27:03 +08004056#elif defined(TARGET_UNICORE32)
4057 {
4058 int i;
4059 cpu_asr_write(env, regs->uregs[32], 0xffffffff);
4060 for (i = 0; i < 32; i++) {
4061 env->regs[i] = regs->uregs[i];
4062 }
4063 }
bellard93ac68b2003-09-30 20:57:29 +00004064#elif defined(TARGET_SPARC)
bellard060366c2004-01-04 15:50:01 +00004065 {
4066 int i;
4067 env->pc = regs->pc;
4068 env->npc = regs->npc;
4069 env->y = regs->y;
4070 for(i = 0; i < 8; i++)
4071 env->gregs[i] = regs->u_regs[i];
4072 for(i = 0; i < 8; i++)
4073 env->regwptr[i] = regs->u_regs[i + 8];
4074 }
bellard67867302003-11-23 17:05:30 +00004075#elif defined(TARGET_PPC)
4076 {
4077 int i;
bellard3fc6c082005-07-02 20:59:34 +00004078
j_mayer0411a972007-10-25 21:35:50 +00004079#if defined(TARGET_PPC64)
4080#if defined(TARGET_ABI32)
4081 env->msr &= ~((target_ulong)1 << MSR_SF);
j_mayere85e7c62007-10-18 19:59:49 +00004082#else
j_mayer0411a972007-10-25 21:35:50 +00004083 env->msr |= (target_ulong)1 << MSR_SF;
4084#endif
j_mayer84409dd2007-04-06 08:56:50 +00004085#endif
bellard67867302003-11-23 17:05:30 +00004086 env->nip = regs->nip;
4087 for(i = 0; i < 32; i++) {
4088 env->gpr[i] = regs->gpr[i];
4089 }
4090 }
pbrooke6e59062006-10-22 00:18:54 +00004091#elif defined(TARGET_M68K)
4092 {
pbrooke6e59062006-10-22 00:18:54 +00004093 env->pc = regs->pc;
4094 env->dregs[0] = regs->d0;
4095 env->dregs[1] = regs->d1;
4096 env->dregs[2] = regs->d2;
4097 env->dregs[3] = regs->d3;
4098 env->dregs[4] = regs->d4;
4099 env->dregs[5] = regs->d5;
4100 env->dregs[6] = regs->d6;
4101 env->dregs[7] = regs->d7;
4102 env->aregs[0] = regs->a0;
4103 env->aregs[1] = regs->a1;
4104 env->aregs[2] = regs->a2;
4105 env->aregs[3] = regs->a3;
4106 env->aregs[4] = regs->a4;
4107 env->aregs[5] = regs->a5;
4108 env->aregs[6] = regs->a6;
4109 env->aregs[7] = regs->usp;
4110 env->sr = regs->sr;
4111 ts->sim_syscalls = 1;
4112 }
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +02004113#elif defined(TARGET_MICROBLAZE)
4114 {
4115 env->regs[0] = regs->r0;
4116 env->regs[1] = regs->r1;
4117 env->regs[2] = regs->r2;
4118 env->regs[3] = regs->r3;
4119 env->regs[4] = regs->r4;
4120 env->regs[5] = regs->r5;
4121 env->regs[6] = regs->r6;
4122 env->regs[7] = regs->r7;
4123 env->regs[8] = regs->r8;
4124 env->regs[9] = regs->r9;
4125 env->regs[10] = regs->r10;
4126 env->regs[11] = regs->r11;
4127 env->regs[12] = regs->r12;
4128 env->regs[13] = regs->r13;
4129 env->regs[14] = regs->r14;
4130 env->regs[15] = regs->r15;
4131 env->regs[16] = regs->r16;
4132 env->regs[17] = regs->r17;
4133 env->regs[18] = regs->r18;
4134 env->regs[19] = regs->r19;
4135 env->regs[20] = regs->r20;
4136 env->regs[21] = regs->r21;
4137 env->regs[22] = regs->r22;
4138 env->regs[23] = regs->r23;
4139 env->regs[24] = regs->r24;
4140 env->regs[25] = regs->r25;
4141 env->regs[26] = regs->r26;
4142 env->regs[27] = regs->r27;
4143 env->regs[28] = regs->r28;
4144 env->regs[29] = regs->r29;
4145 env->regs[30] = regs->r30;
4146 env->regs[31] = regs->r31;
4147 env->sregs[SR_PC] = regs->pc;
4148 }
bellard048f6b42005-11-26 18:47:20 +00004149#elif defined(TARGET_MIPS)
4150 {
4151 int i;
4152
4153 for(i = 0; i < 32; i++) {
thsb5dc7732008-06-27 10:02:35 +00004154 env->active_tc.gpr[i] = regs->regs[i];
bellard048f6b42005-11-26 18:47:20 +00004155 }
Nathan Froyd0fddbbf2010-06-08 13:30:02 -07004156 env->active_tc.PC = regs->cp0_epc & ~(target_ulong)1;
4157 if (regs->cp0_epc & 1) {
4158 env->hflags |= MIPS_HFLAG_M16;
4159 }
bellard048f6b42005-11-26 18:47:20 +00004160 }
Jia Liud9627832012-07-20 15:50:52 +08004161#elif defined(TARGET_OPENRISC)
4162 {
4163 int i;
4164
4165 for (i = 0; i < 32; i++) {
4166 env->gpr[i] = regs->gpr[i];
4167 }
4168
4169 env->sr = regs->sr;
4170 env->pc = regs->pc;
4171 }
bellardfdf9b3e2006-04-27 21:07:38 +00004172#elif defined(TARGET_SH4)
4173 {
4174 int i;
4175
4176 for(i = 0; i < 16; i++) {
4177 env->gregs[i] = regs->regs[i];
4178 }
4179 env->pc = regs->pc;
4180 }
j_mayer7a3148a2007-04-05 07:13:51 +00004181#elif defined(TARGET_ALPHA)
4182 {
4183 int i;
4184
4185 for(i = 0; i < 28; i++) {
blueswir1992f48a2007-10-14 16:27:31 +00004186 env->ir[i] = ((abi_ulong *)regs)[i];
j_mayer7a3148a2007-04-05 07:13:51 +00004187 }
Richard Hendersondad081e2010-01-04 11:19:14 -08004188 env->ir[IR_SP] = regs->usp;
j_mayer7a3148a2007-04-05 07:13:51 +00004189 env->pc = regs->pc;
j_mayer7a3148a2007-04-05 07:13:51 +00004190 }
ths48733d12007-10-08 13:36:46 +00004191#elif defined(TARGET_CRIS)
4192 {
4193 env->regs[0] = regs->r0;
4194 env->regs[1] = regs->r1;
4195 env->regs[2] = regs->r2;
4196 env->regs[3] = regs->r3;
4197 env->regs[4] = regs->r4;
4198 env->regs[5] = regs->r5;
4199 env->regs[6] = regs->r6;
4200 env->regs[7] = regs->r7;
4201 env->regs[8] = regs->r8;
4202 env->regs[9] = regs->r9;
4203 env->regs[10] = regs->r10;
4204 env->regs[11] = regs->r11;
4205 env->regs[12] = regs->r12;
4206 env->regs[13] = regs->r13;
4207 env->regs[14] = info->start_stack;
4208 env->regs[15] = regs->acr;
4209 env->pc = regs->erp;
4210 }
Ulrich Hechta4c075f2009-07-24 16:57:31 +02004211#elif defined(TARGET_S390X)
4212 {
4213 int i;
4214 for (i = 0; i < 16; i++) {
4215 env->regs[i] = regs->gprs[i];
4216 }
4217 env->psw.mask = regs->psw.mask;
4218 env->psw.addr = regs->psw.addr;
4219 }
bellardb346ff42003-06-15 20:05:50 +00004220#else
4221#error unsupported target CPU
4222#endif
bellard31e31b82003-02-18 22:55:36 +00004223
Guan Xuetaod2fbca92011-04-12 16:27:03 +08004224#if defined(TARGET_ARM) || defined(TARGET_M68K) || defined(TARGET_UNICORE32)
pbrooka87295e2007-05-26 15:09:38 +00004225 ts->stack_base = info->start_stack;
4226 ts->heap_base = info->brk;
4227 /* This will be filled in on the first SYS_HEAPINFO call. */
4228 ts->heap_limit = 0;
4229#endif
4230
bellard74c33be2005-10-30 21:01:05 +00004231 if (gdbstub_port) {
Peter Maydellff7a9812011-09-06 14:15:50 +01004232 if (gdbserver_start(gdbstub_port) < 0) {
4233 fprintf(stderr, "qemu: could not open gdbserver on port %d\n",
4234 gdbstub_port);
4235 exit(1);
4236 }
Andreas Färberdb6b81d2013-06-27 19:49:31 +02004237 gdb_handlesig(cpu, 0);
bellard1fddef42005-04-17 19:16:13 +00004238 }
bellard1b6b0292003-03-22 17:31:38 +00004239 cpu_loop(env);
4240 /* never exits */
bellard31e31b82003-02-18 22:55:36 +00004241 return 0;
4242}