blob: a6496b5c5c1bd85623ff49cfb044170cf2d57aa1 [file] [log] [blame]
Alexander Graf14ade102013-09-03 20:12:10 +01001/*
2 * AArch64 translation
3 *
4 * Copyright (c) 2013 Alexander Graf <agraf@suse.de>
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 */
19#include <stdarg.h>
20#include <stdlib.h>
21#include <stdio.h>
22#include <string.h>
23#include <inttypes.h>
24
25#include "cpu.h"
26#include "tcg-op.h"
27#include "qemu/log.h"
28#include "translate.h"
29#include "qemu/host-utils.h"
30
Peter Maydell089a8d92013-12-03 15:26:18 +000031#include "exec/gen-icount.h"
32
Alexander Graf14ade102013-09-03 20:12:10 +010033#include "helper.h"
34#define GEN_HELPER 1
35#include "helper.h"
36
37static TCGv_i64 cpu_X[32];
38static TCGv_i64 cpu_pc;
Claudio Fontanad41620e2013-12-03 15:12:19 +000039static TCGv_i32 cpu_NF, cpu_ZF, cpu_CF, cpu_VF;
Alexander Graf14ade102013-09-03 20:12:10 +010040
41static const char *regnames[] = {
42 "x0", "x1", "x2", "x3", "x4", "x5", "x6", "x7",
43 "x8", "x9", "x10", "x11", "x12", "x13", "x14", "x15",
44 "x16", "x17", "x18", "x19", "x20", "x21", "x22", "x23",
45 "x24", "x25", "x26", "x27", "x28", "x29", "lr", "sp"
46};
47
Claudio Fontanad41620e2013-12-03 15:12:19 +000048enum a64_shift_type {
49 A64_SHIFT_TYPE_LSL = 0,
50 A64_SHIFT_TYPE_LSR = 1,
51 A64_SHIFT_TYPE_ASR = 2,
52 A64_SHIFT_TYPE_ROR = 3
53};
54
Alexander Graf14ade102013-09-03 20:12:10 +010055/* initialize TCG globals. */
56void a64_translate_init(void)
57{
58 int i;
59
60 cpu_pc = tcg_global_mem_new_i64(TCG_AREG0,
61 offsetof(CPUARMState, pc),
62 "pc");
63 for (i = 0; i < 32; i++) {
64 cpu_X[i] = tcg_global_mem_new_i64(TCG_AREG0,
65 offsetof(CPUARMState, xregs[i]),
66 regnames[i]);
67 }
68
Claudio Fontanad41620e2013-12-03 15:12:19 +000069 cpu_NF = tcg_global_mem_new_i32(TCG_AREG0, offsetof(CPUARMState, NF), "NF");
70 cpu_ZF = tcg_global_mem_new_i32(TCG_AREG0, offsetof(CPUARMState, ZF), "ZF");
71 cpu_CF = tcg_global_mem_new_i32(TCG_AREG0, offsetof(CPUARMState, CF), "CF");
72 cpu_VF = tcg_global_mem_new_i32(TCG_AREG0, offsetof(CPUARMState, VF), "VF");
Alexander Graf14ade102013-09-03 20:12:10 +010073}
74
75void aarch64_cpu_dump_state(CPUState *cs, FILE *f,
76 fprintf_function cpu_fprintf, int flags)
77{
78 ARMCPU *cpu = ARM_CPU(cs);
79 CPUARMState *env = &cpu->env;
Peter Maydell6cd096b2013-11-26 17:21:48 +000080 uint32_t psr = pstate_read(env);
Alexander Graf14ade102013-09-03 20:12:10 +010081 int i;
82
83 cpu_fprintf(f, "PC=%016"PRIx64" SP=%016"PRIx64"\n",
84 env->pc, env->xregs[31]);
85 for (i = 0; i < 31; i++) {
86 cpu_fprintf(f, "X%02d=%016"PRIx64, i, env->xregs[i]);
87 if ((i % 4) == 3) {
88 cpu_fprintf(f, "\n");
89 } else {
90 cpu_fprintf(f, " ");
91 }
92 }
Peter Maydell6cd096b2013-11-26 17:21:48 +000093 cpu_fprintf(f, "PSTATE=%08x (flags %c%c%c%c)\n",
94 psr,
95 psr & PSTATE_N ? 'N' : '-',
96 psr & PSTATE_Z ? 'Z' : '-',
97 psr & PSTATE_C ? 'C' : '-',
98 psr & PSTATE_V ? 'V' : '-');
Alexander Graf14ade102013-09-03 20:12:10 +010099 cpu_fprintf(f, "\n");
100}
101
102void gen_a64_set_pc_im(uint64_t val)
103{
104 tcg_gen_movi_i64(cpu_pc, val);
105}
106
107static void gen_exception(int excp)
108{
109 TCGv_i32 tmp = tcg_temp_new_i32();
110 tcg_gen_movi_i32(tmp, excp);
111 gen_helper_exception(cpu_env, tmp);
112 tcg_temp_free_i32(tmp);
113}
114
115static void gen_exception_insn(DisasContext *s, int offset, int excp)
116{
117 gen_a64_set_pc_im(s->pc - offset);
118 gen_exception(excp);
Peter Maydell089a8d92013-12-03 15:26:18 +0000119 s->is_jmp = DISAS_EXC;
120}
121
122static inline bool use_goto_tb(DisasContext *s, int n, uint64_t dest)
123{
124 /* No direct tb linking with singlestep or deterministic io */
125 if (s->singlestep_enabled || (s->tb->cflags & CF_LAST_IO)) {
126 return false;
127 }
128
129 /* Only link tbs from inside the same guest page */
130 if ((s->tb->pc & TARGET_PAGE_MASK) != (dest & TARGET_PAGE_MASK)) {
131 return false;
132 }
133
134 return true;
135}
136
137static inline void gen_goto_tb(DisasContext *s, int n, uint64_t dest)
138{
139 TranslationBlock *tb;
140
141 tb = s->tb;
142 if (use_goto_tb(s, n, dest)) {
143 tcg_gen_goto_tb(n);
144 gen_a64_set_pc_im(dest);
145 tcg_gen_exit_tb((tcg_target_long)tb + n);
146 s->is_jmp = DISAS_TB_JUMP;
147 } else {
148 gen_a64_set_pc_im(dest);
149 if (s->singlestep_enabled) {
150 gen_exception(EXCP_DEBUG);
151 }
152 tcg_gen_exit_tb(0);
153 s->is_jmp = DISAS_JUMP;
154 }
Alexander Graf14ade102013-09-03 20:12:10 +0100155}
156
Claudio Fontanaea5ca532013-12-03 15:12:18 +0000157static void unallocated_encoding(DisasContext *s)
Alexander Graf14ade102013-09-03 20:12:10 +0100158{
Alexander Graf14ade102013-09-03 20:12:10 +0100159 gen_exception_insn(s, 4, EXCP_UDEF);
160}
161
Claudio Fontanaea5ca532013-12-03 15:12:18 +0000162#define unsupported_encoding(s, insn) \
163 do { \
164 qemu_log_mask(LOG_UNIMP, \
165 "%s:%d: unsupported instruction encoding 0x%08x " \
166 "at pc=%016" PRIx64 "\n", \
167 __FILE__, __LINE__, insn, s->pc - 4); \
168 unallocated_encoding(s); \
169 } while (0);
Alexander Graf14ade102013-09-03 20:12:10 +0100170
Alexander Grafeeed5002013-12-03 15:12:18 +0000171static void free_tmp_a64(DisasContext *s)
172{
173 int i;
174 for (i = 0; i < s->tmp_a64_count; i++) {
175 tcg_temp_free_i64(s->tmp_a64[i]);
176 }
177 s->tmp_a64_count = 0;
178}
179
180static TCGv_i64 new_tmp_a64_zero(DisasContext *s)
181{
182 assert(s->tmp_a64_count < TMP_A64_MAX);
183 return s->tmp_a64[s->tmp_a64_count++] = tcg_const_i64(0);
184}
185
Claudio Fontanad41620e2013-12-03 15:12:19 +0000186/* for accessing a register in 64 bit mode (r/w) */
Alexander Grafeeed5002013-12-03 15:12:18 +0000187static TCGv_i64 cpu_reg(DisasContext *s, int reg)
188{
189 if (reg == 31) {
190 return new_tmp_a64_zero(s);
191 } else {
192 return cpu_X[reg];
193 }
194}
195
Alexander Graf06905b52013-12-03 15:12:19 +0000196/* read a cpu register in 32bit/64bit mode to dst */
197static void read_cpu_reg(DisasContext *s, TCGv_i64 dst, int reg, int sf)
198{
199 if (reg == 31) {
200 tcg_gen_movi_i64(dst, 0);
201 } else if (sf) {
202 tcg_gen_mov_i64(dst, cpu_X[reg]);
203 } else { /* (!sf) */
204 tcg_gen_ext32u_i64(dst, cpu_X[reg]);
205 }
206}
207
Claudio Fontanad41620e2013-12-03 15:12:19 +0000208/* this matches the ARM target semantic for flag variables,
209 but it's not optimal for Aarch64. */
210static inline void gen_logic_CC(int sf, TCGv_i64 result)
211{
212 if (sf) {
213 TCGv_i64 flag = tcg_temp_new_i64();
214 tcg_gen_setcondi_i64(TCG_COND_NE, flag, result, 0);
215 tcg_gen_trunc_i64_i32(cpu_ZF, flag);
216
217 tcg_gen_shri_i64(flag, result, 32);
218 tcg_gen_trunc_i64_i32(cpu_NF, flag);
219 tcg_temp_free_i64(flag);
220 } else {
221 tcg_gen_trunc_i64_i32(cpu_ZF, result);
222 tcg_gen_trunc_i64_i32(cpu_NF, result);
223 }
224 tcg_gen_movi_i32(cpu_CF, 0);
225 tcg_gen_movi_i32(cpu_VF, 0);
226}
227
Claudio Fontanaea5ca532013-12-03 15:12:18 +0000228/*
229 * the instruction disassembly implemented here matches
230 * the instruction encoding classifications in chapter 3 (C3)
231 * of the ARM Architecture Reference Manual (DDI0487A_a)
232 */
233
Alexander Grafeeed5002013-12-03 15:12:18 +0000234/* C3.2.7 Unconditional branch (immediate)
235 * 31 30 26 25 0
236 * +----+-----------+-------------------------------------+
237 * | op | 0 0 1 0 1 | imm26 |
238 * +----+-----------+-------------------------------------+
239 */
Claudio Fontanaea5ca532013-12-03 15:12:18 +0000240static void disas_uncond_b_imm(DisasContext *s, uint32_t insn)
241{
Alexander Grafeeed5002013-12-03 15:12:18 +0000242 uint64_t addr = s->pc + sextract32(insn, 0, 26) * 4 - 4;
243
244 if (insn & (1 << 31)) {
245 /* C5.6.26 BL Branch with link */
246 tcg_gen_movi_i64(cpu_reg(s, 30), s->pc);
247 }
248
249 /* C5.6.20 B Branch / C5.6.26 BL Branch with link */
250 gen_goto_tb(s, 0, addr);
Claudio Fontanaea5ca532013-12-03 15:12:18 +0000251}
252
Alexander Graf06905b52013-12-03 15:12:19 +0000253/* C3.2.1 Compare & branch (immediate)
254 * 31 30 25 24 23 5 4 0
255 * +----+-------------+----+---------------------+--------+
256 * | sf | 0 1 1 0 1 0 | op | imm19 | Rt |
257 * +----+-------------+----+---------------------+--------+
258 */
Claudio Fontanaea5ca532013-12-03 15:12:18 +0000259static void disas_comp_b_imm(DisasContext *s, uint32_t insn)
260{
Alexander Graf06905b52013-12-03 15:12:19 +0000261 unsigned int sf, op, rt;
262 uint64_t addr;
263 int label_nomatch;
264 TCGv_i64 tcg_cmp;
265
266 sf = extract32(insn, 31, 1);
267 op = extract32(insn, 24, 1);
268 rt = extract32(insn, 0, 5);
269 addr = s->pc + sextract32(insn, 5, 19) * 4 - 4;
270
271 tcg_cmp = tcg_temp_new_i64();
272 read_cpu_reg(s, tcg_cmp, rt, sf);
273 label_nomatch = gen_new_label();
274
275 if (op) { /* CBNZ */
276 tcg_gen_brcondi_i64(TCG_COND_EQ, tcg_cmp, 0, label_nomatch);
277 } else { /* CBZ */
278 tcg_gen_brcondi_i64(TCG_COND_NE, tcg_cmp, 0, label_nomatch);
279 }
280
281 tcg_temp_free_i64(tcg_cmp);
282
283 gen_goto_tb(s, 0, addr);
284 gen_set_label(label_nomatch);
285 gen_goto_tb(s, 1, s->pc);
Claudio Fontanaea5ca532013-12-03 15:12:18 +0000286}
287
Alexander Grafee52d8c2013-12-03 15:12:19 +0000288/* C3.2.5 Test & branch (immediate)
289 * 31 30 25 24 23 19 18 5 4 0
290 * +----+-------------+----+-------+-------------+------+
291 * | b5 | 0 1 1 0 1 1 | op | b40 | imm14 | Rt |
292 * +----+-------------+----+-------+-------------+------+
293 */
Claudio Fontanaea5ca532013-12-03 15:12:18 +0000294static void disas_test_b_imm(DisasContext *s, uint32_t insn)
295{
Alexander Grafee52d8c2013-12-03 15:12:19 +0000296 unsigned int bit_pos, op, rt;
297 uint64_t addr;
298 int label_nomatch;
299 TCGv_i64 tcg_cmp;
300
301 bit_pos = (extract32(insn, 31, 1) << 5) | extract32(insn, 19, 5);
302 op = extract32(insn, 24, 1);
303 addr = s->pc + sextract32(insn, 5, 14) * 4 - 4;
304 rt = extract32(insn, 0, 5);
305
306 tcg_cmp = tcg_temp_new_i64();
307 tcg_gen_andi_i64(tcg_cmp, cpu_reg(s, rt), (1ULL << bit_pos));
308 label_nomatch = gen_new_label();
309 if (op) { /* TBNZ */
310 tcg_gen_brcondi_i64(TCG_COND_EQ, tcg_cmp, 0, label_nomatch);
311 } else { /* TBZ */
312 tcg_gen_brcondi_i64(TCG_COND_NE, tcg_cmp, 0, label_nomatch);
313 }
314 tcg_temp_free_i64(tcg_cmp);
315 gen_goto_tb(s, 0, addr);
316 gen_set_label(label_nomatch);
317 gen_goto_tb(s, 1, s->pc);
Claudio Fontanaea5ca532013-12-03 15:12:18 +0000318}
319
Alexander Grafd0deb6c2013-12-03 15:12:18 +0000320/* C3.2.2 / C5.6.19 Conditional branch (immediate)
321 * 31 25 24 23 5 4 3 0
322 * +---------------+----+---------------------+----+------+
323 * | 0 1 0 1 0 1 0 | o1 | imm19 | o0 | cond |
324 * +---------------+----+---------------------+----+------+
325 */
Claudio Fontanaea5ca532013-12-03 15:12:18 +0000326static void disas_cond_b_imm(DisasContext *s, uint32_t insn)
327{
Alexander Grafd0deb6c2013-12-03 15:12:18 +0000328 unsigned int cond;
329 uint64_t addr;
330
331 if ((insn & (1 << 4)) || (insn & (1 << 24))) {
332 unallocated_encoding(s);
333 return;
334 }
335 addr = s->pc + sextract32(insn, 5, 19) * 4 - 4;
336 cond = extract32(insn, 0, 4);
337
338 if (cond < 0x0e) {
339 /* genuinely conditional branches */
340 int label_nomatch = gen_new_label();
341 arm_gen_test_cc(cond ^ 1, label_nomatch);
342 gen_goto_tb(s, 0, addr);
343 gen_set_label(label_nomatch);
344 gen_goto_tb(s, 1, s->pc);
345 } else {
346 /* 0xe and 0xf are both "always" conditions */
347 gen_goto_tb(s, 0, addr);
348 }
Claudio Fontanaea5ca532013-12-03 15:12:18 +0000349}
350
Claudio Fontana20b3f312013-12-03 15:12:18 +0000351/* C5.6.68 HINT */
352static void handle_hint(DisasContext *s, uint32_t insn,
353 unsigned int op1, unsigned int op2, unsigned int crm)
354{
355 unsigned int selector = crm << 3 | op2;
356
357 if (op1 != 3) {
358 unallocated_encoding(s);
359 return;
360 }
361
362 switch (selector) {
363 case 0: /* NOP */
364 return;
365 case 1: /* YIELD */
366 case 2: /* WFE */
367 case 3: /* WFI */
368 case 4: /* SEV */
369 case 5: /* SEVL */
370 /* we treat all as NOP at least for now */
371 return;
372 default:
373 /* default specified as NOP equivalent */
374 return;
375 }
376}
377
378/* CLREX, DSB, DMB, ISB */
379static void handle_sync(DisasContext *s, uint32_t insn,
380 unsigned int op1, unsigned int op2, unsigned int crm)
381{
382 if (op1 != 3) {
383 unallocated_encoding(s);
384 return;
385 }
386
387 switch (op2) {
388 case 2: /* CLREX */
389 unsupported_encoding(s, insn);
390 return;
391 case 4: /* DSB */
392 case 5: /* DMB */
393 case 6: /* ISB */
394 /* We don't emulate caches so barriers are no-ops */
395 return;
396 default:
397 unallocated_encoding(s);
398 return;
399 }
400}
401
402/* C5.6.130 MSR (immediate) - move immediate to processor state field */
403static void handle_msr_i(DisasContext *s, uint32_t insn,
404 unsigned int op1, unsigned int op2, unsigned int crm)
Claudio Fontanaea5ca532013-12-03 15:12:18 +0000405{
406 unsupported_encoding(s, insn);
407}
408
Claudio Fontana20b3f312013-12-03 15:12:18 +0000409/* C5.6.204 SYS */
410static void handle_sys(DisasContext *s, uint32_t insn, unsigned int l,
411 unsigned int op1, unsigned int op2,
412 unsigned int crn, unsigned int crm, unsigned int rt)
413{
414 unsupported_encoding(s, insn);
415}
416
417/* C5.6.129 MRS - move from system register */
418static void handle_mrs(DisasContext *s, uint32_t insn, unsigned int op0,
419 unsigned int op1, unsigned int op2,
420 unsigned int crn, unsigned int crm, unsigned int rt)
421{
422 unsupported_encoding(s, insn);
423}
424
425/* C5.6.131 MSR (register) - move to system register */
426static void handle_msr(DisasContext *s, uint32_t insn, unsigned int op0,
427 unsigned int op1, unsigned int op2,
428 unsigned int crn, unsigned int crm, unsigned int rt)
429{
430 unsupported_encoding(s, insn);
431}
432
433/* C3.2.4 System */
434static void disas_system(DisasContext *s, uint32_t insn)
435{
436 /*
437 * 31 30 29 28 27 26 25 24 23 22 21 20 19 18 16 15 12 11 8 7 5 4 0
438 * 1 1 0 1 0 1 0 1 0 0 L op0 op1 CRn CRm op2 Rt
439 */
440 unsigned int l, op0, op1, crn, crm, op2, rt;
441 l = extract32(insn, 21, 1);
442 op0 = extract32(insn, 19, 2);
443 op1 = extract32(insn, 16, 3);
444 crn = extract32(insn, 12, 4);
445 crm = extract32(insn, 8, 4);
446 op2 = extract32(insn, 5, 3);
447 rt = extract32(insn, 0, 5);
448
449 if (op0 == 0) {
450 if (l || rt != 31) {
451 unallocated_encoding(s);
452 return;
453 }
454 switch (crn) {
455 case 2: /* C5.6.68 HINT */
456 handle_hint(s, insn, op1, op2, crm);
457 break;
458 case 3: /* CLREX, DSB, DMB, ISB */
459 handle_sync(s, insn, op1, op2, crm);
460 break;
461 case 4: /* C5.6.130 MSR (immediate) */
462 handle_msr_i(s, insn, op1, op2, crm);
463 break;
464 default:
465 unallocated_encoding(s);
466 break;
467 }
468 return;
469 }
470
471 if (op0 == 1) {
472 /* C5.6.204 SYS */
473 handle_sys(s, insn, l, op1, op2, crn, crm, rt);
474 } else if (l) { /* op0 > 1 */
475 /* C5.6.129 MRS - move from system register */
476 handle_mrs(s, insn, op0, op1, op2, crn, crm, rt);
477 } else {
478 /* C5.6.131 MSR (register) - move to system register */
479 handle_msr(s, insn, op0, op1, op2, crn, crm, rt);
480 }
481}
482
Claudio Fontanaea5ca532013-12-03 15:12:18 +0000483/* Exception generation */
484static void disas_exc(DisasContext *s, uint32_t insn)
485{
486 unsupported_encoding(s, insn);
487}
488
Alexander Graf37699832013-12-03 15:12:18 +0000489/* C3.2.7 Unconditional branch (register)
490 * 31 25 24 21 20 16 15 10 9 5 4 0
491 * +---------------+-------+-------+-------+------+-------+
492 * | 1 1 0 1 0 1 1 | opc | op2 | op3 | Rn | op4 |
493 * +---------------+-------+-------+-------+------+-------+
494 */
Claudio Fontanaea5ca532013-12-03 15:12:18 +0000495static void disas_uncond_b_reg(DisasContext *s, uint32_t insn)
496{
Alexander Graf37699832013-12-03 15:12:18 +0000497 unsigned int opc, op2, op3, rn, op4;
498
499 opc = extract32(insn, 21, 4);
500 op2 = extract32(insn, 16, 5);
501 op3 = extract32(insn, 10, 6);
502 rn = extract32(insn, 5, 5);
503 op4 = extract32(insn, 0, 5);
504
505 if (op4 != 0x0 || op3 != 0x0 || op2 != 0x1f) {
506 unallocated_encoding(s);
507 return;
508 }
509
510 switch (opc) {
511 case 0: /* BR */
512 case 2: /* RET */
513 break;
514 case 1: /* BLR */
515 tcg_gen_movi_i64(cpu_reg(s, 30), s->pc);
516 break;
517 case 4: /* ERET */
518 case 5: /* DRPS */
519 if (rn != 0x1f) {
520 unallocated_encoding(s);
521 } else {
522 unsupported_encoding(s, insn);
523 }
524 return;
525 default:
526 unallocated_encoding(s);
527 return;
528 }
529
530 tcg_gen_mov_i64(cpu_pc, cpu_reg(s, rn));
531 s->is_jmp = DISAS_JUMP;
Claudio Fontanaea5ca532013-12-03 15:12:18 +0000532}
533
534/* C3.2 Branches, exception generating and system instructions */
535static void disas_b_exc_sys(DisasContext *s, uint32_t insn)
536{
537 switch (extract32(insn, 25, 7)) {
538 case 0x0a: case 0x0b:
539 case 0x4a: case 0x4b: /* Unconditional branch (immediate) */
540 disas_uncond_b_imm(s, insn);
541 break;
542 case 0x1a: case 0x5a: /* Compare & branch (immediate) */
543 disas_comp_b_imm(s, insn);
544 break;
545 case 0x1b: case 0x5b: /* Test & branch (immediate) */
546 disas_test_b_imm(s, insn);
547 break;
548 case 0x2a: /* Conditional branch (immediate) */
549 disas_cond_b_imm(s, insn);
550 break;
551 case 0x6a: /* Exception generation / System */
552 if (insn & (1 << 24)) {
553 disas_system(s, insn);
554 } else {
555 disas_exc(s, insn);
556 }
557 break;
558 case 0x6b: /* Unconditional branch (register) */
559 disas_uncond_b_reg(s, insn);
560 break;
561 default:
562 unallocated_encoding(s);
563 break;
564 }
565}
566
567/* Load/store exclusive */
568static void disas_ldst_excl(DisasContext *s, uint32_t insn)
569{
570 unsupported_encoding(s, insn);
571}
572
573/* Load register (literal) */
574static void disas_ld_lit(DisasContext *s, uint32_t insn)
575{
576 unsupported_encoding(s, insn);
577}
578
579/* Load/store pair (all forms) */
580static void disas_ldst_pair(DisasContext *s, uint32_t insn)
581{
582 unsupported_encoding(s, insn);
583}
584
585/* Load/store register (all forms) */
586static void disas_ldst_reg(DisasContext *s, uint32_t insn)
587{
588 unsupported_encoding(s, insn);
589}
590
591/* AdvSIMD load/store multiple structures */
592static void disas_ldst_multiple_struct(DisasContext *s, uint32_t insn)
593{
594 unsupported_encoding(s, insn);
595}
596
597/* AdvSIMD load/store single structure */
598static void disas_ldst_single_struct(DisasContext *s, uint32_t insn)
599{
600 unsupported_encoding(s, insn);
601}
602
603/* C3.3 Loads and stores */
604static void disas_ldst(DisasContext *s, uint32_t insn)
605{
606 switch (extract32(insn, 24, 6)) {
607 case 0x08: /* Load/store exclusive */
608 disas_ldst_excl(s, insn);
609 break;
610 case 0x18: case 0x1c: /* Load register (literal) */
611 disas_ld_lit(s, insn);
612 break;
613 case 0x28: case 0x29:
614 case 0x2c: case 0x2d: /* Load/store pair (all forms) */
615 disas_ldst_pair(s, insn);
616 break;
617 case 0x38: case 0x39:
618 case 0x3c: case 0x3d: /* Load/store register (all forms) */
619 disas_ldst_reg(s, insn);
620 break;
621 case 0x0c: /* AdvSIMD load/store multiple structures */
622 disas_ldst_multiple_struct(s, insn);
623 break;
624 case 0x0d: /* AdvSIMD load/store single structure */
625 disas_ldst_single_struct(s, insn);
626 break;
627 default:
628 unallocated_encoding(s);
629 break;
630 }
631}
632
633/* PC-rel. addressing */
634static void disas_pc_rel_adr(DisasContext *s, uint32_t insn)
635{
636 unsupported_encoding(s, insn);
637}
638
639/* Add/subtract (immediate) */
640static void disas_add_sub_imm(DisasContext *s, uint32_t insn)
641{
642 unsupported_encoding(s, insn);
643}
644
645/* Logical (immediate) */
646static void disas_logic_imm(DisasContext *s, uint32_t insn)
647{
648 unsupported_encoding(s, insn);
649}
650
651/* Move wide (immediate) */
652static void disas_movw_imm(DisasContext *s, uint32_t insn)
653{
654 unsupported_encoding(s, insn);
655}
656
657/* Bitfield */
658static void disas_bitfield(DisasContext *s, uint32_t insn)
659{
660 unsupported_encoding(s, insn);
661}
662
663/* Extract */
664static void disas_extract(DisasContext *s, uint32_t insn)
665{
666 unsupported_encoding(s, insn);
667}
668
669/* C3.4 Data processing - immediate */
670static void disas_data_proc_imm(DisasContext *s, uint32_t insn)
671{
672 switch (extract32(insn, 23, 6)) {
673 case 0x20: case 0x21: /* PC-rel. addressing */
674 disas_pc_rel_adr(s, insn);
675 break;
676 case 0x22: case 0x23: /* Add/subtract (immediate) */
677 disas_add_sub_imm(s, insn);
678 break;
679 case 0x24: /* Logical (immediate) */
680 disas_logic_imm(s, insn);
681 break;
682 case 0x25: /* Move wide (immediate) */
683 disas_movw_imm(s, insn);
684 break;
685 case 0x26: /* Bitfield */
686 disas_bitfield(s, insn);
687 break;
688 case 0x27: /* Extract */
689 disas_extract(s, insn);
690 break;
691 default:
692 unallocated_encoding(s);
693 break;
694 }
695}
696
Claudio Fontanad41620e2013-12-03 15:12:19 +0000697/* shift a TCGv src by TCGv shift_amount, put result in dst. */
698static void shift_reg(TCGv_i64 dst, TCGv_i64 src, int sf,
699 enum a64_shift_type shift_type, TCGv_i64 shift_amount)
700{
701 switch (shift_type) {
702 case A64_SHIFT_TYPE_LSL:
703 tcg_gen_shl_i64(dst, src, shift_amount);
704 break;
705 case A64_SHIFT_TYPE_LSR:
706 tcg_gen_shr_i64(dst, src, shift_amount);
707 break;
708 case A64_SHIFT_TYPE_ASR:
709 if (!sf) {
710 tcg_gen_ext32s_i64(dst, src);
711 }
712 tcg_gen_sar_i64(dst, sf ? src : dst, shift_amount);
713 break;
714 case A64_SHIFT_TYPE_ROR:
715 if (sf) {
716 tcg_gen_rotr_i64(dst, src, shift_amount);
717 } else {
718 TCGv_i32 t0, t1;
719 t0 = tcg_temp_new_i32();
720 t1 = tcg_temp_new_i32();
721 tcg_gen_trunc_i64_i32(t0, src);
722 tcg_gen_trunc_i64_i32(t1, shift_amount);
723 tcg_gen_rotr_i32(t0, t0, t1);
724 tcg_gen_extu_i32_i64(dst, t0);
725 tcg_temp_free_i32(t0);
726 tcg_temp_free_i32(t1);
727 }
728 break;
729 default:
730 assert(FALSE); /* all shift types should be handled */
731 break;
732 }
733
734 if (!sf) { /* zero extend final result */
735 tcg_gen_ext32u_i64(dst, dst);
736 }
737}
738
739/* shift a TCGv src by immediate, put result in dst. */
740static void shift_reg_imm(TCGv_i64 dst, TCGv_i64 src, int sf,
741 enum a64_shift_type shift_type, unsigned int shift_i)
742{
743 shift_i = shift_i & (sf ? 63 : 31);
744
745 if (shift_i == 0) {
746 tcg_gen_mov_i64(dst, src);
747 } else {
748 TCGv_i64 shift_const;
749 shift_const = tcg_const_i64(shift_i);
750 shift_reg(dst, src, sf, shift_type, shift_const);
751 tcg_temp_free_i64(shift_const);
752 }
753}
754
755/* C3.5.10 Logical (shifted register) */
Claudio Fontanaea5ca532013-12-03 15:12:18 +0000756static void disas_logic_reg(DisasContext *s, uint32_t insn)
757{
Claudio Fontanad41620e2013-12-03 15:12:19 +0000758 /*
759 * 31 30 29 28 27 26 25 24 23 22 21 20 16 15 10 9 5 4 0
760 * sf opc 0 1 0 1 0 shift N Rm imm6 Rn Rd
761 */
762 TCGv_i64 tcg_rd, tcg_rn, tcg_rm;
763 unsigned int sf, opc, shift_type, invert, rm, shift_amount, rn, rd;
764 sf = (insn & (1 << 31)) ? 1 : 0;
765 opc = extract32(insn, 29, 2);
766 shift_type = extract32(insn, 22, 2);
767 invert = (insn & (1 << 21)) ? 1 : 0;
768 rm = extract32(insn, 16, 5);
769 shift_amount = extract32(insn, 10, 6);
770 rn = extract32(insn, 5, 5);
771 rd = extract32(insn, 0, 5);
772
773 if (!sf && (shift_amount & (1 << 5))) {
774 unallocated_encoding(s);
775 return;
776 }
777
778 tcg_rm = tcg_temp_new_i64();
779 read_cpu_reg(s, tcg_rm, rm, sf);
780
781 if (shift_amount) {
782 shift_reg_imm(tcg_rm, tcg_rm, sf,
783 shift_type, shift_amount);
784 }
785
786 if (invert) {
787 tcg_gen_not_i64(tcg_rm, tcg_rm);
788 /* we zero extend later on (!sf) */
789 }
790
791 tcg_rd = cpu_reg(s, rd);
792 tcg_rn = cpu_reg(s, rn);
793
794 switch (opc) {
795 case 0: /* AND, BIC */
796 case 3: /* ANDS, BICS */
797 tcg_gen_and_i64(tcg_rd, tcg_rn, tcg_rm);
798 break;
799 case 1: /* ORR, ORN */
800 tcg_gen_or_i64(tcg_rd, tcg_rn, tcg_rm);
801 break;
802 case 2: /* EOR, EON */
803 tcg_gen_xor_i64(tcg_rd, tcg_rn, tcg_rm);
804 break;
805 default:
806 assert(FALSE); /* must handle all in switch */
807 break;
808 }
809
810 if (!sf) {
811 tcg_gen_ext32u_i64(tcg_rd, tcg_rd);
812 }
813
814 if (opc == 3) {
815 gen_logic_CC(sf, tcg_rd);
816 }
817
818 tcg_temp_free_i64(tcg_rm);
Claudio Fontanaea5ca532013-12-03 15:12:18 +0000819}
820
821/* Add/subtract (extended register) */
822static void disas_add_sub_ext_reg(DisasContext *s, uint32_t insn)
823{
824 unsupported_encoding(s, insn);
825}
826
827/* Add/subtract (shifted register) */
828static void disas_add_sub_reg(DisasContext *s, uint32_t insn)
829{
830 unsupported_encoding(s, insn);
831}
832
833/* Data-processing (3 source) */
834static void disas_data_proc_3src(DisasContext *s, uint32_t insn)
835{
836 unsupported_encoding(s, insn);
837}
838
839/* Add/subtract (with carry) */
840static void disas_adc_sbc(DisasContext *s, uint32_t insn)
841{
842 unsupported_encoding(s, insn);
843}
844
845/* Conditional compare (immediate) */
846static void disas_cc_imm(DisasContext *s, uint32_t insn)
847{
848 unsupported_encoding(s, insn);
849}
850
851/* Conditional compare (register) */
852static void disas_cc_reg(DisasContext *s, uint32_t insn)
853{
854 unsupported_encoding(s, insn);
855}
856
Claudio Fontana926f3f32013-12-03 15:12:19 +0000857/* C3.5.6 Conditional select */
Claudio Fontanaea5ca532013-12-03 15:12:18 +0000858static void disas_cond_select(DisasContext *s, uint32_t insn)
859{
Claudio Fontana926f3f32013-12-03 15:12:19 +0000860 /*
861 * 31 30 29 28 27 26 25 24 23 22 21 20 16 15 12 11 10 9 5 4 0
862 * sf op S 1 1 0 1 0 1 0 0 Rm cond op2 Rn Rd
863 * [0]
864 * op -> else_inv, op2 -> else_inc
865 */
866 unsigned int sf, else_inv, rm, cond, else_inc, rn, rd;
867 TCGv_i64 tcg_rd;
868 if (extract32(insn, 21, 9) != 0x0d4 || (insn & (1 << 11))) {
869 unallocated_encoding(s);
870 return;
871 }
872 sf = (insn & (1 << 31)) ? 1 : 0;
873 else_inv = extract32(insn, 30, 1);
874 rm = extract32(insn, 16, 5);
875 cond = extract32(insn, 12, 4);
876 else_inc = extract32(insn, 10, 1);
877 rn = extract32(insn, 5, 5);
878 rd = extract32(insn, 0, 5);
879 tcg_rd = cpu_reg(s, rd);
880
881 if (cond >= 0x0e) { /* condition "always" */
882 read_cpu_reg(s, tcg_rd, rn, sf);
883 } else {
884 int label_nomatch, label_continue;
885 label_nomatch = gen_new_label();
886 label_continue = gen_new_label();
887
888 arm_gen_test_cc(cond ^ 1, label_nomatch);
889 /* match: */
890 read_cpu_reg(s, tcg_rd, rn, sf);
891 tcg_gen_br(label_continue);
892 /* nomatch: */
893 gen_set_label(label_nomatch);
894 read_cpu_reg(s, tcg_rd, rm, sf);
895 if (else_inv) {
896 tcg_gen_not_i64(tcg_rd, tcg_rd);
897 }
898 if (else_inc) {
899 tcg_gen_addi_i64(tcg_rd, tcg_rd, 1);
900 }
901 if (!sf) {
902 tcg_gen_ext32u_i64(tcg_rd, tcg_rd);
903 }
904 /* continue: */
905 gen_set_label(label_continue);
906 }
Claudio Fontanaea5ca532013-12-03 15:12:18 +0000907}
908
909/* Data-processing (1 source) */
910static void disas_data_proc_1src(DisasContext *s, uint32_t insn)
911{
912 unsupported_encoding(s, insn);
913}
914
915/* Data-processing (2 source) */
916static void disas_data_proc_2src(DisasContext *s, uint32_t insn)
917{
918 unsupported_encoding(s, insn);
919}
920
921/* C3.5 Data processing - register */
922static void disas_data_proc_reg(DisasContext *s, uint32_t insn)
923{
924 switch (extract32(insn, 24, 5)) {
925 case 0x0a: /* Logical (shifted register) */
926 disas_logic_reg(s, insn);
927 break;
928 case 0x0b: /* Add/subtract */
929 if (insn & (1 << 21)) { /* (extended register) */
930 disas_add_sub_ext_reg(s, insn);
931 } else {
932 disas_add_sub_reg(s, insn);
933 }
934 break;
935 case 0x1b: /* Data-processing (3 source) */
936 disas_data_proc_3src(s, insn);
937 break;
938 case 0x1a:
939 switch (extract32(insn, 21, 3)) {
940 case 0x0: /* Add/subtract (with carry) */
941 disas_adc_sbc(s, insn);
942 break;
943 case 0x2: /* Conditional compare */
944 if (insn & (1 << 11)) { /* (immediate) */
945 disas_cc_imm(s, insn);
946 } else { /* (register) */
947 disas_cc_reg(s, insn);
948 }
949 break;
950 case 0x4: /* Conditional select */
951 disas_cond_select(s, insn);
952 break;
953 case 0x6: /* Data-processing */
954 if (insn & (1 << 30)) { /* (1 source) */
955 disas_data_proc_1src(s, insn);
956 } else { /* (2 source) */
957 disas_data_proc_2src(s, insn);
958 }
959 break;
960 default:
961 unallocated_encoding(s);
962 break;
963 }
964 break;
965 default:
966 unallocated_encoding(s);
967 break;
968 }
969}
970
971/* C3.6 Data processing - SIMD and floating point */
972static void disas_data_proc_simd_fp(DisasContext *s, uint32_t insn)
973{
974 unsupported_encoding(s, insn);
975}
976
977/* C3.1 A64 instruction index by encoding */
Peter Maydell089a8d92013-12-03 15:26:18 +0000978static void disas_a64_insn(CPUARMState *env, DisasContext *s)
Alexander Graf14ade102013-09-03 20:12:10 +0100979{
980 uint32_t insn;
981
982 insn = arm_ldl_code(env, s->pc, s->bswap_code);
983 s->insn = insn;
984 s->pc += 4;
985
Claudio Fontanaea5ca532013-12-03 15:12:18 +0000986 switch (extract32(insn, 25, 4)) {
987 case 0x0: case 0x1: case 0x2: case 0x3: /* UNALLOCATED */
Alexander Graf14ade102013-09-03 20:12:10 +0100988 unallocated_encoding(s);
989 break;
Claudio Fontanaea5ca532013-12-03 15:12:18 +0000990 case 0x8: case 0x9: /* Data processing - immediate */
991 disas_data_proc_imm(s, insn);
992 break;
993 case 0xa: case 0xb: /* Branch, exception generation and system insns */
994 disas_b_exc_sys(s, insn);
995 break;
996 case 0x4:
997 case 0x6:
998 case 0xc:
999 case 0xe: /* Loads and stores */
1000 disas_ldst(s, insn);
1001 break;
1002 case 0x5:
1003 case 0xd: /* Data processing - register */
1004 disas_data_proc_reg(s, insn);
1005 break;
1006 case 0x7:
1007 case 0xf: /* Data processing - SIMD and floating point */
1008 disas_data_proc_simd_fp(s, insn);
1009 break;
1010 default:
1011 assert(FALSE); /* all 15 cases should be handled above */
1012 break;
Alexander Graf14ade102013-09-03 20:12:10 +01001013 }
Alexander Grafeeed5002013-12-03 15:12:18 +00001014
1015 /* if we allocated any temporaries, free them here */
1016 free_tmp_a64(s);
Peter Maydell089a8d92013-12-03 15:26:18 +00001017}
Alexander Graf14ade102013-09-03 20:12:10 +01001018
Peter Maydell089a8d92013-12-03 15:26:18 +00001019void gen_intermediate_code_internal_a64(ARMCPU *cpu,
1020 TranslationBlock *tb,
1021 bool search_pc)
1022{
1023 CPUState *cs = CPU(cpu);
1024 CPUARMState *env = &cpu->env;
1025 DisasContext dc1, *dc = &dc1;
1026 CPUBreakpoint *bp;
1027 uint16_t *gen_opc_end;
1028 int j, lj;
1029 target_ulong pc_start;
1030 target_ulong next_page_start;
1031 int num_insns;
1032 int max_insns;
1033
1034 pc_start = tb->pc;
1035
1036 dc->tb = tb;
1037
1038 gen_opc_end = tcg_ctx.gen_opc_buf + OPC_MAX_SIZE;
1039
1040 dc->is_jmp = DISAS_NEXT;
1041 dc->pc = pc_start;
1042 dc->singlestep_enabled = cs->singlestep_enabled;
1043 dc->condjmp = 0;
1044
1045 dc->aarch64 = 1;
Alexander Grafeeed5002013-12-03 15:12:18 +00001046 dc->tmp_a64_count = 0;
Peter Maydell089a8d92013-12-03 15:26:18 +00001047 dc->thumb = 0;
1048 dc->bswap_code = 0;
1049 dc->condexec_mask = 0;
1050 dc->condexec_cond = 0;
1051#if !defined(CONFIG_USER_ONLY)
1052 dc->user = 0;
1053#endif
1054 dc->vfp_enabled = 0;
1055 dc->vec_len = 0;
1056 dc->vec_stride = 0;
1057
1058 next_page_start = (pc_start & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE;
1059 lj = -1;
1060 num_insns = 0;
1061 max_insns = tb->cflags & CF_COUNT_MASK;
1062 if (max_insns == 0) {
1063 max_insns = CF_COUNT_MASK;
1064 }
1065
1066 gen_tb_start();
1067
1068 tcg_clear_temp_count();
1069
1070 do {
1071 if (unlikely(!QTAILQ_EMPTY(&env->breakpoints))) {
1072 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
1073 if (bp->pc == dc->pc) {
1074 gen_exception_insn(dc, 0, EXCP_DEBUG);
1075 /* Advance PC so that clearing the breakpoint will
1076 invalidate this TB. */
1077 dc->pc += 2;
1078 goto done_generating;
1079 }
1080 }
1081 }
1082
1083 if (search_pc) {
1084 j = tcg_ctx.gen_opc_ptr - tcg_ctx.gen_opc_buf;
1085 if (lj < j) {
1086 lj++;
1087 while (lj < j) {
1088 tcg_ctx.gen_opc_instr_start[lj++] = 0;
1089 }
1090 }
1091 tcg_ctx.gen_opc_pc[lj] = dc->pc;
1092 tcg_ctx.gen_opc_instr_start[lj] = 1;
1093 tcg_ctx.gen_opc_icount[lj] = num_insns;
1094 }
1095
1096 if (num_insns + 1 == max_insns && (tb->cflags & CF_LAST_IO)) {
1097 gen_io_start();
1098 }
1099
1100 if (unlikely(qemu_loglevel_mask(CPU_LOG_TB_OP | CPU_LOG_TB_OP_OPT))) {
1101 tcg_gen_debug_insn_start(dc->pc);
1102 }
1103
1104 disas_a64_insn(env, dc);
1105
1106 if (tcg_check_temp_count()) {
1107 fprintf(stderr, "TCG temporary leak before "TARGET_FMT_lx"\n",
1108 dc->pc);
1109 }
1110
1111 /* Translation stops when a conditional branch is encountered.
1112 * Otherwise the subsequent code could get translated several times.
1113 * Also stop translation when a page boundary is reached. This
1114 * ensures prefetch aborts occur at the right place.
1115 */
1116 num_insns++;
1117 } while (!dc->is_jmp && tcg_ctx.gen_opc_ptr < gen_opc_end &&
1118 !cs->singlestep_enabled &&
1119 !singlestep &&
1120 dc->pc < next_page_start &&
1121 num_insns < max_insns);
1122
1123 if (tb->cflags & CF_LAST_IO) {
1124 gen_io_end();
1125 }
1126
1127 if (unlikely(cs->singlestep_enabled) && dc->is_jmp != DISAS_EXC) {
1128 /* Note that this means single stepping WFI doesn't halt the CPU.
1129 * For conditional branch insns this is harmless unreachable code as
1130 * gen_goto_tb() has already handled emitting the debug exception
1131 * (and thus a tb-jump is not possible when singlestepping).
1132 */
1133 assert(dc->is_jmp != DISAS_TB_JUMP);
1134 if (dc->is_jmp != DISAS_JUMP) {
1135 gen_a64_set_pc_im(dc->pc);
1136 }
1137 gen_exception(EXCP_DEBUG);
1138 } else {
1139 switch (dc->is_jmp) {
1140 case DISAS_NEXT:
1141 gen_goto_tb(dc, 1, dc->pc);
1142 break;
1143 default:
1144 case DISAS_JUMP:
1145 case DISAS_UPDATE:
1146 /* indicate that the hash table must be used to find the next TB */
1147 tcg_gen_exit_tb(0);
1148 break;
1149 case DISAS_TB_JUMP:
1150 case DISAS_EXC:
1151 case DISAS_SWI:
1152 break;
1153 case DISAS_WFI:
1154 /* This is a special case because we don't want to just halt the CPU
1155 * if trying to debug across a WFI.
1156 */
1157 gen_helper_wfi(cpu_env);
1158 break;
1159 }
1160 }
1161
1162done_generating:
1163 gen_tb_end(tb, num_insns);
1164 *tcg_ctx.gen_opc_ptr = INDEX_op_end;
1165
1166#ifdef DEBUG_DISAS
1167 if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)) {
1168 qemu_log("----------------\n");
1169 qemu_log("IN: %s\n", lookup_symbol(pc_start));
1170 log_target_disas(env, pc_start, dc->pc - pc_start,
1171 dc->thumb | (dc->bswap_code << 1));
1172 qemu_log("\n");
1173 }
1174#endif
1175 if (search_pc) {
1176 j = tcg_ctx.gen_opc_ptr - tcg_ctx.gen_opc_buf;
1177 lj++;
1178 while (lj <= j) {
1179 tcg_ctx.gen_opc_instr_start[lj++] = 0;
1180 }
1181 } else {
1182 tb->size = dc->pc - pc_start;
1183 tb->icount = num_insns;
Alexander Graf14ade102013-09-03 20:12:10 +01001184 }
1185}