blob: 2672eae7c8a3e69bae9f83e0d83f0f64e9c8d13f [file] [log] [blame]
pbrooke6e59062006-10-22 00:18:54 +00001/*
2 * m68k virtual CPU header
ths5fafdf22007-09-16 21:08:06 +00003 *
pbrook06338792007-05-23 19:58:11 +00004 * Copyright (c) 2005-2007 CodeSourcery
pbrooke6e59062006-10-22 00:18:54 +00005 * Written by Paul Brook
6 *
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
10 * version 2 of the License, or (at your option) any later version.
11 *
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * General Public License for more details.
16 *
17 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000018 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
pbrooke6e59062006-10-22 00:18:54 +000019 */
20#ifndef CPU_M68K_H
21#define CPU_M68K_H
22
23#define TARGET_LONG_BITS 32
24
Andreas Färber9349b4f2012-03-14 01:38:32 +010025#define CPUArchState struct CPUM68KState
pbrookc2764712009-03-07 15:24:59 +000026
Stefan Weil3aef4812012-02-01 20:55:18 +010027#include "config.h"
Stefan Weil9a78eea2010-10-22 23:03:33 +020028#include "qemu-common.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010029#include "exec/cpu-defs.h"
pbrooke6e59062006-10-22 00:18:54 +000030
Paolo Bonzini6b4c3052012-10-24 13:12:00 +020031#include "fpu/softfloat.h"
pbrooke6e59062006-10-22 00:18:54 +000032
33#define MAX_QREGS 32
34
35#define TARGET_HAS_ICE 1
36
ths9042c0e2006-12-23 14:18:40 +000037#define ELF_MACHINE EM_68K
38
pbrooke6e59062006-10-22 00:18:54 +000039#define EXCP_ACCESS 2 /* Access (MMU) error. */
40#define EXCP_ADDRESS 3 /* Address error. */
41#define EXCP_ILLEGAL 4 /* Illegal instruction. */
42#define EXCP_DIV0 5 /* Divide by zero */
43#define EXCP_PRIVILEGE 8 /* Privilege violation. */
44#define EXCP_TRACE 9
45#define EXCP_LINEA 10 /* Unimplemented line-A (MAC) opcode. */
46#define EXCP_LINEF 11 /* Unimplemented line-F (FPU) opcode. */
47#define EXCP_DEBUGNBP 12 /* Non-breakpoint debug interrupt. */
48#define EXCP_DEBEGBP 13 /* Breakpoint debug interrupt. */
49#define EXCP_FORMAT 14 /* RTE format error. */
50#define EXCP_UNINITIALIZED 15
51#define EXCP_TRAP0 32 /* User trap #0. */
52#define EXCP_TRAP15 47 /* User trap #15. */
53#define EXCP_UNSUPPORTED 61
54#define EXCP_ICE 13
55
pbrook06338792007-05-23 19:58:11 +000056#define EXCP_RTE 0x100
pbrooka87295e2007-05-26 15:09:38 +000057#define EXCP_HALT_INSN 0x101
pbrook06338792007-05-23 19:58:11 +000058
j_mayer6ebbf392007-10-14 07:07:08 +000059#define NB_MMU_MODES 2
60
pbrooke6e59062006-10-22 00:18:54 +000061typedef struct CPUM68KState {
62 uint32_t dregs[8];
63 uint32_t aregs[8];
64 uint32_t pc;
65 uint32_t sr;
66
pbrook20dcee92007-06-03 11:13:39 +000067 /* SSP and USP. The current_sp is stored in aregs[7], the other here. */
68 int current_sp;
69 uint32_t sp[2];
70
pbrooke6e59062006-10-22 00:18:54 +000071 /* Condition flags. */
72 uint32_t cc_op;
73 uint32_t cc_dest;
74 uint32_t cc_src;
75 uint32_t cc_x;
76
77 float64 fregs[8];
78 float64 fp_result;
79 uint32_t fpcr;
80 uint32_t fpsr;
81 float_status fp_status;
82
pbrookacf930a2007-05-29 14:57:59 +000083 uint64_t mactmp;
84 /* EMAC Hardware deals with 48-bit values composed of one 32-bit and
85 two 8-bit parts. We store a single 64-bit value and
86 rearrange/extend this when changing modes. */
87 uint64_t macc[4];
88 uint32_t macsr;
89 uint32_t mac_mask;
90
pbrooke6e59062006-10-22 00:18:54 +000091 /* Temporary storage for DIV helpers. */
92 uint32_t div1;
93 uint32_t div2;
ths3b46e622007-09-17 08:09:54 +000094
pbrooke6e59062006-10-22 00:18:54 +000095 /* MMU status. */
96 struct {
97 uint32_t ar;
98 } mmu;
pbrook06338792007-05-23 19:58:11 +000099
100 /* Control registers. */
101 uint32_t vbr;
102 uint32_t mbar;
103 uint32_t rambar0;
pbrook20dcee92007-06-03 11:13:39 +0000104 uint32_t cacr;
pbrook06338792007-05-23 19:58:11 +0000105
pbrook06338792007-05-23 19:58:11 +0000106 int pending_vector;
107 int pending_level;
pbrooke6e59062006-10-22 00:18:54 +0000108
109 uint32_t qregs[MAX_QREGS];
110
111 CPU_COMMON
bellardaaed9092007-11-10 15:15:54 +0000112
113 uint32_t features;
pbrooke6e59062006-10-22 00:18:54 +0000114} CPUM68KState;
115
Andreas Färberb9e7a232012-04-15 00:35:50 +0200116#include "cpu-qom.h"
117
pbrooke1f38082008-05-24 22:29:16 +0000118void m68k_tcg_init(void);
Andreas Färber6d1bbc62013-01-05 15:15:30 +0100119void m68k_cpu_init_gdb(M68kCPU *cpu);
Andreas Färberc7937d92013-01-18 14:03:58 +0100120M68kCPU *cpu_m68k_init(const char *cpu_model);
pbrooke6e59062006-10-22 00:18:54 +0000121int cpu_m68k_exec(CPUM68KState *s);
Andreas Färber2b3e3cf2012-03-14 01:38:22 +0100122void do_interrupt(CPUM68KState *env1);
123void do_interrupt_m68k_hardirq(CPUM68KState *env1);
pbrooke6e59062006-10-22 00:18:54 +0000124/* you can call this signal handler from your SIGBUS and SIGSEGV
125 signal handlers to inform the virtual CPU of exceptions. non zero
126 is returned if the signal was handled by the virtual CPU. */
ths5fafdf22007-09-16 21:08:06 +0000127int cpu_m68k_signal_handler(int host_signum, void *pinfo,
pbrooke6e59062006-10-22 00:18:54 +0000128 void *puc);
129void cpu_m68k_flush_flags(CPUM68KState *, int);
130
131enum {
132 CC_OP_DYNAMIC, /* Use env->cc_op */
133 CC_OP_FLAGS, /* CC_DEST = CVZN, CC_SRC = unused */
134 CC_OP_LOGIC, /* CC_DEST = result, CC_SRC = unused */
135 CC_OP_ADD, /* CC_DEST = result, CC_SRC = source */
136 CC_OP_SUB, /* CC_DEST = result, CC_SRC = source */
137 CC_OP_CMPB, /* CC_DEST = result, CC_SRC = source */
138 CC_OP_CMPW, /* CC_DEST = result, CC_SRC = source */
139 CC_OP_ADDX, /* CC_DEST = result, CC_SRC = source */
140 CC_OP_SUBX, /* CC_DEST = result, CC_SRC = source */
pbrooke1f38082008-05-24 22:29:16 +0000141 CC_OP_SHIFT, /* CC_DEST = result, CC_SRC = carry */
pbrooke6e59062006-10-22 00:18:54 +0000142};
143
144#define CCF_C 0x01
145#define CCF_V 0x02
146#define CCF_Z 0x04
147#define CCF_N 0x08
pbrook06338792007-05-23 19:58:11 +0000148#define CCF_X 0x10
149
150#define SR_I_SHIFT 8
151#define SR_I 0x0700
152#define SR_M 0x1000
153#define SR_S 0x2000
154#define SR_T 0x8000
pbrooke6e59062006-10-22 00:18:54 +0000155
pbrook20dcee92007-06-03 11:13:39 +0000156#define M68K_SSP 0
157#define M68K_USP 1
158
159/* CACR fields are implementation defined, but some bits are common. */
160#define M68K_CACR_EUSP 0x10
161
pbrookacf930a2007-05-29 14:57:59 +0000162#define MACSR_PAV0 0x100
163#define MACSR_OMC 0x080
164#define MACSR_SU 0x040
165#define MACSR_FI 0x020
166#define MACSR_RT 0x010
167#define MACSR_N 0x008
168#define MACSR_Z 0x004
169#define MACSR_V 0x002
170#define MACSR_EV 0x001
171
Andreas Färbercb3fb382013-01-18 14:20:52 +0100172void m68k_set_irq_level(M68kCPU *cpu, int level, uint8_t vector);
pbrookacf930a2007-05-29 14:57:59 +0000173void m68k_set_macsr(CPUM68KState *env, uint32_t val);
pbrook20dcee92007-06-03 11:13:39 +0000174void m68k_switch_sp(CPUM68KState *env);
pbrooke6e59062006-10-22 00:18:54 +0000175
176#define M68K_FPCR_PREC (1 << 6)
177
pbrooka87295e2007-05-26 15:09:38 +0000178void do_m68k_semihosting(CPUM68KState *env, int nr);
179
pbrookd315c882007-06-03 12:35:08 +0000180/* There are 4 ColdFire core ISA revisions: A, A+, B and C.
181 Each feature covers the subset of instructions common to the
182 ISA revisions mentioned. */
183
pbrook0402f762007-05-26 16:52:21 +0000184enum m68k_features {
185 M68K_FEATURE_CF_ISA_A,
pbrookd315c882007-06-03 12:35:08 +0000186 M68K_FEATURE_CF_ISA_B, /* (ISA B or C). */
187 M68K_FEATURE_CF_ISA_APLUSC, /* BIT/BITREV, FF1, STRLDSR (ISA A+ or C). */
188 M68K_FEATURE_BRAL, /* Long unconditional branch. (ISA A+ or B). */
pbrook0402f762007-05-26 16:52:21 +0000189 M68K_FEATURE_CF_FPU,
190 M68K_FEATURE_CF_MAC,
191 M68K_FEATURE_CF_EMAC,
pbrookd315c882007-06-03 12:35:08 +0000192 M68K_FEATURE_CF_EMAC_B, /* Revision B EMAC (dual accumulate). */
193 M68K_FEATURE_USP, /* User Stack Pointer. (ISA A+, B or C). */
pbrooke6dbd3b2007-05-26 21:16:48 +0000194 M68K_FEATURE_EXT_FULL, /* 68020+ full extension word. */
195 M68K_FEATURE_WORD_INDEX /* word sized address index registers. */
pbrook0402f762007-05-26 16:52:21 +0000196};
197
198static inline int m68k_feature(CPUM68KState *env, int feature)
199{
200 return (env->features & (1u << feature)) != 0;
201}
202
Stefan Weil9a78eea2010-10-22 23:03:33 +0200203void m68k_cpu_list(FILE *f, fprintf_function cpu_fprintf);
Laurent Vivier009a4352009-05-09 22:21:39 +0200204
pbrook0402f762007-05-26 16:52:21 +0000205void register_m68k_insns (CPUM68KState *env);
206
pbrooke6e59062006-10-22 00:18:54 +0000207#ifdef CONFIG_USER_ONLY
208/* Linux uses 8k pages. */
209#define TARGET_PAGE_BITS 13
210#else
ths5fafdf22007-09-16 21:08:06 +0000211/* Smallest TLB entry size is 1k. */
pbrooke6e59062006-10-22 00:18:54 +0000212#define TARGET_PAGE_BITS 10
213#endif
ths9467d442007-06-03 21:02:38 +0000214
Richard Henderson52705892010-03-10 14:33:23 -0800215#define TARGET_PHYS_ADDR_SPACE_BITS 32
216#define TARGET_VIRT_ADDR_SPACE_BITS 32
217
Andreas Färberc7937d92013-01-18 14:03:58 +0100218static inline CPUM68KState *cpu_init(const char *cpu_model)
219{
220 M68kCPU *cpu = cpu_m68k_init(cpu_model);
221 if (cpu == NULL) {
222 return NULL;
223 }
224 return &cpu->env;
225}
226
ths9467d442007-06-03 21:02:38 +0000227#define cpu_exec cpu_m68k_exec
228#define cpu_gen_code cpu_m68k_gen_code
229#define cpu_signal_handler cpu_m68k_signal_handler
Laurent Vivier009a4352009-05-09 22:21:39 +0200230#define cpu_list m68k_cpu_list
ths9467d442007-06-03 21:02:38 +0000231
j_mayer6ebbf392007-10-14 07:07:08 +0000232/* MMU modes definitions */
233#define MMU_MODE0_SUFFIX _kernel
234#define MMU_MODE1_SUFFIX _user
235#define MMU_USER_IDX 1
Andreas Färber2b3e3cf2012-03-14 01:38:22 +0100236static inline int cpu_mmu_index (CPUM68KState *env)
j_mayer6ebbf392007-10-14 07:07:08 +0000237{
238 return (env->sr & SR_S) == 0 ? 1 : 0;
239}
240
Andreas Färber2b3e3cf2012-03-14 01:38:22 +0100241int cpu_m68k_handle_mmu_fault(CPUM68KState *env, target_ulong address, int rw,
Blue Swirl97b348e2011-08-01 16:12:17 +0000242 int mmu_idx);
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700243#define cpu_handle_mmu_fault cpu_m68k_handle_mmu_fault
aurel32aaedd1f2009-03-07 21:48:08 +0000244
pbrook6e68e072008-05-30 17:22:15 +0000245#if defined(CONFIG_USER_ONLY)
Andreas Färber2b3e3cf2012-03-14 01:38:22 +0100246static inline void cpu_clone_regs(CPUM68KState *env, target_ulong newsp)
pbrook6e68e072008-05-30 17:22:15 +0000247{
pbrookf8ed7072008-05-30 17:54:15 +0000248 if (newsp)
pbrook6e68e072008-05-30 17:22:15 +0000249 env->aregs[7] = newsp;
250 env->dregs[0] = 0;
251}
252#endif
253
Paolo Bonzini022c62c2012-12-17 18:19:49 +0100254#include "exec/cpu-all.h"
aliguori622ed362008-11-18 19:36:03 +0000255
Andreas Färber2b3e3cf2012-03-14 01:38:22 +0100256static inline void cpu_get_tb_cpu_state(CPUM68KState *env, target_ulong *pc,
aliguori6b917542008-11-18 19:46:41 +0000257 target_ulong *cs_base, int *flags)
258{
259 *pc = env->pc;
260 *cs_base = 0;
261 *flags = (env->fpcr & M68K_FPCR_PREC) /* Bit 6 */
262 | (env->sr & SR_S) /* Bit 13 */
263 | ((env->macsr >> 4) & 0xf); /* Bits 0-3 */
264}
265
Andreas Färber3993c6b2012-05-03 06:43:49 +0200266static inline bool cpu_has_work(CPUState *cpu)
Blue Swirlf081c762011-05-21 07:10:23 +0000267{
Andreas Färber3993c6b2012-05-03 06:43:49 +0200268 CPUM68KState *env = &M68K_CPU(cpu)->env;
269
Blue Swirlf081c762011-05-21 07:10:23 +0000270 return env->interrupt_request & CPU_INTERRUPT_HARD;
271}
272
Paolo Bonzini022c62c2012-12-17 18:19:49 +0100273#include "exec/exec-all.h"
Blue Swirlf081c762011-05-21 07:10:23 +0000274
Andreas Färber2b3e3cf2012-03-14 01:38:22 +0100275static inline void cpu_pc_from_tb(CPUM68KState *env, TranslationBlock *tb)
Blue Swirlf081c762011-05-21 07:10:23 +0000276{
277 env->pc = tb->pc;
278}
279
pbrooke6e59062006-10-22 00:18:54 +0000280#endif