blob: afeaca7f1df8d1f372c4b1a7962c47c78413c556 [file] [log] [blame]
bellarde3c26132006-07-04 11:33:00 +00001/*
2 * QEMU AMD PC-Net II (Am79C970A) emulation
ths5fafdf22007-09-16 21:08:06 +00003 *
bellarde3c26132006-07-04 11:33:00 +00004 * Copyright (c) 2004 Antony T Curtis
ths5fafdf22007-09-16 21:08:06 +00005 *
bellarde3c26132006-07-04 11:33:00 +00006 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
ths5fafdf22007-09-16 21:08:06 +000024
bellarde3c26132006-07-04 11:33:00 +000025/* This software was written to be compatible with the specification:
26 * AMD Am79C970A PCnet-PCI II Ethernet Controller Data-Sheet
27 * AMD Publication# 19436 Rev:E Amendment/0 Issue Date: June 2000
28 */
ths5fafdf22007-09-16 21:08:06 +000029
bellard91cc0292006-09-03 16:07:02 +000030/*
31 * On Sparc32, this is the Lance (Am7990) part of chip STP2000 (Master I/O), also
32 * produced as NCR89C100. See
33 * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt
34 * and
35 * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR92C990.txt
36 */
37
Paul Brook9d07d752009-05-14 22:35:07 +010038#include "sysbus.h"
pbrook87ecb682007-11-17 17:14:51 +000039#include "pci.h"
40#include "net.h"
41#include "qemu-timer.h"
aurel32841c26a2008-09-04 04:35:20 +000042#include "qemu_socket.h"
bellarde3c26132006-07-04 11:33:00 +000043
bellarde3c26132006-07-04 11:33:00 +000044//#define PCNET_DEBUG
45//#define PCNET_DEBUG_IO
46//#define PCNET_DEBUG_BCR
47//#define PCNET_DEBUG_CSR
48//#define PCNET_DEBUG_RMD
49//#define PCNET_DEBUG_TMD
50//#define PCNET_DEBUG_MATCH
51
52
53#define PCNET_IOPORT_SIZE 0x20
54#define PCNET_PNPMMIO_SIZE 0x20
55
aurel3289b190a2008-09-02 16:18:46 +000056#define PCNET_LOOPTEST_CRC 1
57#define PCNET_LOOPTEST_NOCRC 2
58
bellarde3c26132006-07-04 11:33:00 +000059
60typedef struct PCNetState_st PCNetState;
61
62struct PCNetState_st {
bellarde3c26132006-07-04 11:33:00 +000063 VLANClientState *vc;
Paul Brook9d07d752009-05-14 22:35:07 +010064 uint8_t macaddr[6];
bellarde3c26132006-07-04 11:33:00 +000065 QEMUTimer *poll_timer;
Paul Brook9d07d752009-05-14 22:35:07 +010066 int rap, isr, lnkst;
bellard91cc0292006-09-03 16:07:02 +000067 uint32_t rdra, tdra;
bellarde3c26132006-07-04 11:33:00 +000068 uint8_t prom[16];
69 uint16_t csr[128];
70 uint16_t bcr[32];
71 uint64_t timer;
Jan Kiszkaefb56cf2009-10-07 18:19:40 +020072 int mmio_index, xmit_pos;
bellarde3c26132006-07-04 11:33:00 +000073 uint8_t buffer[4096];
bellardec607da2006-07-13 23:25:11 +000074 int tx_busy;
pbrookd537cf62007-04-07 18:14:41 +000075 qemu_irq irq;
Anthony Liguoric227f092009-10-01 16:12:16 -050076 void (*phys_mem_read)(void *dma_opaque, target_phys_addr_t addr,
bellard9b94dc32006-09-03 19:48:17 +000077 uint8_t *buf, int len, int do_bswap);
Anthony Liguoric227f092009-10-01 16:12:16 -050078 void (*phys_mem_write)(void *dma_opaque, target_phys_addr_t addr,
bellard9b94dc32006-09-03 19:48:17 +000079 uint8_t *buf, int len, int do_bswap);
bellard91cc0292006-09-03 16:07:02 +000080 void *dma_opaque;
aurel3289b190a2008-09-02 16:18:46 +000081 int looptest;
bellarde3c26132006-07-04 11:33:00 +000082};
83
Paul Brook9d07d752009-05-14 22:35:07 +010084typedef struct {
85 PCIDevice pci_dev;
86 PCNetState state;
87} PCIPCNetState;
88
89typedef struct {
90 SysBusDevice busdev;
91 PCNetState state;
92} SysBusPCNetState;
93
bellard219fb122006-07-04 21:42:10 +000094struct qemu_ether_header {
95 uint8_t ether_dhost[6];
96 uint8_t ether_shost[6];
97 uint16_t ether_type;
98};
99
bellarde3c26132006-07-04 11:33:00 +0000100/* BUS CONFIGURATION REGISTERS */
101#define BCR_MSRDA 0
102#define BCR_MSWRA 1
103#define BCR_MC 2
104#define BCR_LNKST 4
105#define BCR_LED1 5
106#define BCR_LED2 6
107#define BCR_LED3 7
108#define BCR_FDC 9
109#define BCR_BSBC 18
110#define BCR_EECAS 19
111#define BCR_SWS 20
112#define BCR_PLAT 22
113
114#define BCR_DWIO(S) !!((S)->bcr[BCR_BSBC] & 0x0080)
115#define BCR_SSIZE32(S) !!((S)->bcr[BCR_SWS ] & 0x0100)
116#define BCR_SWSTYLE(S) ((S)->bcr[BCR_SWS ] & 0x00FF)
117
118#define CSR_INIT(S) !!(((S)->csr[0])&0x0001)
119#define CSR_STRT(S) !!(((S)->csr[0])&0x0002)
120#define CSR_STOP(S) !!(((S)->csr[0])&0x0004)
121#define CSR_TDMD(S) !!(((S)->csr[0])&0x0008)
122#define CSR_TXON(S) !!(((S)->csr[0])&0x0010)
123#define CSR_RXON(S) !!(((S)->csr[0])&0x0020)
124#define CSR_INEA(S) !!(((S)->csr[0])&0x0040)
bellard9b94dc32006-09-03 19:48:17 +0000125#define CSR_BSWP(S) !!(((S)->csr[3])&0x0004)
bellarde3c26132006-07-04 11:33:00 +0000126#define CSR_LAPPEN(S) !!(((S)->csr[3])&0x0020)
127#define CSR_DXSUFLO(S) !!(((S)->csr[3])&0x0040)
128#define CSR_ASTRP_RCV(S) !!(((S)->csr[4])&0x0800)
129#define CSR_DPOLL(S) !!(((S)->csr[4])&0x1000)
130#define CSR_SPND(S) !!(((S)->csr[5])&0x0001)
131#define CSR_LTINTEN(S) !!(((S)->csr[5])&0x4000)
132#define CSR_TOKINTD(S) !!(((S)->csr[5])&0x8000)
133#define CSR_DRX(S) !!(((S)->csr[15])&0x0001)
134#define CSR_DTX(S) !!(((S)->csr[15])&0x0002)
135#define CSR_LOOP(S) !!(((S)->csr[15])&0x0004)
aurel3289b190a2008-09-02 16:18:46 +0000136#define CSR_DXMTFCS(S) !!(((S)->csr[15])&0x0008)
bellarde3c26132006-07-04 11:33:00 +0000137#define CSR_DRCVPA(S) !!(((S)->csr[15])&0x2000)
138#define CSR_DRCVBC(S) !!(((S)->csr[15])&0x4000)
139#define CSR_PROM(S) !!(((S)->csr[15])&0x8000)
140
141#define CSR_CRBC(S) ((S)->csr[40])
142#define CSR_CRST(S) ((S)->csr[41])
143#define CSR_CXBC(S) ((S)->csr[42])
144#define CSR_CXST(S) ((S)->csr[43])
145#define CSR_NRBC(S) ((S)->csr[44])
146#define CSR_NRST(S) ((S)->csr[45])
147#define CSR_POLL(S) ((S)->csr[46])
148#define CSR_PINT(S) ((S)->csr[47])
149#define CSR_RCVRC(S) ((S)->csr[72])
150#define CSR_XMTRC(S) ((S)->csr[74])
151#define CSR_RCVRL(S) ((S)->csr[76])
152#define CSR_XMTRL(S) ((S)->csr[78])
153#define CSR_MISSC(S) ((S)->csr[112])
154
155#define CSR_IADR(S) ((S)->csr[ 1] | ((S)->csr[ 2] << 16))
156#define CSR_CRBA(S) ((S)->csr[18] | ((S)->csr[19] << 16))
157#define CSR_CXBA(S) ((S)->csr[20] | ((S)->csr[21] << 16))
158#define CSR_NRBA(S) ((S)->csr[22] | ((S)->csr[23] << 16))
159#define CSR_BADR(S) ((S)->csr[24] | ((S)->csr[25] << 16))
160#define CSR_NRDA(S) ((S)->csr[26] | ((S)->csr[27] << 16))
161#define CSR_CRDA(S) ((S)->csr[28] | ((S)->csr[29] << 16))
162#define CSR_BADX(S) ((S)->csr[30] | ((S)->csr[31] << 16))
163#define CSR_NXDA(S) ((S)->csr[32] | ((S)->csr[33] << 16))
164#define CSR_CXDA(S) ((S)->csr[34] | ((S)->csr[35] << 16))
165#define CSR_NNRD(S) ((S)->csr[36] | ((S)->csr[37] << 16))
166#define CSR_NNXD(S) ((S)->csr[38] | ((S)->csr[39] << 16))
167#define CSR_PXDA(S) ((S)->csr[60] | ((S)->csr[61] << 16))
168#define CSR_NXBA(S) ((S)->csr[64] | ((S)->csr[65] << 16))
169
170#define PHYSADDR(S,A) \
171 (BCR_SSIZE32(S) ? (A) : (A) | ((0xff00 & (uint32_t)(s)->csr[2])<<16))
172
173struct pcnet_initblk16 {
174 uint16_t mode;
bellard91cc0292006-09-03 16:07:02 +0000175 uint16_t padr[3];
176 uint16_t ladrf[4];
177 uint32_t rdra;
178 uint32_t tdra;
bellarde3c26132006-07-04 11:33:00 +0000179};
180
181struct pcnet_initblk32 {
182 uint16_t mode;
bellard91cc0292006-09-03 16:07:02 +0000183 uint8_t rlen;
184 uint8_t tlen;
185 uint16_t padr[3];
bellarde3c26132006-07-04 11:33:00 +0000186 uint16_t _res;
bellard91cc0292006-09-03 16:07:02 +0000187 uint16_t ladrf[4];
bellarde3c26132006-07-04 11:33:00 +0000188 uint32_t rdra;
189 uint32_t tdra;
190};
191
192struct pcnet_TMD {
ths6d2980f52007-03-06 18:56:13 +0000193 uint32_t tbadr;
194 int16_t length;
195 int16_t status;
196 uint32_t misc;
197 uint32_t res;
bellarde3c26132006-07-04 11:33:00 +0000198};
199
ths6d2980f52007-03-06 18:56:13 +0000200#define TMDL_BCNT_MASK 0x0fff
201#define TMDL_BCNT_SH 0
202#define TMDL_ONES_MASK 0xf000
203#define TMDL_ONES_SH 12
204
205#define TMDS_BPE_MASK 0x0080
206#define TMDS_BPE_SH 7
207#define TMDS_ENP_MASK 0x0100
208#define TMDS_ENP_SH 8
209#define TMDS_STP_MASK 0x0200
210#define TMDS_STP_SH 9
211#define TMDS_DEF_MASK 0x0400
212#define TMDS_DEF_SH 10
213#define TMDS_ONE_MASK 0x0800
214#define TMDS_ONE_SH 11
215#define TMDS_LTINT_MASK 0x1000
216#define TMDS_LTINT_SH 12
217#define TMDS_NOFCS_MASK 0x2000
218#define TMDS_NOFCS_SH 13
aurel3289b190a2008-09-02 16:18:46 +0000219#define TMDS_ADDFCS_MASK TMDS_NOFCS_MASK
220#define TMDS_ADDFCS_SH TMDS_NOFCS_SH
ths6d2980f52007-03-06 18:56:13 +0000221#define TMDS_ERR_MASK 0x4000
222#define TMDS_ERR_SH 14
223#define TMDS_OWN_MASK 0x8000
224#define TMDS_OWN_SH 15
225
226#define TMDM_TRC_MASK 0x0000000f
227#define TMDM_TRC_SH 0
228#define TMDM_TDR_MASK 0x03ff0000
229#define TMDM_TDR_SH 16
230#define TMDM_RTRY_MASK 0x04000000
231#define TMDM_RTRY_SH 26
232#define TMDM_LCAR_MASK 0x08000000
233#define TMDM_LCAR_SH 27
234#define TMDM_LCOL_MASK 0x10000000
235#define TMDM_LCOL_SH 28
236#define TMDM_EXDEF_MASK 0x20000000
237#define TMDM_EXDEF_SH 29
238#define TMDM_UFLO_MASK 0x40000000
239#define TMDM_UFLO_SH 30
240#define TMDM_BUFF_MASK 0x80000000
241#define TMDM_BUFF_SH 31
242
bellarde3c26132006-07-04 11:33:00 +0000243struct pcnet_RMD {
ths6d2980f52007-03-06 18:56:13 +0000244 uint32_t rbadr;
245 int16_t buf_length;
246 int16_t status;
247 uint32_t msg_length;
248 uint32_t res;
bellarde3c26132006-07-04 11:33:00 +0000249};
250
ths6d2980f52007-03-06 18:56:13 +0000251#define RMDL_BCNT_MASK 0x0fff
252#define RMDL_BCNT_SH 0
253#define RMDL_ONES_MASK 0xf000
254#define RMDL_ONES_SH 12
bellarde3c26132006-07-04 11:33:00 +0000255
ths6d2980f52007-03-06 18:56:13 +0000256#define RMDS_BAM_MASK 0x0010
257#define RMDS_BAM_SH 4
258#define RMDS_LFAM_MASK 0x0020
259#define RMDS_LFAM_SH 5
260#define RMDS_PAM_MASK 0x0040
261#define RMDS_PAM_SH 6
262#define RMDS_BPE_MASK 0x0080
263#define RMDS_BPE_SH 7
264#define RMDS_ENP_MASK 0x0100
265#define RMDS_ENP_SH 8
266#define RMDS_STP_MASK 0x0200
267#define RMDS_STP_SH 9
268#define RMDS_BUFF_MASK 0x0400
269#define RMDS_BUFF_SH 10
270#define RMDS_CRC_MASK 0x0800
271#define RMDS_CRC_SH 11
272#define RMDS_OFLO_MASK 0x1000
273#define RMDS_OFLO_SH 12
274#define RMDS_FRAM_MASK 0x2000
275#define RMDS_FRAM_SH 13
276#define RMDS_ERR_MASK 0x4000
277#define RMDS_ERR_SH 14
278#define RMDS_OWN_MASK 0x8000
279#define RMDS_OWN_SH 15
280
281#define RMDM_MCNT_MASK 0x00000fff
282#define RMDM_MCNT_SH 0
283#define RMDM_ZEROS_MASK 0x0000f000
284#define RMDM_ZEROS_SH 12
285#define RMDM_RPC_MASK 0x00ff0000
286#define RMDM_RPC_SH 16
287#define RMDM_RCC_MASK 0xff000000
288#define RMDM_RCC_SH 24
289
290#define SET_FIELD(regp, name, field, value) \
291 (*(regp) = (*(regp) & ~(name ## _ ## field ## _MASK)) \
292 | ((value) << name ## _ ## field ## _SH))
293
294#define GET_FIELD(reg, name, field) \
295 (((reg) & name ## _ ## field ## _MASK) >> name ## _ ## field ## _SH)
296
297#define PRINT_TMD(T) printf( \
298 "TMD0 : TBADR=0x%08x\n" \
bellarde3c26132006-07-04 11:33:00 +0000299 "TMD1 : OWN=%d, ERR=%d, FCS=%d, LTI=%d, " \
300 "ONE=%d, DEF=%d, STP=%d, ENP=%d,\n" \
301 " BPE=%d, BCNT=%d\n" \
302 "TMD2 : BUF=%d, UFL=%d, EXD=%d, LCO=%d, " \
303 "LCA=%d, RTR=%d,\n" \
304 " TDR=%d, TRC=%d\n", \
ths6d2980f52007-03-06 18:56:13 +0000305 (T)->tbadr, \
306 GET_FIELD((T)->status, TMDS, OWN), \
307 GET_FIELD((T)->status, TMDS, ERR), \
308 GET_FIELD((T)->status, TMDS, NOFCS), \
309 GET_FIELD((T)->status, TMDS, LTINT), \
310 GET_FIELD((T)->status, TMDS, ONE), \
311 GET_FIELD((T)->status, TMDS, DEF), \
312 GET_FIELD((T)->status, TMDS, STP), \
313 GET_FIELD((T)->status, TMDS, ENP), \
314 GET_FIELD((T)->status, TMDS, BPE), \
315 4096-GET_FIELD((T)->length, TMDL, BCNT), \
316 GET_FIELD((T)->misc, TMDM, BUFF), \
317 GET_FIELD((T)->misc, TMDM, UFLO), \
318 GET_FIELD((T)->misc, TMDM, EXDEF), \
319 GET_FIELD((T)->misc, TMDM, LCOL), \
320 GET_FIELD((T)->misc, TMDM, LCAR), \
321 GET_FIELD((T)->misc, TMDM, RTRY), \
322 GET_FIELD((T)->misc, TMDM, TDR), \
323 GET_FIELD((T)->misc, TMDM, TRC))
bellarde3c26132006-07-04 11:33:00 +0000324
ths6d2980f52007-03-06 18:56:13 +0000325#define PRINT_RMD(R) printf( \
326 "RMD0 : RBADR=0x%08x\n" \
bellarde3c26132006-07-04 11:33:00 +0000327 "RMD1 : OWN=%d, ERR=%d, FRAM=%d, OFLO=%d, " \
328 "CRC=%d, BUFF=%d, STP=%d, ENP=%d,\n " \
ths6d2980f52007-03-06 18:56:13 +0000329 "BPE=%d, PAM=%d, LAFM=%d, BAM=%d, ONES=%d, BCNT=%d\n" \
bellarde3c26132006-07-04 11:33:00 +0000330 "RMD2 : RCC=%d, RPC=%d, MCNT=%d, ZEROS=%d\n", \
ths6d2980f52007-03-06 18:56:13 +0000331 (R)->rbadr, \
332 GET_FIELD((R)->status, RMDS, OWN), \
333 GET_FIELD((R)->status, RMDS, ERR), \
334 GET_FIELD((R)->status, RMDS, FRAM), \
335 GET_FIELD((R)->status, RMDS, OFLO), \
336 GET_FIELD((R)->status, RMDS, CRC), \
337 GET_FIELD((R)->status, RMDS, BUFF), \
338 GET_FIELD((R)->status, RMDS, STP), \
339 GET_FIELD((R)->status, RMDS, ENP), \
340 GET_FIELD((R)->status, RMDS, BPE), \
341 GET_FIELD((R)->status, RMDS, PAM), \
342 GET_FIELD((R)->status, RMDS, LFAM), \
343 GET_FIELD((R)->status, RMDS, BAM), \
344 GET_FIELD((R)->buf_length, RMDL, ONES), \
345 4096-GET_FIELD((R)->buf_length, RMDL, BCNT), \
346 GET_FIELD((R)->msg_length, RMDM, RCC), \
347 GET_FIELD((R)->msg_length, RMDM, RPC), \
348 GET_FIELD((R)->msg_length, RMDM, MCNT), \
349 GET_FIELD((R)->msg_length, RMDM, ZEROS))
bellarde3c26132006-07-04 11:33:00 +0000350
ths6d2980f52007-03-06 18:56:13 +0000351static inline void pcnet_tmd_load(PCNetState *s, struct pcnet_TMD *tmd,
Anthony Liguoric227f092009-10-01 16:12:16 -0500352 target_phys_addr_t addr)
bellarde3c26132006-07-04 11:33:00 +0000353{
ths6d2980f52007-03-06 18:56:13 +0000354 if (!BCR_SSIZE32(s)) {
355 struct {
356 uint32_t tbadr;
357 int16_t length;
358 int16_t status;
359 } xda;
360 s->phys_mem_read(s->dma_opaque, addr, (void *)&xda, sizeof(xda), 0);
361 tmd->tbadr = le32_to_cpu(xda.tbadr) & 0xffffff;
362 tmd->length = le16_to_cpu(xda.length);
363 tmd->status = (le32_to_cpu(xda.tbadr) >> 16) & 0xff00;
364 tmd->misc = le16_to_cpu(xda.status) << 16;
365 tmd->res = 0;
bellard03c18472006-09-03 16:40:12 +0000366 } else {
ths6d2980f52007-03-06 18:56:13 +0000367 s->phys_mem_read(s->dma_opaque, addr, (void *)tmd, sizeof(*tmd), 0);
368 le32_to_cpus(&tmd->tbadr);
ths69b34972007-12-17 03:15:52 +0000369 le16_to_cpus((uint16_t *)&tmd->length);
370 le16_to_cpus((uint16_t *)&tmd->status);
ths6d2980f52007-03-06 18:56:13 +0000371 le32_to_cpus(&tmd->misc);
372 le32_to_cpus(&tmd->res);
373 if (BCR_SWSTYLE(s) == 3) {
374 uint32_t tmp = tmd->tbadr;
375 tmd->tbadr = tmd->misc;
376 tmd->misc = tmp;
bellard03c18472006-09-03 16:40:12 +0000377 }
bellarde3c26132006-07-04 11:33:00 +0000378 }
379}
380
ths6d2980f52007-03-06 18:56:13 +0000381static inline void pcnet_tmd_store(PCNetState *s, const struct pcnet_TMD *tmd,
Anthony Liguoric227f092009-10-01 16:12:16 -0500382 target_phys_addr_t addr)
bellarde3c26132006-07-04 11:33:00 +0000383{
ths6d2980f52007-03-06 18:56:13 +0000384 if (!BCR_SSIZE32(s)) {
385 struct {
386 uint32_t tbadr;
387 int16_t length;
388 int16_t status;
389 } xda;
390 xda.tbadr = cpu_to_le32((tmd->tbadr & 0xffffff) |
391 ((tmd->status & 0xff00) << 16));
392 xda.length = cpu_to_le16(tmd->length);
393 xda.status = cpu_to_le16(tmd->misc >> 16);
394 s->phys_mem_write(s->dma_opaque, addr, (void *)&xda, sizeof(xda), 0);
bellard03c18472006-09-03 16:40:12 +0000395 } else {
ths6d2980f52007-03-06 18:56:13 +0000396 struct {
397 uint32_t tbadr;
398 int16_t length;
399 int16_t status;
400 uint32_t misc;
401 uint32_t res;
402 } xda;
403 xda.tbadr = cpu_to_le32(tmd->tbadr);
404 xda.length = cpu_to_le16(tmd->length);
405 xda.status = cpu_to_le16(tmd->status);
406 xda.misc = cpu_to_le32(tmd->misc);
407 xda.res = cpu_to_le32(tmd->res);
408 if (BCR_SWSTYLE(s) == 3) {
409 uint32_t tmp = xda.tbadr;
410 xda.tbadr = xda.misc;
411 xda.misc = tmp;
bellarde3c26132006-07-04 11:33:00 +0000412 }
ths6d2980f52007-03-06 18:56:13 +0000413 s->phys_mem_write(s->dma_opaque, addr, (void *)&xda, sizeof(xda), 0);
bellarde3c26132006-07-04 11:33:00 +0000414 }
415}
416
ths6d2980f52007-03-06 18:56:13 +0000417static inline void pcnet_rmd_load(PCNetState *s, struct pcnet_RMD *rmd,
Anthony Liguoric227f092009-10-01 16:12:16 -0500418 target_phys_addr_t addr)
bellarde3c26132006-07-04 11:33:00 +0000419{
ths6d2980f52007-03-06 18:56:13 +0000420 if (!BCR_SSIZE32(s)) {
421 struct {
422 uint32_t rbadr;
423 int16_t buf_length;
424 int16_t msg_length;
425 } rda;
426 s->phys_mem_read(s->dma_opaque, addr, (void *)&rda, sizeof(rda), 0);
427 rmd->rbadr = le32_to_cpu(rda.rbadr) & 0xffffff;
428 rmd->buf_length = le16_to_cpu(rda.buf_length);
429 rmd->status = (le32_to_cpu(rda.rbadr) >> 16) & 0xff00;
430 rmd->msg_length = le16_to_cpu(rda.msg_length);
431 rmd->res = 0;
bellard03c18472006-09-03 16:40:12 +0000432 } else {
ths6d2980f52007-03-06 18:56:13 +0000433 s->phys_mem_read(s->dma_opaque, addr, (void *)rmd, sizeof(*rmd), 0);
434 le32_to_cpus(&rmd->rbadr);
ths69b34972007-12-17 03:15:52 +0000435 le16_to_cpus((uint16_t *)&rmd->buf_length);
436 le16_to_cpus((uint16_t *)&rmd->status);
ths6d2980f52007-03-06 18:56:13 +0000437 le32_to_cpus(&rmd->msg_length);
438 le32_to_cpus(&rmd->res);
439 if (BCR_SWSTYLE(s) == 3) {
440 uint32_t tmp = rmd->rbadr;
441 rmd->rbadr = rmd->msg_length;
442 rmd->msg_length = tmp;
bellard03c18472006-09-03 16:40:12 +0000443 }
bellarde3c26132006-07-04 11:33:00 +0000444 }
445}
446
ths6d2980f52007-03-06 18:56:13 +0000447static inline void pcnet_rmd_store(PCNetState *s, struct pcnet_RMD *rmd,
Anthony Liguoric227f092009-10-01 16:12:16 -0500448 target_phys_addr_t addr)
bellarde3c26132006-07-04 11:33:00 +0000449{
ths6d2980f52007-03-06 18:56:13 +0000450 if (!BCR_SSIZE32(s)) {
451 struct {
452 uint32_t rbadr;
453 int16_t buf_length;
454 int16_t msg_length;
455 } rda;
456 rda.rbadr = cpu_to_le32((rmd->rbadr & 0xffffff) |
457 ((rmd->status & 0xff00) << 16));
458 rda.buf_length = cpu_to_le16(rmd->buf_length);
459 rda.msg_length = cpu_to_le16(rmd->msg_length);
460 s->phys_mem_write(s->dma_opaque, addr, (void *)&rda, sizeof(rda), 0);
bellard03c18472006-09-03 16:40:12 +0000461 } else {
ths6d2980f52007-03-06 18:56:13 +0000462 struct {
463 uint32_t rbadr;
464 int16_t buf_length;
465 int16_t status;
466 uint32_t msg_length;
467 uint32_t res;
468 } rda;
469 rda.rbadr = cpu_to_le32(rmd->rbadr);
470 rda.buf_length = cpu_to_le16(rmd->buf_length);
471 rda.status = cpu_to_le16(rmd->status);
472 rda.msg_length = cpu_to_le32(rmd->msg_length);
473 rda.res = cpu_to_le32(rmd->res);
474 if (BCR_SWSTYLE(s) == 3) {
475 uint32_t tmp = rda.rbadr;
476 rda.rbadr = rda.msg_length;
477 rda.msg_length = tmp;
bellarde3c26132006-07-04 11:33:00 +0000478 }
ths6d2980f52007-03-06 18:56:13 +0000479 s->phys_mem_write(s->dma_opaque, addr, (void *)&rda, sizeof(rda), 0);
bellarde3c26132006-07-04 11:33:00 +0000480 }
481}
482
483
484#define TMDLOAD(TMD,ADDR) pcnet_tmd_load(s,TMD,ADDR)
485
486#define TMDSTORE(TMD,ADDR) pcnet_tmd_store(s,TMD,ADDR)
487
488#define RMDLOAD(RMD,ADDR) pcnet_rmd_load(s,RMD,ADDR)
489
490#define RMDSTORE(RMD,ADDR) pcnet_rmd_store(s,RMD,ADDR)
491
492#if 1
493
494#define CHECK_RMD(ADDR,RES) do { \
495 struct pcnet_RMD rmd; \
496 RMDLOAD(&rmd,(ADDR)); \
ths6d2980f52007-03-06 18:56:13 +0000497 (RES) |= (GET_FIELD(rmd.buf_length, RMDL, ONES) != 15) \
498 || (GET_FIELD(rmd.msg_length, RMDM, ZEROS) != 0); \
bellarde3c26132006-07-04 11:33:00 +0000499} while (0)
500
501#define CHECK_TMD(ADDR,RES) do { \
502 struct pcnet_TMD tmd; \
503 TMDLOAD(&tmd,(ADDR)); \
ths6d2980f52007-03-06 18:56:13 +0000504 (RES) |= (GET_FIELD(tmd.length, TMDL, ONES) != 15); \
bellarde3c26132006-07-04 11:33:00 +0000505} while (0)
506
507#else
508
509#define CHECK_RMD(ADDR,RES) do { \
510 switch (BCR_SWSTYLE(s)) { \
511 case 0x00: \
512 do { \
513 uint16_t rda[4]; \
ths6d2980f52007-03-06 18:56:13 +0000514 s->phys_mem_read(s->dma_opaque, (ADDR), \
515 (void *)&rda[0], sizeof(rda), 0); \
bellarde3c26132006-07-04 11:33:00 +0000516 (RES) |= (rda[2] & 0xf000)!=0xf000; \
517 (RES) |= (rda[3] & 0xf000)!=0x0000; \
518 } while (0); \
519 break; \
520 case 0x01: \
521 case 0x02: \
522 do { \
523 uint32_t rda[4]; \
ths6d2980f52007-03-06 18:56:13 +0000524 s->phys_mem_read(s->dma_opaque, (ADDR), \
bellard9b94dc32006-09-03 19:48:17 +0000525 (void *)&rda[0], sizeof(rda), 0); \
bellarde3c26132006-07-04 11:33:00 +0000526 (RES) |= (rda[1] & 0x0000f000L)!=0x0000f000L; \
527 (RES) |= (rda[2] & 0x0000f000L)!=0x00000000L; \
528 } while (0); \
529 break; \
530 case 0x03: \
531 do { \
532 uint32_t rda[4]; \
ths6d2980f52007-03-06 18:56:13 +0000533 s->phys_mem_read(s->dma_opaque, (ADDR), \
bellard9b94dc32006-09-03 19:48:17 +0000534 (void *)&rda[0], sizeof(rda), 0); \
bellarde3c26132006-07-04 11:33:00 +0000535 (RES) |= (rda[0] & 0x0000f000L)!=0x00000000L; \
536 (RES) |= (rda[1] & 0x0000f000L)!=0x0000f000L; \
537 } while (0); \
538 break; \
539 } \
540} while (0)
541
542#define CHECK_TMD(ADDR,RES) do { \
543 switch (BCR_SWSTYLE(s)) { \
544 case 0x00: \
545 do { \
546 uint16_t xda[4]; \
ths6d2980f52007-03-06 18:56:13 +0000547 s->phys_mem_read(s->dma_opaque, (ADDR), \
548 (void *)&xda[0], sizeof(xda), 0); \
549 (RES) |= (xda[2] & 0xf000)!=0xf000; \
bellarde3c26132006-07-04 11:33:00 +0000550 } while (0); \
551 break; \
552 case 0x01: \
553 case 0x02: \
554 case 0x03: \
555 do { \
556 uint32_t xda[4]; \
ths6d2980f52007-03-06 18:56:13 +0000557 s->phys_mem_read(s->dma_opaque, (ADDR), \
558 (void *)&xda[0], sizeof(xda), 0); \
bellarde3c26132006-07-04 11:33:00 +0000559 (RES) |= (xda[1] & 0x0000f000L)!=0x0000f000L; \
560 } while (0); \
561 break; \
562 } \
563} while (0)
564
565#endif
566
567#define PRINT_PKTHDR(BUF) do { \
ths6d2980f52007-03-06 18:56:13 +0000568 struct qemu_ether_header *hdr = (void *)(BUF); \
569 printf("packet dhost=%02x:%02x:%02x:%02x:%02x:%02x, " \
570 "shost=%02x:%02x:%02x:%02x:%02x:%02x, " \
571 "type=0x%04x\n", \
bellarde3c26132006-07-04 11:33:00 +0000572 hdr->ether_dhost[0],hdr->ether_dhost[1],hdr->ether_dhost[2], \
573 hdr->ether_dhost[3],hdr->ether_dhost[4],hdr->ether_dhost[5], \
574 hdr->ether_shost[0],hdr->ether_shost[1],hdr->ether_shost[2], \
575 hdr->ether_shost[3],hdr->ether_shost[4],hdr->ether_shost[5], \
ths6d2980f52007-03-06 18:56:13 +0000576 be16_to_cpu(hdr->ether_type)); \
bellarde3c26132006-07-04 11:33:00 +0000577} while (0)
578
579#define MULTICAST_FILTER_LEN 8
580
581static inline uint32_t lnc_mchash(const uint8_t *ether_addr)
582{
583#define LNC_POLYNOMIAL 0xEDB88320UL
584 uint32_t crc = 0xFFFFFFFF;
585 int idx, bit;
586 uint8_t data;
587
bellard219fb122006-07-04 21:42:10 +0000588 for (idx = 0; idx < 6; idx++) {
bellarde3c26132006-07-04 11:33:00 +0000589 for (data = *ether_addr++, bit = 0; bit < MULTICAST_FILTER_LEN; bit++) {
590 crc = (crc >> 1) ^ (((crc ^ data) & 1) ? LNC_POLYNOMIAL : 0);
591 data >>= 1;
592 }
593 }
594 return crc;
595#undef LNC_POLYNOMIAL
596}
597
598#define CRC(crc, ch) (crc = (crc >> 8) ^ crctab[(crc ^ (ch)) & 0xff])
599
600/* generated using the AUTODIN II polynomial
601 * x^32 + x^26 + x^23 + x^22 + x^16 +
602 * x^12 + x^11 + x^10 + x^8 + x^7 + x^5 + x^4 + x^2 + x^1 + 1
603 */
604static const uint32_t crctab[256] = {
605 0x00000000, 0x77073096, 0xee0e612c, 0x990951ba,
606 0x076dc419, 0x706af48f, 0xe963a535, 0x9e6495a3,
607 0x0edb8832, 0x79dcb8a4, 0xe0d5e91e, 0x97d2d988,
608 0x09b64c2b, 0x7eb17cbd, 0xe7b82d07, 0x90bf1d91,
609 0x1db71064, 0x6ab020f2, 0xf3b97148, 0x84be41de,
610 0x1adad47d, 0x6ddde4eb, 0xf4d4b551, 0x83d385c7,
611 0x136c9856, 0x646ba8c0, 0xfd62f97a, 0x8a65c9ec,
612 0x14015c4f, 0x63066cd9, 0xfa0f3d63, 0x8d080df5,
613 0x3b6e20c8, 0x4c69105e, 0xd56041e4, 0xa2677172,
614 0x3c03e4d1, 0x4b04d447, 0xd20d85fd, 0xa50ab56b,
615 0x35b5a8fa, 0x42b2986c, 0xdbbbc9d6, 0xacbcf940,
616 0x32d86ce3, 0x45df5c75, 0xdcd60dcf, 0xabd13d59,
617 0x26d930ac, 0x51de003a, 0xc8d75180, 0xbfd06116,
618 0x21b4f4b5, 0x56b3c423, 0xcfba9599, 0xb8bda50f,
619 0x2802b89e, 0x5f058808, 0xc60cd9b2, 0xb10be924,
620 0x2f6f7c87, 0x58684c11, 0xc1611dab, 0xb6662d3d,
621 0x76dc4190, 0x01db7106, 0x98d220bc, 0xefd5102a,
622 0x71b18589, 0x06b6b51f, 0x9fbfe4a5, 0xe8b8d433,
623 0x7807c9a2, 0x0f00f934, 0x9609a88e, 0xe10e9818,
624 0x7f6a0dbb, 0x086d3d2d, 0x91646c97, 0xe6635c01,
625 0x6b6b51f4, 0x1c6c6162, 0x856530d8, 0xf262004e,
626 0x6c0695ed, 0x1b01a57b, 0x8208f4c1, 0xf50fc457,
627 0x65b0d9c6, 0x12b7e950, 0x8bbeb8ea, 0xfcb9887c,
628 0x62dd1ddf, 0x15da2d49, 0x8cd37cf3, 0xfbd44c65,
629 0x4db26158, 0x3ab551ce, 0xa3bc0074, 0xd4bb30e2,
630 0x4adfa541, 0x3dd895d7, 0xa4d1c46d, 0xd3d6f4fb,
631 0x4369e96a, 0x346ed9fc, 0xad678846, 0xda60b8d0,
632 0x44042d73, 0x33031de5, 0xaa0a4c5f, 0xdd0d7cc9,
633 0x5005713c, 0x270241aa, 0xbe0b1010, 0xc90c2086,
634 0x5768b525, 0x206f85b3, 0xb966d409, 0xce61e49f,
635 0x5edef90e, 0x29d9c998, 0xb0d09822, 0xc7d7a8b4,
636 0x59b33d17, 0x2eb40d81, 0xb7bd5c3b, 0xc0ba6cad,
637 0xedb88320, 0x9abfb3b6, 0x03b6e20c, 0x74b1d29a,
638 0xead54739, 0x9dd277af, 0x04db2615, 0x73dc1683,
639 0xe3630b12, 0x94643b84, 0x0d6d6a3e, 0x7a6a5aa8,
640 0xe40ecf0b, 0x9309ff9d, 0x0a00ae27, 0x7d079eb1,
641 0xf00f9344, 0x8708a3d2, 0x1e01f268, 0x6906c2fe,
642 0xf762575d, 0x806567cb, 0x196c3671, 0x6e6b06e7,
643 0xfed41b76, 0x89d32be0, 0x10da7a5a, 0x67dd4acc,
644 0xf9b9df6f, 0x8ebeeff9, 0x17b7be43, 0x60b08ed5,
645 0xd6d6a3e8, 0xa1d1937e, 0x38d8c2c4, 0x4fdff252,
646 0xd1bb67f1, 0xa6bc5767, 0x3fb506dd, 0x48b2364b,
647 0xd80d2bda, 0xaf0a1b4c, 0x36034af6, 0x41047a60,
648 0xdf60efc3, 0xa867df55, 0x316e8eef, 0x4669be79,
649 0xcb61b38c, 0xbc66831a, 0x256fd2a0, 0x5268e236,
650 0xcc0c7795, 0xbb0b4703, 0x220216b9, 0x5505262f,
651 0xc5ba3bbe, 0xb2bd0b28, 0x2bb45a92, 0x5cb36a04,
652 0xc2d7ffa7, 0xb5d0cf31, 0x2cd99e8b, 0x5bdeae1d,
653 0x9b64c2b0, 0xec63f226, 0x756aa39c, 0x026d930a,
654 0x9c0906a9, 0xeb0e363f, 0x72076785, 0x05005713,
655 0x95bf4a82, 0xe2b87a14, 0x7bb12bae, 0x0cb61b38,
656 0x92d28e9b, 0xe5d5be0d, 0x7cdcefb7, 0x0bdbdf21,
657 0x86d3d2d4, 0xf1d4e242, 0x68ddb3f8, 0x1fda836e,
658 0x81be16cd, 0xf6b9265b, 0x6fb077e1, 0x18b74777,
659 0x88085ae6, 0xff0f6a70, 0x66063bca, 0x11010b5c,
660 0x8f659eff, 0xf862ae69, 0x616bffd3, 0x166ccf45,
661 0xa00ae278, 0xd70dd2ee, 0x4e048354, 0x3903b3c2,
662 0xa7672661, 0xd06016f7, 0x4969474d, 0x3e6e77db,
663 0xaed16a4a, 0xd9d65adc, 0x40df0b66, 0x37d83bf0,
664 0xa9bcae53, 0xdebb9ec5, 0x47b2cf7f, 0x30b5ffe9,
665 0xbdbdf21c, 0xcabac28a, 0x53b39330, 0x24b4a3a6,
666 0xbad03605, 0xcdd70693, 0x54de5729, 0x23d967bf,
667 0xb3667a2e, 0xc4614ab8, 0x5d681b02, 0x2a6f2b94,
668 0xb40bbe37, 0xc30c8ea1, 0x5a05df1b, 0x2d02ef8d,
669};
670
671static inline int padr_match(PCNetState *s, const uint8_t *buf, int size)
672{
bellard219fb122006-07-04 21:42:10 +0000673 struct qemu_ether_header *hdr = (void *)buf;
ths5fafdf22007-09-16 21:08:06 +0000674 uint8_t padr[6] = {
bellarde3c26132006-07-04 11:33:00 +0000675 s->csr[12] & 0xff, s->csr[12] >> 8,
676 s->csr[13] & 0xff, s->csr[13] >> 8,
ths5fafdf22007-09-16 21:08:06 +0000677 s->csr[14] & 0xff, s->csr[14] >> 8
bellarde3c26132006-07-04 11:33:00 +0000678 };
bellard29b9a342006-07-14 09:40:02 +0000679 int result = (!CSR_DRCVPA(s)) && !memcmp(hdr->ether_dhost, padr, 6);
bellarde3c26132006-07-04 11:33:00 +0000680#ifdef PCNET_DEBUG_MATCH
681 printf("packet dhost=%02x:%02x:%02x:%02x:%02x:%02x, "
682 "padr=%02x:%02x:%02x:%02x:%02x:%02x\n",
683 hdr->ether_dhost[0],hdr->ether_dhost[1],hdr->ether_dhost[2],
684 hdr->ether_dhost[3],hdr->ether_dhost[4],hdr->ether_dhost[5],
685 padr[0],padr[1],padr[2],padr[3],padr[4],padr[5]);
686 printf("padr_match result=%d\n", result);
687#endif
688 return result;
689}
690
691static inline int padr_bcast(PCNetState *s, const uint8_t *buf, int size)
692{
bellard9b94dc32006-09-03 19:48:17 +0000693 static const uint8_t BCAST[6] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
bellard219fb122006-07-04 21:42:10 +0000694 struct qemu_ether_header *hdr = (void *)buf;
bellard29b9a342006-07-14 09:40:02 +0000695 int result = !CSR_DRCVBC(s) && !memcmp(hdr->ether_dhost, BCAST, 6);
bellarde3c26132006-07-04 11:33:00 +0000696#ifdef PCNET_DEBUG_MATCH
697 printf("padr_bcast result=%d\n", result);
698#endif
699 return result;
700}
701
702static inline int ladr_match(PCNetState *s, const uint8_t *buf, int size)
703{
bellard219fb122006-07-04 21:42:10 +0000704 struct qemu_ether_header *hdr = (void *)buf;
ths5fafdf22007-09-16 21:08:06 +0000705 if ((*(hdr->ether_dhost)&0x01) &&
bellarde3c26132006-07-04 11:33:00 +0000706 ((uint64_t *)&s->csr[8])[0] != 0LL) {
ths5fafdf22007-09-16 21:08:06 +0000707 uint8_t ladr[8] = {
bellarde3c26132006-07-04 11:33:00 +0000708 s->csr[8] & 0xff, s->csr[8] >> 8,
709 s->csr[9] & 0xff, s->csr[9] >> 8,
ths5fafdf22007-09-16 21:08:06 +0000710 s->csr[10] & 0xff, s->csr[10] >> 8,
711 s->csr[11] & 0xff, s->csr[11] >> 8
bellarde3c26132006-07-04 11:33:00 +0000712 };
713 int index = lnc_mchash(hdr->ether_dhost) >> 26;
714 return !!(ladr[index >> 3] & (1 << (index & 7)));
715 }
716 return 0;
717}
718
Anthony Liguoric227f092009-10-01 16:12:16 -0500719static inline target_phys_addr_t pcnet_rdra_addr(PCNetState *s, int idx)
bellarde3c26132006-07-04 11:33:00 +0000720{
721 while (idx < 1) idx += CSR_RCVRL(s);
722 return s->rdra + ((CSR_RCVRL(s) - idx) * (BCR_SWSTYLE(s) ? 16 : 8));
723}
724
725static inline int64_t pcnet_get_next_poll_time(PCNetState *s, int64_t current_time)
726{
ths5fafdf22007-09-16 21:08:06 +0000727 int64_t next_time = current_time +
728 muldiv64(65536 - (CSR_SPND(s) ? 0 : CSR_POLL(s)),
Juan Quintela6ee093c2009-09-10 03:04:26 +0200729 get_ticks_per_sec(), 33000000L);
bellarde3c26132006-07-04 11:33:00 +0000730 if (next_time <= current_time)
731 next_time = current_time + 1;
732 return next_time;
733}
734
735static void pcnet_poll(PCNetState *s);
736static void pcnet_poll_timer(void *opaque);
737
738static uint32_t pcnet_csr_readw(PCNetState *s, uint32_t rap);
739static void pcnet_csr_writew(PCNetState *s, uint32_t rap, uint32_t new_value);
740static void pcnet_bcr_writew(PCNetState *s, uint32_t rap, uint32_t val);
741static uint32_t pcnet_bcr_readw(PCNetState *s, uint32_t rap);
742
743static void pcnet_s_reset(PCNetState *s)
744{
745#ifdef PCNET_DEBUG
746 printf("pcnet_s_reset\n");
747#endif
748
749 s->lnkst = 0x40;
750 s->rdra = 0;
751 s->tdra = 0;
752 s->rap = 0;
ths3b46e622007-09-17 08:09:54 +0000753
bellarde3c26132006-07-04 11:33:00 +0000754 s->bcr[BCR_BSBC] &= ~0x0080;
755
756 s->csr[0] = 0x0004;
757 s->csr[3] = 0x0000;
758 s->csr[4] = 0x0115;
759 s->csr[5] = 0x0000;
760 s->csr[6] = 0x0000;
761 s->csr[8] = 0;
762 s->csr[9] = 0;
763 s->csr[10] = 0;
764 s->csr[11] = 0;
765 s->csr[12] = le16_to_cpu(((uint16_t *)&s->prom[0])[0]);
766 s->csr[13] = le16_to_cpu(((uint16_t *)&s->prom[0])[1]);
767 s->csr[14] = le16_to_cpu(((uint16_t *)&s->prom[0])[2]);
768 s->csr[15] &= 0x21c4;
769 s->csr[72] = 1;
770 s->csr[74] = 1;
771 s->csr[76] = 1;
772 s->csr[78] = 1;
773 s->csr[80] = 0x1410;
774 s->csr[88] = 0x1003;
775 s->csr[89] = 0x0262;
776 s->csr[94] = 0x0000;
777 s->csr[100] = 0x0200;
778 s->csr[103] = 0x0105;
779 s->csr[103] = 0x0105;
780 s->csr[112] = 0x0000;
781 s->csr[114] = 0x0000;
782 s->csr[122] = 0x0000;
783 s->csr[124] = 0x0000;
bellardec607da2006-07-13 23:25:11 +0000784
785 s->tx_busy = 0;
bellarde3c26132006-07-04 11:33:00 +0000786}
787
788static void pcnet_update_irq(PCNetState *s)
789{
790 int isr = 0;
791 s->csr[0] &= ~0x0080;
ths3b46e622007-09-17 08:09:54 +0000792
bellarde3c26132006-07-04 11:33:00 +0000793#if 1
794 if (((s->csr[0] & ~s->csr[3]) & 0x5f00) ||
795 (((s->csr[4]>>1) & ~s->csr[4]) & 0x0115) ||
796 (((s->csr[5]>>1) & s->csr[5]) & 0x0048))
797#else
798 if ((!(s->csr[3] & 0x4000) && !!(s->csr[0] & 0x4000)) /* BABL */ ||
799 (!(s->csr[3] & 0x1000) && !!(s->csr[0] & 0x1000)) /* MISS */ ||
800 (!(s->csr[3] & 0x0100) && !!(s->csr[0] & 0x0100)) /* IDON */ ||
801 (!(s->csr[3] & 0x0200) && !!(s->csr[0] & 0x0200)) /* TINT */ ||
802 (!(s->csr[3] & 0x0400) && !!(s->csr[0] & 0x0400)) /* RINT */ ||
803 (!(s->csr[3] & 0x0800) && !!(s->csr[0] & 0x0800)) /* MERR */ ||
804 (!(s->csr[4] & 0x0001) && !!(s->csr[4] & 0x0002)) /* JAB */ ||
805 (!(s->csr[4] & 0x0004) && !!(s->csr[4] & 0x0008)) /* TXSTRT */ ||
806 (!(s->csr[4] & 0x0010) && !!(s->csr[4] & 0x0020)) /* RCVO */ ||
807 (!(s->csr[4] & 0x0100) && !!(s->csr[4] & 0x0200)) /* MFCO */ ||
808 (!!(s->csr[5] & 0x0040) && !!(s->csr[5] & 0x0080)) /* EXDINT */ ||
809 (!!(s->csr[5] & 0x0008) && !!(s->csr[5] & 0x0010)) /* MPINT */)
810#endif
811 {
ths3b46e622007-09-17 08:09:54 +0000812
bellarde3c26132006-07-04 11:33:00 +0000813 isr = CSR_INEA(s);
814 s->csr[0] |= 0x0080;
815 }
ths3b46e622007-09-17 08:09:54 +0000816
bellarde3c26132006-07-04 11:33:00 +0000817 if (!!(s->csr[4] & 0x0080) && CSR_INEA(s)) { /* UINT */
818 s->csr[4] &= ~0x0080;
819 s->csr[4] |= 0x0040;
820 s->csr[0] |= 0x0080;
821 isr = 1;
822#ifdef PCNET_DEBUG
823 printf("pcnet user int\n");
824#endif
825 }
826
827#if 1
ths5fafdf22007-09-16 21:08:06 +0000828 if (((s->csr[5]>>1) & s->csr[5]) & 0x0500)
bellarde3c26132006-07-04 11:33:00 +0000829#else
830 if ((!!(s->csr[5] & 0x0400) && !!(s->csr[5] & 0x0800)) /* SINT */ ||
831 (!!(s->csr[5] & 0x0100) && !!(s->csr[5] & 0x0200)) /* SLPINT */ )
832#endif
833 {
834 isr = 1;
835 s->csr[0] |= 0x0080;
836 }
837
838 if (isr != s->isr) {
839#ifdef PCNET_DEBUG
840 printf("pcnet: INTA=%d\n", isr);
841#endif
842 }
pbrookd537cf62007-04-07 18:14:41 +0000843 qemu_set_irq(s->irq, isr);
bellard91cc0292006-09-03 16:07:02 +0000844 s->isr = isr;
bellarde3c26132006-07-04 11:33:00 +0000845}
846
847static void pcnet_init(PCNetState *s)
848{
bellard91cc0292006-09-03 16:07:02 +0000849 int rlen, tlen;
ths6d2980f52007-03-06 18:56:13 +0000850 uint16_t padr[3], ladrf[4], mode;
bellard91cc0292006-09-03 16:07:02 +0000851 uint32_t rdra, tdra;
852
bellarde3c26132006-07-04 11:33:00 +0000853#ifdef PCNET_DEBUG
854 printf("pcnet_init init_addr=0x%08x\n", PHYSADDR(s,CSR_IADR(s)));
855#endif
ths3b46e622007-09-17 08:09:54 +0000856
bellarde3c26132006-07-04 11:33:00 +0000857 if (BCR_SSIZE32(s)) {
858 struct pcnet_initblk32 initblk;
bellard91cc0292006-09-03 16:07:02 +0000859 s->phys_mem_read(s->dma_opaque, PHYSADDR(s,CSR_IADR(s)),
bellard9b94dc32006-09-03 19:48:17 +0000860 (uint8_t *)&initblk, sizeof(initblk), 0);
ths6d2980f52007-03-06 18:56:13 +0000861 mode = le16_to_cpu(initblk.mode);
bellard91cc0292006-09-03 16:07:02 +0000862 rlen = initblk.rlen >> 4;
863 tlen = initblk.tlen >> 4;
ths6d2980f52007-03-06 18:56:13 +0000864 ladrf[0] = le16_to_cpu(initblk.ladrf[0]);
865 ladrf[1] = le16_to_cpu(initblk.ladrf[1]);
866 ladrf[2] = le16_to_cpu(initblk.ladrf[2]);
867 ladrf[3] = le16_to_cpu(initblk.ladrf[3]);
868 padr[0] = le16_to_cpu(initblk.padr[0]);
869 padr[1] = le16_to_cpu(initblk.padr[1]);
870 padr[2] = le16_to_cpu(initblk.padr[2]);
bellard9b94dc32006-09-03 19:48:17 +0000871 rdra = le32_to_cpu(initblk.rdra);
872 tdra = le32_to_cpu(initblk.tdra);
bellarde3c26132006-07-04 11:33:00 +0000873 } else {
874 struct pcnet_initblk16 initblk;
bellard91cc0292006-09-03 16:07:02 +0000875 s->phys_mem_read(s->dma_opaque, PHYSADDR(s,CSR_IADR(s)),
bellard9b94dc32006-09-03 19:48:17 +0000876 (uint8_t *)&initblk, sizeof(initblk), 0);
ths6d2980f52007-03-06 18:56:13 +0000877 mode = le16_to_cpu(initblk.mode);
878 ladrf[0] = le16_to_cpu(initblk.ladrf[0]);
879 ladrf[1] = le16_to_cpu(initblk.ladrf[1]);
880 ladrf[2] = le16_to_cpu(initblk.ladrf[2]);
881 ladrf[3] = le16_to_cpu(initblk.ladrf[3]);
882 padr[0] = le16_to_cpu(initblk.padr[0]);
883 padr[1] = le16_to_cpu(initblk.padr[1]);
884 padr[2] = le16_to_cpu(initblk.padr[2]);
bellard9b94dc32006-09-03 19:48:17 +0000885 rdra = le32_to_cpu(initblk.rdra);
886 tdra = le32_to_cpu(initblk.tdra);
bellard91cc0292006-09-03 16:07:02 +0000887 rlen = rdra >> 29;
888 tlen = tdra >> 29;
889 rdra &= 0x00ffffff;
890 tdra &= 0x00ffffff;
bellarde3c26132006-07-04 11:33:00 +0000891 }
ths6d2980f52007-03-06 18:56:13 +0000892
bellard91cc0292006-09-03 16:07:02 +0000893#if defined(PCNET_DEBUG)
ths6d2980f52007-03-06 18:56:13 +0000894 printf("rlen=%d tlen=%d\n", rlen, tlen);
bellard91cc0292006-09-03 16:07:02 +0000895#endif
ths6d2980f52007-03-06 18:56:13 +0000896
bellard91cc0292006-09-03 16:07:02 +0000897 CSR_RCVRL(s) = (rlen < 9) ? (1 << rlen) : 512;
898 CSR_XMTRL(s) = (tlen < 9) ? (1 << tlen) : 512;
899 s->csr[ 6] = (tlen << 12) | (rlen << 8);
ths6d2980f52007-03-06 18:56:13 +0000900 s->csr[15] = mode;
901 s->csr[ 8] = ladrf[0];
902 s->csr[ 9] = ladrf[1];
903 s->csr[10] = ladrf[2];
904 s->csr[11] = ladrf[3];
905 s->csr[12] = padr[0];
906 s->csr[13] = padr[1];
907 s->csr[14] = padr[2];
bellard91cc0292006-09-03 16:07:02 +0000908 s->rdra = PHYSADDR(s, rdra);
909 s->tdra = PHYSADDR(s, tdra);
bellarde3c26132006-07-04 11:33:00 +0000910
911 CSR_RCVRC(s) = CSR_RCVRL(s);
912 CSR_XMTRC(s) = CSR_XMTRL(s);
913
914#ifdef PCNET_DEBUG
ths5fafdf22007-09-16 21:08:06 +0000915 printf("pcnet ss32=%d rdra=0x%08x[%d] tdra=0x%08x[%d]\n",
bellarde3c26132006-07-04 11:33:00 +0000916 BCR_SSIZE32(s),
917 s->rdra, CSR_RCVRL(s), s->tdra, CSR_XMTRL(s));
918#endif
919
ths3b46e622007-09-17 08:09:54 +0000920 s->csr[0] |= 0x0101;
bellarde3c26132006-07-04 11:33:00 +0000921 s->csr[0] &= ~0x0004; /* clear STOP bit */
922}
923
924static void pcnet_start(PCNetState *s)
925{
926#ifdef PCNET_DEBUG
927 printf("pcnet_start\n");
928#endif
929
930 if (!CSR_DTX(s))
931 s->csr[0] |= 0x0010; /* set TXON */
ths3b46e622007-09-17 08:09:54 +0000932
bellarde3c26132006-07-04 11:33:00 +0000933 if (!CSR_DRX(s))
934 s->csr[0] |= 0x0020; /* set RXON */
935
936 s->csr[0] &= ~0x0004; /* clear STOP bit */
937 s->csr[0] |= 0x0002;
Jan Kiszkaad323082009-10-07 18:19:42 +0200938 pcnet_poll_timer(s);
bellarde3c26132006-07-04 11:33:00 +0000939}
940
941static void pcnet_stop(PCNetState *s)
942{
943#ifdef PCNET_DEBUG
944 printf("pcnet_stop\n");
945#endif
946 s->csr[0] &= ~0x7feb;
947 s->csr[0] |= 0x0014;
948 s->csr[4] &= ~0x02c2;
949 s->csr[5] &= ~0x0011;
950 pcnet_poll_timer(s);
951}
952
953static void pcnet_rdte_poll(PCNetState *s)
954{
955 s->csr[28] = s->csr[29] = 0;
956 if (s->rdra) {
957 int bad = 0;
958#if 1
Anthony Liguoric227f092009-10-01 16:12:16 -0500959 target_phys_addr_t crda = pcnet_rdra_addr(s, CSR_RCVRC(s));
960 target_phys_addr_t nrda = pcnet_rdra_addr(s, -1 + CSR_RCVRC(s));
961 target_phys_addr_t nnrd = pcnet_rdra_addr(s, -2 + CSR_RCVRC(s));
bellarde3c26132006-07-04 11:33:00 +0000962#else
Anthony Liguoric227f092009-10-01 16:12:16 -0500963 target_phys_addr_t crda = s->rdra +
bellarde3c26132006-07-04 11:33:00 +0000964 (CSR_RCVRL(s) - CSR_RCVRC(s)) *
965 (BCR_SWSTYLE(s) ? 16 : 8 );
966 int nrdc = CSR_RCVRC(s)<=1 ? CSR_RCVRL(s) : CSR_RCVRC(s)-1;
Anthony Liguoric227f092009-10-01 16:12:16 -0500967 target_phys_addr_t nrda = s->rdra +
bellarde3c26132006-07-04 11:33:00 +0000968 (CSR_RCVRL(s) - nrdc) *
969 (BCR_SWSTYLE(s) ? 16 : 8 );
970 int nnrc = nrdc<=1 ? CSR_RCVRL(s) : nrdc-1;
Anthony Liguoric227f092009-10-01 16:12:16 -0500971 target_phys_addr_t nnrd = s->rdra +
bellarde3c26132006-07-04 11:33:00 +0000972 (CSR_RCVRL(s) - nnrc) *
973 (BCR_SWSTYLE(s) ? 16 : 8 );
974#endif
975
aurel32f1afe022009-04-08 22:56:33 +0000976 CHECK_RMD(crda, bad);
bellarde3c26132006-07-04 11:33:00 +0000977 if (!bad) {
aurel32f1afe022009-04-08 22:56:33 +0000978 CHECK_RMD(nrda, bad);
bellarde3c26132006-07-04 11:33:00 +0000979 if (bad || (nrda == crda)) nrda = 0;
aurel32f1afe022009-04-08 22:56:33 +0000980 CHECK_RMD(nnrd, bad);
bellarde3c26132006-07-04 11:33:00 +0000981 if (bad || (nnrd == crda)) nnrd = 0;
982
983 s->csr[28] = crda & 0xffff;
984 s->csr[29] = crda >> 16;
985 s->csr[26] = nrda & 0xffff;
986 s->csr[27] = nrda >> 16;
987 s->csr[36] = nnrd & 0xffff;
988 s->csr[37] = nnrd >> 16;
989#ifdef PCNET_DEBUG
990 if (bad) {
blueswir1cb3df912008-07-20 15:22:46 +0000991 printf("pcnet: BAD RMD RECORDS AFTER 0x" TARGET_FMT_plx "\n",
aurel32f1afe022009-04-08 22:56:33 +0000992 crda);
bellarde3c26132006-07-04 11:33:00 +0000993 }
994 } else {
blueswir1cb3df912008-07-20 15:22:46 +0000995 printf("pcnet: BAD RMD RDA=0x" TARGET_FMT_plx "\n",
aurel32f1afe022009-04-08 22:56:33 +0000996 crda);
bellarde3c26132006-07-04 11:33:00 +0000997#endif
998 }
999 }
ths3b46e622007-09-17 08:09:54 +00001000
bellarde3c26132006-07-04 11:33:00 +00001001 if (CSR_CRDA(s)) {
1002 struct pcnet_RMD rmd;
1003 RMDLOAD(&rmd, PHYSADDR(s,CSR_CRDA(s)));
ths6d2980f52007-03-06 18:56:13 +00001004 CSR_CRBC(s) = GET_FIELD(rmd.buf_length, RMDL, BCNT);
1005 CSR_CRST(s) = rmd.status;
bellarde3c26132006-07-04 11:33:00 +00001006#ifdef PCNET_DEBUG_RMD_X
ths6d2980f52007-03-06 18:56:13 +00001007 printf("CRDA=0x%08x CRST=0x%04x RCVRC=%d RMDL=0x%04x RMDS=0x%04x RMDM=0x%08x\n",
bellarde3c26132006-07-04 11:33:00 +00001008 PHYSADDR(s,CSR_CRDA(s)), CSR_CRST(s), CSR_RCVRC(s),
ths6d2980f52007-03-06 18:56:13 +00001009 rmd.buf_length, rmd.status, rmd.msg_length);
bellarde3c26132006-07-04 11:33:00 +00001010 PRINT_RMD(&rmd);
1011#endif
1012 } else {
1013 CSR_CRBC(s) = CSR_CRST(s) = 0;
1014 }
ths3b46e622007-09-17 08:09:54 +00001015
bellarde3c26132006-07-04 11:33:00 +00001016 if (CSR_NRDA(s)) {
1017 struct pcnet_RMD rmd;
1018 RMDLOAD(&rmd, PHYSADDR(s,CSR_NRDA(s)));
ths6d2980f52007-03-06 18:56:13 +00001019 CSR_NRBC(s) = GET_FIELD(rmd.buf_length, RMDL, BCNT);
1020 CSR_NRST(s) = rmd.status;
bellarde3c26132006-07-04 11:33:00 +00001021 } else {
1022 CSR_NRBC(s) = CSR_NRST(s) = 0;
1023 }
1024
1025}
1026
1027static int pcnet_tdte_poll(PCNetState *s)
1028{
1029 s->csr[34] = s->csr[35] = 0;
1030 if (s->tdra) {
Anthony Liguoric227f092009-10-01 16:12:16 -05001031 target_phys_addr_t cxda = s->tdra +
bellarde3c26132006-07-04 11:33:00 +00001032 (CSR_XMTRL(s) - CSR_XMTRC(s)) *
ths6d2980f52007-03-06 18:56:13 +00001033 (BCR_SWSTYLE(s) ? 16 : 8);
bellarde3c26132006-07-04 11:33:00 +00001034 int bad = 0;
aurel32f1afe022009-04-08 22:56:33 +00001035 CHECK_TMD(cxda, bad);
bellarde3c26132006-07-04 11:33:00 +00001036 if (!bad) {
1037 if (CSR_CXDA(s) != cxda) {
1038 s->csr[60] = s->csr[34];
1039 s->csr[61] = s->csr[35];
1040 s->csr[62] = CSR_CXBC(s);
1041 s->csr[63] = CSR_CXST(s);
1042 }
1043 s->csr[34] = cxda & 0xffff;
1044 s->csr[35] = cxda >> 16;
ths6d2980f52007-03-06 18:56:13 +00001045#ifdef PCNET_DEBUG_X
aurel32f1afe022009-04-08 22:56:33 +00001046 printf("pcnet: BAD TMD XDA=0x%08x\n", cxda);
bellarde3c26132006-07-04 11:33:00 +00001047#endif
1048 }
1049 }
1050
1051 if (CSR_CXDA(s)) {
1052 struct pcnet_TMD tmd;
1053
ths3b46e622007-09-17 08:09:54 +00001054 TMDLOAD(&tmd, PHYSADDR(s,CSR_CXDA(s)));
bellarde3c26132006-07-04 11:33:00 +00001055
ths6d2980f52007-03-06 18:56:13 +00001056 CSR_CXBC(s) = GET_FIELD(tmd.length, TMDL, BCNT);
1057 CSR_CXST(s) = tmd.status;
bellarde3c26132006-07-04 11:33:00 +00001058 } else {
1059 CSR_CXBC(s) = CSR_CXST(s) = 0;
1060 }
ths3b46e622007-09-17 08:09:54 +00001061
bellarde3c26132006-07-04 11:33:00 +00001062 return !!(CSR_CXST(s) & 0x8000);
1063}
1064
Mark McLoughline3f5ec22009-05-18 13:33:03 +01001065static int pcnet_can_receive(VLANClientState *vc)
bellarde3c26132006-07-04 11:33:00 +00001066{
Mark McLoughline3f5ec22009-05-18 13:33:03 +01001067 PCNetState *s = vc->opaque;
bellarde3c26132006-07-04 11:33:00 +00001068 if (CSR_STOP(s) || CSR_SPND(s))
1069 return 0;
ths3b46e622007-09-17 08:09:54 +00001070
bellarde3c26132006-07-04 11:33:00 +00001071 return sizeof(s->buffer)-16;
1072}
1073
1074#define MIN_BUF_SIZE 60
1075
Mark McLoughlin4f1c9422009-05-18 13:40:55 +01001076static ssize_t pcnet_receive(VLANClientState *vc, const uint8_t *buf, size_t size_)
bellarde3c26132006-07-04 11:33:00 +00001077{
Mark McLoughline3f5ec22009-05-18 13:33:03 +01001078 PCNetState *s = vc->opaque;
bellarde3c26132006-07-04 11:33:00 +00001079 int is_padr = 0, is_bcast = 0, is_ladr = 0;
1080 uint8_t buf1[60];
aurel3289b190a2008-09-02 16:18:46 +00001081 int remaining;
1082 int crc_err = 0;
Mark McLoughlin4f1c9422009-05-18 13:40:55 +01001083 int size = size_;
bellarde3c26132006-07-04 11:33:00 +00001084
1085 if (CSR_DRX(s) || CSR_STOP(s) || CSR_SPND(s) || !size)
Mark McLoughlin4f1c9422009-05-18 13:40:55 +01001086 return -1;
bellarde3c26132006-07-04 11:33:00 +00001087
1088#ifdef PCNET_DEBUG
1089 printf("pcnet_receive size=%d\n", size);
1090#endif
1091
1092 /* if too small buffer, then expand it */
1093 if (size < MIN_BUF_SIZE) {
1094 memcpy(buf1, buf, size);
1095 memset(buf1 + size, 0, MIN_BUF_SIZE - size);
1096 buf = buf1;
1097 size = MIN_BUF_SIZE;
1098 }
1099
ths5fafdf22007-09-16 21:08:06 +00001100 if (CSR_PROM(s)
1101 || (is_padr=padr_match(s, buf, size))
bellarde3c26132006-07-04 11:33:00 +00001102 || (is_bcast=padr_bcast(s, buf, size))
1103 || (is_ladr=ladr_match(s, buf, size))) {
1104
1105 pcnet_rdte_poll(s);
1106
1107 if (!(CSR_CRST(s) & 0x8000) && s->rdra) {
1108 struct pcnet_RMD rmd;
1109 int rcvrc = CSR_RCVRC(s)-1,i;
Anthony Liguoric227f092009-10-01 16:12:16 -05001110 target_phys_addr_t nrda;
bellarde3c26132006-07-04 11:33:00 +00001111 for (i = CSR_RCVRL(s)-1; i > 0; i--, rcvrc--) {
1112 if (rcvrc <= 1)
1113 rcvrc = CSR_RCVRL(s);
1114 nrda = s->rdra +
1115 (CSR_RCVRL(s) - rcvrc) *
1116 (BCR_SWSTYLE(s) ? 16 : 8 );
aurel32f1afe022009-04-08 22:56:33 +00001117 RMDLOAD(&rmd, nrda);
ths6d2980f52007-03-06 18:56:13 +00001118 if (GET_FIELD(rmd.status, RMDS, OWN)) {
bellarde3c26132006-07-04 11:33:00 +00001119#ifdef PCNET_DEBUG_RMD
ths5fafdf22007-09-16 21:08:06 +00001120 printf("pcnet - scan buffer: RCVRC=%d PREV_RCVRC=%d\n",
bellarde3c26132006-07-04 11:33:00 +00001121 rcvrc, CSR_RCVRC(s));
1122#endif
1123 CSR_RCVRC(s) = rcvrc;
1124 pcnet_rdte_poll(s);
1125 break;
1126 }
1127 }
1128 }
1129
1130 if (!(CSR_CRST(s) & 0x8000)) {
1131#ifdef PCNET_DEBUG_RMD
1132 printf("pcnet - no buffer: RCVRC=%d\n", CSR_RCVRC(s));
1133#endif
1134 s->csr[0] |= 0x1000; /* Set MISS flag */
1135 CSR_MISSC(s)++;
1136 } else {
aurel3289b190a2008-09-02 16:18:46 +00001137 uint8_t *src = s->buffer;
Anthony Liguoric227f092009-10-01 16:12:16 -05001138 target_phys_addr_t crda = CSR_CRDA(s);
bellarde3c26132006-07-04 11:33:00 +00001139 struct pcnet_RMD rmd;
1140 int pktcount = 0;
1141
aurel3289b190a2008-09-02 16:18:46 +00001142 if (!s->looptest) {
1143 memcpy(src, buf, size);
1144 /* no need to compute the CRC */
1145 src[size] = 0;
1146 src[size + 1] = 0;
1147 src[size + 2] = 0;
1148 src[size + 3] = 0;
1149 size += 4;
1150 } else if (s->looptest == PCNET_LOOPTEST_CRC ||
1151 !CSR_DXMTFCS(s) || size < MIN_BUF_SIZE+4) {
bellarde3c26132006-07-04 11:33:00 +00001152 uint32_t fcs = ~0;
bellarde3c26132006-07-04 11:33:00 +00001153 uint8_t *p = src;
bellarde3c26132006-07-04 11:33:00 +00001154
aurel3289b190a2008-09-02 16:18:46 +00001155 while (p != &src[size])
bellarde3c26132006-07-04 11:33:00 +00001156 CRC(fcs, *p++);
aurel3289b190a2008-09-02 16:18:46 +00001157 *(uint32_t *)p = htonl(fcs);
1158 size += 4;
1159 } else {
1160 uint32_t fcs = ~0;
1161 uint8_t *p = src;
1162
1163 while (p != &src[size-4])
1164 CRC(fcs, *p++);
1165 crc_err = (*(uint32_t *)p != htonl(fcs));
1166 }
bellarde3c26132006-07-04 11:33:00 +00001167
1168#ifdef PCNET_DEBUG_MATCH
1169 PRINT_PKTHDR(buf);
1170#endif
1171
1172 RMDLOAD(&rmd, PHYSADDR(s,crda));
1173 /*if (!CSR_LAPPEN(s))*/
ths6d2980f52007-03-06 18:56:13 +00001174 SET_FIELD(&rmd.status, RMDS, STP, 1);
bellarde3c26132006-07-04 11:33:00 +00001175
1176#define PCNET_RECV_STORE() do { \
aurel3289b190a2008-09-02 16:18:46 +00001177 int count = MIN(4096 - GET_FIELD(rmd.buf_length, RMDL, BCNT),remaining); \
Anthony Liguoric227f092009-10-01 16:12:16 -05001178 target_phys_addr_t rbadr = PHYSADDR(s, rmd.rbadr); \
ths6d2980f52007-03-06 18:56:13 +00001179 s->phys_mem_write(s->dma_opaque, rbadr, src, count, CSR_BSWP(s)); \
aurel3289b190a2008-09-02 16:18:46 +00001180 src += count; remaining -= count; \
ths6d2980f52007-03-06 18:56:13 +00001181 SET_FIELD(&rmd.status, RMDS, OWN, 0); \
bellarde3c26132006-07-04 11:33:00 +00001182 RMDSTORE(&rmd, PHYSADDR(s,crda)); \
1183 pktcount++; \
1184} while (0)
1185
aurel3289b190a2008-09-02 16:18:46 +00001186 remaining = size;
bellarde3c26132006-07-04 11:33:00 +00001187 PCNET_RECV_STORE();
aurel3289b190a2008-09-02 16:18:46 +00001188 if ((remaining > 0) && CSR_NRDA(s)) {
Anthony Liguoric227f092009-10-01 16:12:16 -05001189 target_phys_addr_t nrda = CSR_NRDA(s);
aurel3289b190a2008-09-02 16:18:46 +00001190#ifdef PCNET_DEBUG_RMD
1191 PRINT_RMD(&rmd);
1192#endif
bellarde3c26132006-07-04 11:33:00 +00001193 RMDLOAD(&rmd, PHYSADDR(s,nrda));
ths6d2980f52007-03-06 18:56:13 +00001194 if (GET_FIELD(rmd.status, RMDS, OWN)) {
bellarde3c26132006-07-04 11:33:00 +00001195 crda = nrda;
1196 PCNET_RECV_STORE();
aurel3289b190a2008-09-02 16:18:46 +00001197#ifdef PCNET_DEBUG_RMD
1198 PRINT_RMD(&rmd);
1199#endif
1200 if ((remaining > 0) && (nrda=CSR_NNRD(s))) {
bellarde3c26132006-07-04 11:33:00 +00001201 RMDLOAD(&rmd, PHYSADDR(s,nrda));
ths6d2980f52007-03-06 18:56:13 +00001202 if (GET_FIELD(rmd.status, RMDS, OWN)) {
bellarde3c26132006-07-04 11:33:00 +00001203 crda = nrda;
1204 PCNET_RECV_STORE();
1205 }
1206 }
ths3b46e622007-09-17 08:09:54 +00001207 }
bellarde3c26132006-07-04 11:33:00 +00001208 }
1209
1210#undef PCNET_RECV_STORE
1211
1212 RMDLOAD(&rmd, PHYSADDR(s,crda));
aurel3289b190a2008-09-02 16:18:46 +00001213 if (remaining == 0) {
1214 SET_FIELD(&rmd.msg_length, RMDM, MCNT, size);
ths6d2980f52007-03-06 18:56:13 +00001215 SET_FIELD(&rmd.status, RMDS, ENP, 1);
1216 SET_FIELD(&rmd.status, RMDS, PAM, !CSR_PROM(s) && is_padr);
1217 SET_FIELD(&rmd.status, RMDS, LFAM, !CSR_PROM(s) && is_ladr);
1218 SET_FIELD(&rmd.status, RMDS, BAM, !CSR_PROM(s) && is_bcast);
aurel3289b190a2008-09-02 16:18:46 +00001219 if (crc_err) {
1220 SET_FIELD(&rmd.status, RMDS, CRC, 1);
1221 SET_FIELD(&rmd.status, RMDS, ERR, 1);
1222 }
bellarde3c26132006-07-04 11:33:00 +00001223 } else {
ths6d2980f52007-03-06 18:56:13 +00001224 SET_FIELD(&rmd.status, RMDS, OFLO, 1);
1225 SET_FIELD(&rmd.status, RMDS, BUFF, 1);
1226 SET_FIELD(&rmd.status, RMDS, ERR, 1);
bellarde3c26132006-07-04 11:33:00 +00001227 }
1228 RMDSTORE(&rmd, PHYSADDR(s,crda));
1229 s->csr[0] |= 0x0400;
1230
1231#ifdef PCNET_DEBUG
ths5fafdf22007-09-16 21:08:06 +00001232 printf("RCVRC=%d CRDA=0x%08x BLKS=%d\n",
bellarde3c26132006-07-04 11:33:00 +00001233 CSR_RCVRC(s), PHYSADDR(s,CSR_CRDA(s)), pktcount);
1234#endif
1235#ifdef PCNET_DEBUG_RMD
1236 PRINT_RMD(&rmd);
ths3b46e622007-09-17 08:09:54 +00001237#endif
bellarde3c26132006-07-04 11:33:00 +00001238
1239 while (pktcount--) {
1240 if (CSR_RCVRC(s) <= 1)
1241 CSR_RCVRC(s) = CSR_RCVRL(s);
1242 else
ths3b46e622007-09-17 08:09:54 +00001243 CSR_RCVRC(s)--;
bellarde3c26132006-07-04 11:33:00 +00001244 }
ths3b46e622007-09-17 08:09:54 +00001245
bellarde3c26132006-07-04 11:33:00 +00001246 pcnet_rdte_poll(s);
1247
ths3b46e622007-09-17 08:09:54 +00001248 }
bellarde3c26132006-07-04 11:33:00 +00001249 }
1250
1251 pcnet_poll(s);
ths3b46e622007-09-17 08:09:54 +00001252 pcnet_update_irq(s);
Mark McLoughlin4f1c9422009-05-18 13:40:55 +01001253
1254 return size_;
bellarde3c26132006-07-04 11:33:00 +00001255}
1256
1257static void pcnet_transmit(PCNetState *s)
1258{
Anthony Liguoric227f092009-10-01 16:12:16 -05001259 target_phys_addr_t xmit_cxda = 0;
bellarde3c26132006-07-04 11:33:00 +00001260 int count = CSR_XMTRL(s)-1;
aurel3289b190a2008-09-02 16:18:46 +00001261 int add_crc = 0;
1262
bellarde3c26132006-07-04 11:33:00 +00001263 s->xmit_pos = -1;
ths3b46e622007-09-17 08:09:54 +00001264
bellarde3c26132006-07-04 11:33:00 +00001265 if (!CSR_TXON(s)) {
1266 s->csr[0] &= ~0x0008;
1267 return;
1268 }
bellardec607da2006-07-13 23:25:11 +00001269
1270 s->tx_busy = 1;
1271
bellarde3c26132006-07-04 11:33:00 +00001272 txagain:
1273 if (pcnet_tdte_poll(s)) {
1274 struct pcnet_TMD tmd;
1275
ths6d2980f52007-03-06 18:56:13 +00001276 TMDLOAD(&tmd, PHYSADDR(s,CSR_CXDA(s)));
bellarde3c26132006-07-04 11:33:00 +00001277
1278#ifdef PCNET_DEBUG_TMD
1279 printf(" TMDLOAD 0x%08x\n", PHYSADDR(s,CSR_CXDA(s)));
1280 PRINT_TMD(&tmd);
1281#endif
ths6d2980f52007-03-06 18:56:13 +00001282 if (GET_FIELD(tmd.status, TMDS, STP)) {
1283 s->xmit_pos = 0;
bellarde3c26132006-07-04 11:33:00 +00001284 xmit_cxda = PHYSADDR(s,CSR_CXDA(s));
aurel3289b190a2008-09-02 16:18:46 +00001285 if (BCR_SWSTYLE(s) != 1)
1286 add_crc = GET_FIELD(tmd.status, TMDS, ADDFCS);
bellarde3c26132006-07-04 11:33:00 +00001287 }
blueswir19bd0d292008-04-20 10:59:29 +00001288 if (!GET_FIELD(tmd.status, TMDS, ENP)) {
1289 int bcnt = 4096 - GET_FIELD(tmd.length, TMDL, BCNT);
1290 s->phys_mem_read(s->dma_opaque, PHYSADDR(s, tmd.tbadr),
1291 s->buffer + s->xmit_pos, bcnt, CSR_BSWP(s));
1292 s->xmit_pos += bcnt;
1293 } else if (s->xmit_pos >= 0) {
ths6d2980f52007-03-06 18:56:13 +00001294 int bcnt = 4096 - GET_FIELD(tmd.length, TMDL, BCNT);
1295 s->phys_mem_read(s->dma_opaque, PHYSADDR(s, tmd.tbadr),
1296 s->buffer + s->xmit_pos, bcnt, CSR_BSWP(s));
1297 s->xmit_pos += bcnt;
bellarde3c26132006-07-04 11:33:00 +00001298#ifdef PCNET_DEBUG
1299 printf("pcnet_transmit size=%d\n", s->xmit_pos);
ths6d2980f52007-03-06 18:56:13 +00001300#endif
aurel3289b190a2008-09-02 16:18:46 +00001301 if (CSR_LOOP(s)) {
1302 if (BCR_SWSTYLE(s) == 1)
1303 add_crc = !GET_FIELD(tmd.status, TMDS, NOFCS);
1304 s->looptest = add_crc ? PCNET_LOOPTEST_CRC : PCNET_LOOPTEST_NOCRC;
Mark McLoughline3f5ec22009-05-18 13:33:03 +01001305 pcnet_receive(s->vc, s->buffer, s->xmit_pos);
aurel3289b190a2008-09-02 16:18:46 +00001306 s->looptest = 0;
1307 } else
blueswir1dbe06e12007-05-27 19:38:20 +00001308 if (s->vc)
1309 qemu_send_packet(s->vc, s->buffer, s->xmit_pos);
bellarde3c26132006-07-04 11:33:00 +00001310
1311 s->csr[0] &= ~0x0008; /* clear TDMD */
1312 s->csr[4] |= 0x0004; /* set TXSTRT */
1313 s->xmit_pos = -1;
1314 }
1315
ths6d2980f52007-03-06 18:56:13 +00001316 SET_FIELD(&tmd.status, TMDS, OWN, 0);
bellarde3c26132006-07-04 11:33:00 +00001317 TMDSTORE(&tmd, PHYSADDR(s,CSR_CXDA(s)));
ths6d2980f52007-03-06 18:56:13 +00001318 if (!CSR_TOKINTD(s) || (CSR_LTINTEN(s) && GET_FIELD(tmd.status, TMDS, LTINT)))
bellarde3c26132006-07-04 11:33:00 +00001319 s->csr[0] |= 0x0200; /* set TINT */
1320
1321 if (CSR_XMTRC(s)<=1)
1322 CSR_XMTRC(s) = CSR_XMTRL(s);
1323 else
1324 CSR_XMTRC(s)--;
1325 if (count--)
1326 goto txagain;
1327
ths5fafdf22007-09-16 21:08:06 +00001328 } else
bellarde3c26132006-07-04 11:33:00 +00001329 if (s->xmit_pos >= 0) {
1330 struct pcnet_TMD tmd;
aurel32f1afe022009-04-08 22:56:33 +00001331 TMDLOAD(&tmd, xmit_cxda);
ths6d2980f52007-03-06 18:56:13 +00001332 SET_FIELD(&tmd.misc, TMDM, BUFF, 1);
1333 SET_FIELD(&tmd.misc, TMDM, UFLO, 1);
1334 SET_FIELD(&tmd.status, TMDS, ERR, 1);
1335 SET_FIELD(&tmd.status, TMDS, OWN, 0);
aurel32f1afe022009-04-08 22:56:33 +00001336 TMDSTORE(&tmd, xmit_cxda);
bellarde3c26132006-07-04 11:33:00 +00001337 s->csr[0] |= 0x0200; /* set TINT */
1338 if (!CSR_DXSUFLO(s)) {
1339 s->csr[0] &= ~0x0010;
1340 } else
1341 if (count--)
1342 goto txagain;
1343 }
bellardec607da2006-07-13 23:25:11 +00001344
1345 s->tx_busy = 0;
bellarde3c26132006-07-04 11:33:00 +00001346}
1347
1348static void pcnet_poll(PCNetState *s)
1349{
1350 if (CSR_RXON(s)) {
1351 pcnet_rdte_poll(s);
1352 }
1353
ths5fafdf22007-09-16 21:08:06 +00001354 if (CSR_TDMD(s) ||
bellarde3c26132006-07-04 11:33:00 +00001355 (CSR_TXON(s) && !CSR_DPOLL(s) && pcnet_tdte_poll(s)))
bellardec607da2006-07-13 23:25:11 +00001356 {
1357 /* prevent recursion */
1358 if (s->tx_busy)
1359 return;
1360
bellarde3c26132006-07-04 11:33:00 +00001361 pcnet_transmit(s);
bellardec607da2006-07-13 23:25:11 +00001362 }
bellarde3c26132006-07-04 11:33:00 +00001363}
1364
1365static void pcnet_poll_timer(void *opaque)
1366{
1367 PCNetState *s = opaque;
1368
1369 qemu_del_timer(s->poll_timer);
1370
1371 if (CSR_TDMD(s)) {
1372 pcnet_transmit(s);
1373 }
1374
ths3b46e622007-09-17 08:09:54 +00001375 pcnet_update_irq(s);
bellarde3c26132006-07-04 11:33:00 +00001376
1377 if (!CSR_STOP(s) && !CSR_SPND(s) && !CSR_DPOLL(s)) {
1378 uint64_t now = qemu_get_clock(vm_clock) * 33;
1379 if (!s->timer || !now)
1380 s->timer = now;
1381 else {
1382 uint64_t t = now - s->timer + CSR_POLL(s);
1383 if (t > 0xffffLL) {
1384 pcnet_poll(s);
1385 CSR_POLL(s) = CSR_PINT(s);
1386 } else
1387 CSR_POLL(s) = t;
1388 }
ths5fafdf22007-09-16 21:08:06 +00001389 qemu_mod_timer(s->poll_timer,
bellarde3c26132006-07-04 11:33:00 +00001390 pcnet_get_next_poll_time(s,qemu_get_clock(vm_clock)));
1391 }
1392}
1393
1394
1395static void pcnet_csr_writew(PCNetState *s, uint32_t rap, uint32_t new_value)
1396{
1397 uint16_t val = new_value;
1398#ifdef PCNET_DEBUG_CSR
1399 printf("pcnet_csr_writew rap=%d val=0x%04x\n", rap, val);
1400#endif
1401 switch (rap) {
1402 case 0:
1403 s->csr[0] &= ~(val & 0x7f00); /* Clear any interrupt flags */
1404
1405 s->csr[0] = (s->csr[0] & ~0x0040) | (val & 0x0048);
1406
1407 val = (val & 0x007f) | (s->csr[0] & 0x7f00);
1408
1409 /* IFF STOP, STRT and INIT are set, clear STRT and INIT */
1410 if ((val&7) == 7)
1411 val &= ~3;
1412
1413 if (!CSR_STOP(s) && (val & 4))
1414 pcnet_stop(s);
1415
1416 if (!CSR_INIT(s) && (val & 1))
1417 pcnet_init(s);
1418
1419 if (!CSR_STRT(s) && (val & 2))
1420 pcnet_start(s);
1421
ths5fafdf22007-09-16 21:08:06 +00001422 if (CSR_TDMD(s))
bellarde3c26132006-07-04 11:33:00 +00001423 pcnet_transmit(s);
1424
1425 return;
1426 case 1:
1427 case 2:
1428 case 8:
1429 case 9:
1430 case 10:
1431 case 11:
1432 case 12:
1433 case 13:
1434 case 14:
1435 case 15:
1436 case 18: /* CRBAL */
1437 case 19: /* CRBAU */
1438 case 20: /* CXBAL */
1439 case 21: /* CXBAU */
1440 case 22: /* NRBAU */
1441 case 23: /* NRBAU */
1442 case 24:
1443 case 25:
1444 case 26:
1445 case 27:
1446 case 28:
1447 case 29:
1448 case 30:
1449 case 31:
1450 case 32:
1451 case 33:
1452 case 34:
1453 case 35:
1454 case 36:
1455 case 37:
1456 case 38:
1457 case 39:
1458 case 40: /* CRBC */
1459 case 41:
1460 case 42: /* CXBC */
1461 case 43:
1462 case 44:
1463 case 45:
1464 case 46: /* POLL */
1465 case 47: /* POLLINT */
1466 case 72:
1467 case 74:
1468 case 76: /* RCVRL */
1469 case 78: /* XMTRL */
1470 case 112:
1471 if (CSR_STOP(s) || CSR_SPND(s))
1472 break;
1473 return;
1474 case 3:
1475 break;
1476 case 4:
ths5fafdf22007-09-16 21:08:06 +00001477 s->csr[4] &= ~(val & 0x026a);
bellarde3c26132006-07-04 11:33:00 +00001478 val &= ~0x026a; val |= s->csr[4] & 0x026a;
1479 break;
1480 case 5:
ths5fafdf22007-09-16 21:08:06 +00001481 s->csr[5] &= ~(val & 0x0a90);
bellarde3c26132006-07-04 11:33:00 +00001482 val &= ~0x0a90; val |= s->csr[5] & 0x0a90;
1483 break;
1484 case 16:
1485 pcnet_csr_writew(s,1,val);
1486 return;
1487 case 17:
1488 pcnet_csr_writew(s,2,val);
1489 return;
1490 case 58:
1491 pcnet_bcr_writew(s,BCR_SWS,val);
1492 break;
1493 default:
1494 return;
1495 }
1496 s->csr[rap] = val;
1497}
1498
1499static uint32_t pcnet_csr_readw(PCNetState *s, uint32_t rap)
1500{
1501 uint32_t val;
1502 switch (rap) {
1503 case 0:
1504 pcnet_update_irq(s);
1505 val = s->csr[0];
1506 val |= (val & 0x7800) ? 0x8000 : 0;
1507 break;
1508 case 16:
1509 return pcnet_csr_readw(s,1);
1510 case 17:
1511 return pcnet_csr_readw(s,2);
1512 case 58:
1513 return pcnet_bcr_readw(s,BCR_SWS);
1514 case 88:
1515 val = s->csr[89];
1516 val <<= 16;
1517 val |= s->csr[88];
1518 break;
1519 default:
1520 val = s->csr[rap];
1521 }
1522#ifdef PCNET_DEBUG_CSR
1523 printf("pcnet_csr_readw rap=%d val=0x%04x\n", rap, val);
1524#endif
1525 return val;
1526}
1527
1528static void pcnet_bcr_writew(PCNetState *s, uint32_t rap, uint32_t val)
1529{
1530 rap &= 127;
1531#ifdef PCNET_DEBUG_BCR
1532 printf("pcnet_bcr_writew rap=%d val=0x%04x\n", rap, val);
1533#endif
1534 switch (rap) {
1535 case BCR_SWS:
1536 if (!(CSR_STOP(s) || CSR_SPND(s)))
1537 return;
1538 val &= ~0x0300;
1539 switch (val & 0x00ff) {
1540 case 0:
1541 val |= 0x0200;
1542 break;
1543 case 1:
1544 val |= 0x0100;
1545 break;
1546 case 2:
1547 case 3:
1548 val |= 0x0300;
1549 break;
1550 default:
1551 printf("Bad SWSTYLE=0x%02x\n", val & 0xff);
1552 val = 0x0200;
1553 break;
1554 }
1555#ifdef PCNET_DEBUG
1556 printf("BCR_SWS=0x%04x\n", val);
1557#endif
1558 case BCR_LNKST:
1559 case BCR_LED1:
1560 case BCR_LED2:
1561 case BCR_LED3:
1562 case BCR_MC:
1563 case BCR_FDC:
1564 case BCR_BSBC:
1565 case BCR_EECAS:
1566 case BCR_PLAT:
1567 s->bcr[rap] = val;
1568 break;
1569 default:
1570 break;
1571 }
1572}
1573
1574static uint32_t pcnet_bcr_readw(PCNetState *s, uint32_t rap)
1575{
1576 uint32_t val;
1577 rap &= 127;
1578 switch (rap) {
1579 case BCR_LNKST:
1580 case BCR_LED1:
1581 case BCR_LED2:
1582 case BCR_LED3:
1583 val = s->bcr[rap] & ~0x8000;
1584 val |= (val & 0x017f & s->lnkst) ? 0x8000 : 0;
1585 break;
1586 default:
1587 val = rap < 32 ? s->bcr[rap] : 0;
1588 break;
1589 }
1590#ifdef PCNET_DEBUG_BCR
1591 printf("pcnet_bcr_readw rap=%d val=0x%04x\n", rap, val);
1592#endif
1593 return val;
1594}
1595
blueswir15aca8c32007-05-26 17:39:43 +00001596static void pcnet_h_reset(void *opaque)
bellarde3c26132006-07-04 11:33:00 +00001597{
bellard91cc0292006-09-03 16:07:02 +00001598 PCNetState *s = opaque;
bellarde3c26132006-07-04 11:33:00 +00001599 int i;
1600 uint16_t checksum;
1601
1602 /* Initialize the PROM */
1603
Paul Brook9d07d752009-05-14 22:35:07 +01001604 memcpy(s->prom, s->macaddr, 6);
bellarde3c26132006-07-04 11:33:00 +00001605 s->prom[12] = s->prom[13] = 0x00;
1606 s->prom[14] = s->prom[15] = 0x57;
1607
1608 for (i = 0,checksum = 0; i < 16; i++)
1609 checksum += s->prom[i];
1610 *(uint16_t *)&s->prom[12] = cpu_to_le16(checksum);
1611
1612
1613 s->bcr[BCR_MSRDA] = 0x0005;
1614 s->bcr[BCR_MSWRA] = 0x0005;
1615 s->bcr[BCR_MC ] = 0x0002;
1616 s->bcr[BCR_LNKST] = 0x00c0;
1617 s->bcr[BCR_LED1 ] = 0x0084;
1618 s->bcr[BCR_LED2 ] = 0x0088;
1619 s->bcr[BCR_LED3 ] = 0x0090;
1620 s->bcr[BCR_FDC ] = 0x0000;
1621 s->bcr[BCR_BSBC ] = 0x9001;
1622 s->bcr[BCR_EECAS] = 0x0002;
1623 s->bcr[BCR_SWS ] = 0x0200;
1624 s->bcr[BCR_PLAT ] = 0xff06;
1625
1626 pcnet_s_reset(s);
1627}
1628
1629static void pcnet_aprom_writeb(void *opaque, uint32_t addr, uint32_t val)
1630{
1631 PCNetState *s = opaque;
1632#ifdef PCNET_DEBUG
1633 printf("pcnet_aprom_writeb addr=0x%08x val=0x%02x\n", addr, val);
ths3b46e622007-09-17 08:09:54 +00001634#endif
bellarde3c26132006-07-04 11:33:00 +00001635 /* Check APROMWE bit to enable write access */
1636 if (pcnet_bcr_readw(s,2) & 0x80)
1637 s->prom[addr & 15] = val;
ths3b46e622007-09-17 08:09:54 +00001638}
bellarde3c26132006-07-04 11:33:00 +00001639
1640static uint32_t pcnet_aprom_readb(void *opaque, uint32_t addr)
1641{
1642 PCNetState *s = opaque;
1643 uint32_t val = s->prom[addr &= 15];
1644#ifdef PCNET_DEBUG
1645 printf("pcnet_aprom_readb addr=0x%08x val=0x%02x\n", addr, val);
1646#endif
1647 return val;
1648}
1649
1650static void pcnet_ioport_writew(void *opaque, uint32_t addr, uint32_t val)
1651{
1652 PCNetState *s = opaque;
1653 pcnet_poll_timer(s);
1654#ifdef PCNET_DEBUG_IO
1655 printf("pcnet_ioport_writew addr=0x%08x val=0x%04x\n", addr, val);
1656#endif
1657 if (!BCR_DWIO(s)) {
1658 switch (addr & 0x0f) {
1659 case 0x00: /* RDP */
1660 pcnet_csr_writew(s, s->rap, val);
1661 break;
1662 case 0x02:
1663 s->rap = val & 0x7f;
1664 break;
1665 case 0x06:
1666 pcnet_bcr_writew(s, s->rap, val);
1667 break;
1668 }
1669 }
1670 pcnet_update_irq(s);
1671}
1672
1673static uint32_t pcnet_ioport_readw(void *opaque, uint32_t addr)
1674{
1675 PCNetState *s = opaque;
1676 uint32_t val = -1;
1677 pcnet_poll_timer(s);
1678 if (!BCR_DWIO(s)) {
1679 switch (addr & 0x0f) {
1680 case 0x00: /* RDP */
1681 val = pcnet_csr_readw(s, s->rap);
1682 break;
1683 case 0x02:
1684 val = s->rap;
1685 break;
1686 case 0x04:
1687 pcnet_s_reset(s);
1688 val = 0;
1689 break;
1690 case 0x06:
1691 val = pcnet_bcr_readw(s, s->rap);
1692 break;
1693 }
1694 }
1695 pcnet_update_irq(s);
1696#ifdef PCNET_DEBUG_IO
1697 printf("pcnet_ioport_readw addr=0x%08x val=0x%04x\n", addr, val & 0xffff);
1698#endif
1699 return val;
1700}
1701
1702static void pcnet_ioport_writel(void *opaque, uint32_t addr, uint32_t val)
1703{
1704 PCNetState *s = opaque;
1705 pcnet_poll_timer(s);
1706#ifdef PCNET_DEBUG_IO
1707 printf("pcnet_ioport_writel addr=0x%08x val=0x%08x\n", addr, val);
1708#endif
1709 if (BCR_DWIO(s)) {
1710 switch (addr & 0x0f) {
1711 case 0x00: /* RDP */
1712 pcnet_csr_writew(s, s->rap, val & 0xffff);
1713 break;
1714 case 0x04:
1715 s->rap = val & 0x7f;
1716 break;
1717 case 0x0c:
1718 pcnet_bcr_writew(s, s->rap, val & 0xffff);
1719 break;
1720 }
1721 } else
1722 if ((addr & 0x0f) == 0) {
1723 /* switch device to dword i/o mode */
1724 pcnet_bcr_writew(s, BCR_BSBC, pcnet_bcr_readw(s, BCR_BSBC) | 0x0080);
1725#ifdef PCNET_DEBUG_IO
1726 printf("device switched into dword i/o mode\n");
ths3b46e622007-09-17 08:09:54 +00001727#endif
bellarde3c26132006-07-04 11:33:00 +00001728 }
1729 pcnet_update_irq(s);
1730}
1731
1732static uint32_t pcnet_ioport_readl(void *opaque, uint32_t addr)
1733{
1734 PCNetState *s = opaque;
1735 uint32_t val = -1;
1736 pcnet_poll_timer(s);
ths3b46e622007-09-17 08:09:54 +00001737 if (BCR_DWIO(s)) {
bellarde3c26132006-07-04 11:33:00 +00001738 switch (addr & 0x0f) {
1739 case 0x00: /* RDP */
1740 val = pcnet_csr_readw(s, s->rap);
1741 break;
1742 case 0x04:
1743 val = s->rap;
1744 break;
1745 case 0x08:
1746 pcnet_s_reset(s);
1747 val = 0;
1748 break;
1749 case 0x0c:
1750 val = pcnet_bcr_readw(s, s->rap);
1751 break;
1752 }
1753 }
1754 pcnet_update_irq(s);
1755#ifdef PCNET_DEBUG_IO
1756 printf("pcnet_ioport_readl addr=0x%08x val=0x%08x\n", addr, val);
1757#endif
1758 return val;
1759}
1760
ths5fafdf22007-09-16 21:08:06 +00001761static void pcnet_ioport_map(PCIDevice *pci_dev, int region_num,
bellarde3c26132006-07-04 11:33:00 +00001762 uint32_t addr, uint32_t size, int type)
1763{
Juan Quintela1f235a72009-08-24 18:42:57 +02001764 PCNetState *d = &DO_UPCAST(PCIPCNetState, pci_dev, pci_dev)->state;
bellarde3c26132006-07-04 11:33:00 +00001765
1766#ifdef PCNET_DEBUG_IO
1767 printf("pcnet_ioport_map addr=0x%04x size=0x%04x\n", addr, size);
1768#endif
1769
1770 register_ioport_write(addr, 16, 1, pcnet_aprom_writeb, d);
1771 register_ioport_read(addr, 16, 1, pcnet_aprom_readb, d);
ths3b46e622007-09-17 08:09:54 +00001772
bellarde3c26132006-07-04 11:33:00 +00001773 register_ioport_write(addr + 0x10, 0x10, 2, pcnet_ioport_writew, d);
1774 register_ioport_read(addr + 0x10, 0x10, 2, pcnet_ioport_readw, d);
1775 register_ioport_write(addr + 0x10, 0x10, 4, pcnet_ioport_writel, d);
1776 register_ioport_read(addr + 0x10, 0x10, 4, pcnet_ioport_readl, d);
1777}
1778
Anthony Liguoric227f092009-10-01 16:12:16 -05001779static void pcnet_mmio_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
bellarde3c26132006-07-04 11:33:00 +00001780{
1781 PCNetState *d = opaque;
1782#ifdef PCNET_DEBUG_IO
blueswir1cb3df912008-07-20 15:22:46 +00001783 printf("pcnet_mmio_writeb addr=0x" TARGET_FMT_plx" val=0x%02x\n", addr,
1784 val);
bellarde3c26132006-07-04 11:33:00 +00001785#endif
1786 if (!(addr & 0x10))
1787 pcnet_aprom_writeb(d, addr & 0x0f, val);
1788}
1789
Anthony Liguoric227f092009-10-01 16:12:16 -05001790static uint32_t pcnet_mmio_readb(void *opaque, target_phys_addr_t addr)
bellarde3c26132006-07-04 11:33:00 +00001791{
1792 PCNetState *d = opaque;
1793 uint32_t val = -1;
1794 if (!(addr & 0x10))
1795 val = pcnet_aprom_readb(d, addr & 0x0f);
1796#ifdef PCNET_DEBUG_IO
blueswir1cb3df912008-07-20 15:22:46 +00001797 printf("pcnet_mmio_readb addr=0x" TARGET_FMT_plx " val=0x%02x\n", addr,
1798 val & 0xff);
bellarde3c26132006-07-04 11:33:00 +00001799#endif
1800 return val;
1801}
1802
Anthony Liguoric227f092009-10-01 16:12:16 -05001803static void pcnet_mmio_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
bellarde3c26132006-07-04 11:33:00 +00001804{
1805 PCNetState *d = opaque;
1806#ifdef PCNET_DEBUG_IO
blueswir1cb3df912008-07-20 15:22:46 +00001807 printf("pcnet_mmio_writew addr=0x" TARGET_FMT_plx " val=0x%04x\n", addr,
1808 val);
bellarde3c26132006-07-04 11:33:00 +00001809#endif
1810 if (addr & 0x10)
1811 pcnet_ioport_writew(d, addr & 0x0f, val);
1812 else {
1813 addr &= 0x0f;
1814 pcnet_aprom_writeb(d, addr, val & 0xff);
1815 pcnet_aprom_writeb(d, addr+1, (val & 0xff00) >> 8);
1816 }
1817}
1818
Anthony Liguoric227f092009-10-01 16:12:16 -05001819static uint32_t pcnet_mmio_readw(void *opaque, target_phys_addr_t addr)
bellarde3c26132006-07-04 11:33:00 +00001820{
1821 PCNetState *d = opaque;
1822 uint32_t val = -1;
1823 if (addr & 0x10)
1824 val = pcnet_ioport_readw(d, addr & 0x0f);
1825 else {
1826 addr &= 0x0f;
1827 val = pcnet_aprom_readb(d, addr+1);
1828 val <<= 8;
1829 val |= pcnet_aprom_readb(d, addr);
1830 }
1831#ifdef PCNET_DEBUG_IO
blueswir1cb3df912008-07-20 15:22:46 +00001832 printf("pcnet_mmio_readw addr=0x" TARGET_FMT_plx" val = 0x%04x\n", addr,
1833 val & 0xffff);
bellarde3c26132006-07-04 11:33:00 +00001834#endif
1835 return val;
1836}
1837
Anthony Liguoric227f092009-10-01 16:12:16 -05001838static void pcnet_mmio_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
bellarde3c26132006-07-04 11:33:00 +00001839{
1840 PCNetState *d = opaque;
1841#ifdef PCNET_DEBUG_IO
blueswir1cb3df912008-07-20 15:22:46 +00001842 printf("pcnet_mmio_writel addr=0x" TARGET_FMT_plx" val=0x%08x\n", addr,
1843 val);
bellarde3c26132006-07-04 11:33:00 +00001844#endif
1845 if (addr & 0x10)
1846 pcnet_ioport_writel(d, addr & 0x0f, val);
1847 else {
1848 addr &= 0x0f;
1849 pcnet_aprom_writeb(d, addr, val & 0xff);
1850 pcnet_aprom_writeb(d, addr+1, (val & 0xff00) >> 8);
1851 pcnet_aprom_writeb(d, addr+2, (val & 0xff0000) >> 16);
1852 pcnet_aprom_writeb(d, addr+3, (val & 0xff000000) >> 24);
1853 }
1854}
1855
Anthony Liguoric227f092009-10-01 16:12:16 -05001856static uint32_t pcnet_mmio_readl(void *opaque, target_phys_addr_t addr)
bellarde3c26132006-07-04 11:33:00 +00001857{
1858 PCNetState *d = opaque;
1859 uint32_t val;
1860 if (addr & 0x10)
1861 val = pcnet_ioport_readl(d, addr & 0x0f);
1862 else {
1863 addr &= 0x0f;
1864 val = pcnet_aprom_readb(d, addr+3);
1865 val <<= 8;
1866 val |= pcnet_aprom_readb(d, addr+2);
1867 val <<= 8;
1868 val |= pcnet_aprom_readb(d, addr+1);
1869 val <<= 8;
1870 val |= pcnet_aprom_readb(d, addr);
1871 }
1872#ifdef PCNET_DEBUG_IO
blueswir1cb3df912008-07-20 15:22:46 +00001873 printf("pcnet_mmio_readl addr=0x" TARGET_FMT_plx " val=0x%08x\n", addr,
1874 val);
bellarde3c26132006-07-04 11:33:00 +00001875#endif
1876 return val;
1877}
1878
1879
bellard91cc0292006-09-03 16:07:02 +00001880static void pcnet_save(QEMUFile *f, void *opaque)
1881{
1882 PCNetState *s = opaque;
1883 unsigned int i;
1884
blueswir1b6c4f712008-10-02 19:14:17 +00001885 qemu_put_sbe32(f, s->rap);
1886 qemu_put_sbe32(f, s->isr);
1887 qemu_put_sbe32(f, s->lnkst);
bellard91cc0292006-09-03 16:07:02 +00001888 qemu_put_be32s(f, &s->rdra);
1889 qemu_put_be32s(f, &s->tdra);
1890 qemu_put_buffer(f, s->prom, 16);
1891 for (i = 0; i < 128; i++)
1892 qemu_put_be16s(f, &s->csr[i]);
1893 for (i = 0; i < 32; i++)
1894 qemu_put_be16s(f, &s->bcr[i]);
1895 qemu_put_be64s(f, &s->timer);
blueswir1b6c4f712008-10-02 19:14:17 +00001896 qemu_put_sbe32(f, s->xmit_pos);
bellard91cc0292006-09-03 16:07:02 +00001897 qemu_put_buffer(f, s->buffer, 4096);
blueswir1b6c4f712008-10-02 19:14:17 +00001898 qemu_put_sbe32(f, s->tx_busy);
bellard91cc0292006-09-03 16:07:02 +00001899 qemu_put_timer(f, s->poll_timer);
1900}
1901
1902static int pcnet_load(QEMUFile *f, void *opaque, int version_id)
1903{
1904 PCNetState *s = opaque;
Jan Kiszkaefb56cf2009-10-07 18:19:40 +02001905 int i, dummy;
bellard91cc0292006-09-03 16:07:02 +00001906
Jan Kiszkaefb56cf2009-10-07 18:19:40 +02001907 if (version_id < 2 || version_id > 3)
bellard91cc0292006-09-03 16:07:02 +00001908 return -EINVAL;
1909
blueswir1b6c4f712008-10-02 19:14:17 +00001910 qemu_get_sbe32s(f, &s->rap);
1911 qemu_get_sbe32s(f, &s->isr);
1912 qemu_get_sbe32s(f, &s->lnkst);
bellard91cc0292006-09-03 16:07:02 +00001913 qemu_get_be32s(f, &s->rdra);
1914 qemu_get_be32s(f, &s->tdra);
1915 qemu_get_buffer(f, s->prom, 16);
1916 for (i = 0; i < 128; i++)
1917 qemu_get_be16s(f, &s->csr[i]);
1918 for (i = 0; i < 32; i++)
1919 qemu_get_be16s(f, &s->bcr[i]);
1920 qemu_get_be64s(f, &s->timer);
blueswir1b6c4f712008-10-02 19:14:17 +00001921 qemu_get_sbe32s(f, &s->xmit_pos);
Jan Kiszkaefb56cf2009-10-07 18:19:40 +02001922 if (version_id == 2) {
1923 qemu_get_sbe32s(f, &dummy);
1924 }
bellard91cc0292006-09-03 16:07:02 +00001925 qemu_get_buffer(f, s->buffer, 4096);
blueswir1b6c4f712008-10-02 19:14:17 +00001926 qemu_get_sbe32s(f, &s->tx_busy);
bellard91cc0292006-09-03 16:07:02 +00001927 qemu_get_timer(f, s->poll_timer);
1928
1929 return 0;
1930}
1931
Juan Quintela0abaa7c2009-08-24 18:42:59 +02001932static void pci_pcnet_save(QEMUFile *f, void *opaque)
1933{
1934 PCIPCNetState *s = opaque;
1935
1936 pci_device_save(&s->pci_dev, f);
1937 pcnet_save(f, &s->state);
1938}
1939
1940static int pci_pcnet_load(QEMUFile *f, void *opaque, int version_id)
1941{
1942 PCIPCNetState *s = opaque;
1943 int ret;
1944
Juan Quintela0abaa7c2009-08-24 18:42:59 +02001945 ret = pci_device_load(&s->pci_dev, f);
1946 if (ret < 0)
1947 return ret;
1948
1949 return pcnet_load(f, &s->state, version_id);
1950}
1951
aliguorib946a152009-04-17 17:11:08 +00001952static void pcnet_common_cleanup(PCNetState *d)
1953{
1954 unregister_savevm("pcnet", d);
1955
1956 qemu_del_timer(d->poll_timer);
1957 qemu_free_timer(d->poll_timer);
1958}
1959
Gerd Hoffmann81a322d2009-08-14 10:36:05 +02001960static int pcnet_common_init(DeviceState *dev, PCNetState *s,
Paul Brook9d07d752009-05-14 22:35:07 +01001961 NetCleanup *cleanup)
bellard91cc0292006-09-03 16:07:02 +00001962{
Paul Brook9d07d752009-05-14 22:35:07 +01001963 s->poll_timer = qemu_new_timer(vm_clock, pcnet_poll_timer, s);
bellard91cc0292006-09-03 16:07:02 +00001964
Paul Brook9d07d752009-05-14 22:35:07 +01001965 qdev_get_macaddr(dev, s->macaddr);
1966 s->vc = qdev_get_vlan_client(dev,
Mark McLoughlin463af532009-05-18 12:55:27 +01001967 pcnet_can_receive, pcnet_receive, NULL,
Paul Brook9d07d752009-05-14 22:35:07 +01001968 cleanup, s);
1969 pcnet_h_reset(s);
Gerd Hoffmann81a322d2009-08-14 10:36:05 +02001970 return 0;
bellard91cc0292006-09-03 16:07:02 +00001971}
1972
1973/* PCI interface */
1974
Blue Swirld60efc62009-08-25 18:29:31 +00001975static CPUWriteMemoryFunc * const pcnet_mmio_write[] = {
Juan Quintela9fdab572009-08-24 18:42:58 +02001976 &pcnet_mmio_writeb,
1977 &pcnet_mmio_writew,
1978 &pcnet_mmio_writel
bellarde3c26132006-07-04 11:33:00 +00001979};
1980
Blue Swirld60efc62009-08-25 18:29:31 +00001981static CPUReadMemoryFunc * const pcnet_mmio_read[] = {
Juan Quintela9fdab572009-08-24 18:42:58 +02001982 &pcnet_mmio_readb,
1983 &pcnet_mmio_readw,
1984 &pcnet_mmio_readl
bellarde3c26132006-07-04 11:33:00 +00001985};
1986
ths5fafdf22007-09-16 21:08:06 +00001987static void pcnet_mmio_map(PCIDevice *pci_dev, int region_num,
bellarde3c26132006-07-04 11:33:00 +00001988 uint32_t addr, uint32_t size, int type)
1989{
Juan Quintela1f235a72009-08-24 18:42:57 +02001990 PCIPCNetState *d = DO_UPCAST(PCIPCNetState, pci_dev, pci_dev);
bellarde3c26132006-07-04 11:33:00 +00001991
1992#ifdef PCNET_DEBUG_IO
blueswir13c924ac2008-07-20 15:21:50 +00001993 printf("pcnet_mmio_map addr=0x%08x 0x%08x\n", addr, size);
bellarde3c26132006-07-04 11:33:00 +00001994#endif
1995
Paul Brook9d07d752009-05-14 22:35:07 +01001996 cpu_register_physical_memory(addr, PCNET_PNPMMIO_SIZE, d->state.mmio_index);
bellard91cc0292006-09-03 16:07:02 +00001997}
1998
Anthony Liguoric227f092009-10-01 16:12:16 -05001999static void pci_physical_memory_write(void *dma_opaque, target_phys_addr_t addr,
bellard9b94dc32006-09-03 19:48:17 +00002000 uint8_t *buf, int len, int do_bswap)
bellard91cc0292006-09-03 16:07:02 +00002001{
2002 cpu_physical_memory_write(addr, buf, len);
2003}
2004
Anthony Liguoric227f092009-10-01 16:12:16 -05002005static void pci_physical_memory_read(void *dma_opaque, target_phys_addr_t addr,
bellard9b94dc32006-09-03 19:48:17 +00002006 uint8_t *buf, int len, int do_bswap)
bellard91cc0292006-09-03 16:07:02 +00002007{
2008 cpu_physical_memory_read(addr, buf, len);
bellarde3c26132006-07-04 11:33:00 +00002009}
2010
aliguorib946a152009-04-17 17:11:08 +00002011static void pci_pcnet_cleanup(VLANClientState *vc)
2012{
2013 PCNetState *d = vc->opaque;
2014
2015 pcnet_common_cleanup(d);
2016}
2017
2018static int pci_pcnet_uninit(PCIDevice *dev)
2019{
Juan Quintela1f235a72009-08-24 18:42:57 +02002020 PCIPCNetState *d = DO_UPCAST(PCIPCNetState, pci_dev, dev);
aliguorib946a152009-04-17 17:11:08 +00002021
Paul Brook9d07d752009-05-14 22:35:07 +01002022 cpu_unregister_io_memory(d->state.mmio_index);
aliguorib946a152009-04-17 17:11:08 +00002023
2024 return 0;
2025}
2026
Gerd Hoffmann81a322d2009-08-14 10:36:05 +02002027static int pci_pcnet_init(PCIDevice *pci_dev)
bellarde3c26132006-07-04 11:33:00 +00002028{
Juan Quintela1f235a72009-08-24 18:42:57 +02002029 PCIPCNetState *d = DO_UPCAST(PCIPCNetState, pci_dev, pci_dev);
Paul Brook9d07d752009-05-14 22:35:07 +01002030 PCNetState *s = &d->state;
bellarde3c26132006-07-04 11:33:00 +00002031 uint8_t *pci_conf;
2032
2033#if 0
ths5fafdf22007-09-16 21:08:06 +00002034 printf("sizeof(RMD)=%d, sizeof(TMD)=%d\n",
bellarde3c26132006-07-04 11:33:00 +00002035 sizeof(struct pcnet_RMD), sizeof(struct pcnet_TMD));
2036#endif
2037
Paul Brook9d07d752009-05-14 22:35:07 +01002038 pci_conf = pci_dev->config;
ths3b46e622007-09-17 08:09:54 +00002039
aliguorideb54392009-01-26 15:37:35 +00002040 pci_config_set_vendor_id(pci_conf, PCI_VENDOR_ID_AMD);
2041 pci_config_set_device_id(pci_conf, PCI_DEVICE_ID_AMD_LANCE);
ths5fafdf22007-09-16 21:08:06 +00002042 *(uint16_t *)&pci_conf[0x04] = cpu_to_le16(0x0007);
bellarde3c26132006-07-04 11:33:00 +00002043 *(uint16_t *)&pci_conf[0x06] = cpu_to_le16(0x0280);
2044 pci_conf[0x08] = 0x10;
2045 pci_conf[0x09] = 0x00;
blueswir1173a5432009-02-01 19:26:20 +00002046 pci_config_set_class(pci_conf, PCI_CLASS_NETWORK_ETHERNET);
Isaku Yamahata6407f372009-05-03 19:03:00 +00002047 pci_conf[PCI_HEADER_TYPE] = PCI_HEADER_TYPE_NORMAL; // header_type
ths3b46e622007-09-17 08:09:54 +00002048
bellarde3c26132006-07-04 11:33:00 +00002049 *(uint32_t *)&pci_conf[0x10] = cpu_to_le32(0x00000001);
2050 *(uint32_t *)&pci_conf[0x14] = cpu_to_le32(0x00000000);
ths3b46e622007-09-17 08:09:54 +00002051
bellarde3c26132006-07-04 11:33:00 +00002052 pci_conf[0x3d] = 1; // interrupt pin 0
2053 pci_conf[0x3e] = 0x06;
2054 pci_conf[0x3f] = 0xff;
2055
2056 /* Handler for memory-mapped I/O */
Paul Brook9d07d752009-05-14 22:35:07 +01002057 s->mmio_index =
Avi Kivity1eed09c2009-06-14 11:38:51 +03002058 cpu_register_io_memory(pcnet_mmio_read, pcnet_mmio_write, &d->state);
bellarde3c26132006-07-04 11:33:00 +00002059
Avi Kivity28c2c262009-06-14 11:38:53 +03002060 pci_register_bar((PCIDevice *)d, 0, PCNET_IOPORT_SIZE,
bellarde3c26132006-07-04 11:33:00 +00002061 PCI_ADDRESS_SPACE_IO, pcnet_ioport_map);
ths3b46e622007-09-17 08:09:54 +00002062
Avi Kivity28c2c262009-06-14 11:38:53 +03002063 pci_register_bar((PCIDevice *)d, 1, PCNET_PNPMMIO_SIZE,
bellarde3c26132006-07-04 11:33:00 +00002064 PCI_ADDRESS_SPACE_MEM, pcnet_mmio_map);
ths3b46e622007-09-17 08:09:54 +00002065
Paul Brook9d07d752009-05-14 22:35:07 +01002066 s->irq = pci_dev->irq[0];
2067 s->phys_mem_read = pci_physical_memory_read;
2068 s->phys_mem_write = pci_physical_memory_write;
bellarde3c26132006-07-04 11:33:00 +00002069
Jan Kiszkaefb56cf2009-10-07 18:19:40 +02002070 register_savevm("pcnet", -1, 3, pci_pcnet_save, pci_pcnet_load, d);
Gerd Hoffmann81a322d2009-08-14 10:36:05 +02002071 return pcnet_common_init(&pci_dev->qdev, s, pci_pcnet_cleanup);
bellarde3c26132006-07-04 11:33:00 +00002072}
bellard91cc0292006-09-03 16:07:02 +00002073
2074/* SPARC32 interface */
2075
2076#if defined (TARGET_SPARC) && !defined(TARGET_SPARC64) // Avoid compile failure
pbrook87ecb682007-11-17 17:14:51 +00002077#include "sun4m.h"
bellard91cc0292006-09-03 16:07:02 +00002078
blueswir12d069ba2007-08-16 19:56:27 +00002079static void parent_lance_reset(void *opaque, int irq, int level)
2080{
Paul Brook4856fcf2009-05-22 17:44:32 +01002081 SysBusPCNetState *d = opaque;
blueswir12d069ba2007-08-16 19:56:27 +00002082 if (level)
Paul Brook4856fcf2009-05-22 17:44:32 +01002083 pcnet_h_reset(&d->state);
blueswir12d069ba2007-08-16 19:56:27 +00002084}
2085
Anthony Liguoric227f092009-10-01 16:12:16 -05002086static void lance_mem_writew(void *opaque, target_phys_addr_t addr,
blueswir15a84a5d2007-06-28 15:28:18 +00002087 uint32_t val)
2088{
Paul Brook4856fcf2009-05-22 17:44:32 +01002089 SysBusPCNetState *d = opaque;
blueswir15a84a5d2007-06-28 15:28:18 +00002090#ifdef PCNET_DEBUG_IO
2091 printf("lance_mem_writew addr=" TARGET_FMT_plx " val=0x%04x\n", addr,
2092 val & 0xffff);
2093#endif
Paul Brook4856fcf2009-05-22 17:44:32 +01002094 pcnet_ioport_writew(&d->state, addr, val & 0xffff);
blueswir15a84a5d2007-06-28 15:28:18 +00002095}
2096
Anthony Liguoric227f092009-10-01 16:12:16 -05002097static uint32_t lance_mem_readw(void *opaque, target_phys_addr_t addr)
blueswir15a84a5d2007-06-28 15:28:18 +00002098{
Paul Brook4856fcf2009-05-22 17:44:32 +01002099 SysBusPCNetState *d = opaque;
blueswir15a84a5d2007-06-28 15:28:18 +00002100 uint32_t val;
2101
Paul Brook4856fcf2009-05-22 17:44:32 +01002102 val = pcnet_ioport_readw(&d->state, addr);
blueswir15a84a5d2007-06-28 15:28:18 +00002103#ifdef PCNET_DEBUG_IO
blueswir13c924ac2008-07-20 15:21:50 +00002104 printf("lance_mem_readw addr=" TARGET_FMT_plx " val = 0x%04x\n", addr,
blueswir15a84a5d2007-06-28 15:28:18 +00002105 val & 0xffff);
2106#endif
2107
2108 return val & 0xffff;
2109}
2110
Blue Swirld60efc62009-08-25 18:29:31 +00002111static CPUReadMemoryFunc * const lance_mem_read[3] = {
blueswir17c560452008-01-01 17:06:38 +00002112 NULL,
blueswir15a84a5d2007-06-28 15:28:18 +00002113 lance_mem_readw,
blueswir17c560452008-01-01 17:06:38 +00002114 NULL,
bellard91cc0292006-09-03 16:07:02 +00002115};
2116
Blue Swirld60efc62009-08-25 18:29:31 +00002117static CPUWriteMemoryFunc * const lance_mem_write[3] = {
blueswir17c560452008-01-01 17:06:38 +00002118 NULL,
blueswir15a84a5d2007-06-28 15:28:18 +00002119 lance_mem_writew,
blueswir17c560452008-01-01 17:06:38 +00002120 NULL,
bellard91cc0292006-09-03 16:07:02 +00002121};
2122
aliguorib946a152009-04-17 17:11:08 +00002123static void lance_cleanup(VLANClientState *vc)
2124{
2125 PCNetState *d = vc->opaque;
2126
2127 pcnet_common_cleanup(d);
aliguorib946a152009-04-17 17:11:08 +00002128}
2129
Gerd Hoffmann81a322d2009-08-14 10:36:05 +02002130static int lance_init(SysBusDevice *dev)
bellard91cc0292006-09-03 16:07:02 +00002131{
Paul Brook9d07d752009-05-14 22:35:07 +01002132 SysBusPCNetState *d = FROM_SYSBUS(SysBusPCNetState, dev);
2133 PCNetState *s = &d->state;
bellard91cc0292006-09-03 16:07:02 +00002134
Paul Brook9d07d752009-05-14 22:35:07 +01002135 s->mmio_index =
Avi Kivity1eed09c2009-06-14 11:38:51 +03002136 cpu_register_io_memory(lance_mem_read, lance_mem_write, d);
bellard91cc0292006-09-03 16:07:02 +00002137
Paul Brook067a3dd2009-05-26 14:56:11 +01002138 qdev_init_gpio_in(&dev->qdev, parent_lance_reset, 1);
blueswir15aca8c32007-05-26 17:39:43 +00002139
Paul Brook9d07d752009-05-14 22:35:07 +01002140 sysbus_init_mmio(dev, 4, s->mmio_index);
bellard91cc0292006-09-03 16:07:02 +00002141
Paul Brook9d07d752009-05-14 22:35:07 +01002142 sysbus_init_irq(dev, &s->irq);
bellard91cc0292006-09-03 16:07:02 +00002143
Paul Brook9d07d752009-05-14 22:35:07 +01002144 s->phys_mem_read = ledma_memory_read;
2145 s->phys_mem_write = ledma_memory_write;
2146
Jan Kiszkaefb56cf2009-10-07 18:19:40 +02002147 register_savevm("pcnet", -1, 3, pcnet_save, pcnet_load, s);
Gerd Hoffmann81a322d2009-08-14 10:36:05 +02002148 return pcnet_common_init(&dev->qdev, s, lance_cleanup);
bellard91cc0292006-09-03 16:07:02 +00002149}
Gerd Hoffmannee6847d2009-07-15 13:43:31 +02002150
2151static SysBusDeviceInfo lance_info = {
2152 .init = lance_init,
2153 .qdev.name = "lance",
2154 .qdev.size = sizeof(SysBusPCNetState),
2155 .qdev.props = (Property[]) {
Gerd Hoffmann186507b2009-08-03 17:35:29 +02002156 DEFINE_PROP_PTR("dma", SysBusPCNetState, state.dma_opaque),
2157 DEFINE_PROP_END_OF_LIST(),
Gerd Hoffmannee6847d2009-07-15 13:43:31 +02002158 }
2159};
2160
bellard91cc0292006-09-03 16:07:02 +00002161#endif /* TARGET_SPARC */
Paul Brook9d07d752009-05-14 22:35:07 +01002162
Gerd Hoffmann0aab0d32009-06-30 14:12:07 +02002163static PCIDeviceInfo pcnet_info = {
2164 .qdev.name = "pcnet",
2165 .qdev.size = sizeof(PCIPCNetState),
2166 .init = pci_pcnet_init,
Gerd Hoffmanne3936fa2009-09-25 21:42:38 +02002167 .exit = pci_pcnet_uninit,
Gerd Hoffmann0aab0d32009-06-30 14:12:07 +02002168};
2169
Paul Brook9d07d752009-05-14 22:35:07 +01002170static void pcnet_register_devices(void)
2171{
Gerd Hoffmann0aab0d32009-06-30 14:12:07 +02002172 pci_qdev_register(&pcnet_info);
Paul Brook9d07d752009-05-14 22:35:07 +01002173#if defined (TARGET_SPARC) && !defined(TARGET_SPARC64)
Gerd Hoffmannee6847d2009-07-15 13:43:31 +02002174 sysbus_register_withprop(&lance_info);
Paul Brook9d07d752009-05-14 22:35:07 +01002175#endif
2176}
2177
2178device_init(pcnet_register_devices)