blob: 450e7d140a6e98bfd62f6f0486daf8b241cf96fc [file] [log] [blame]
ths83fa1012007-10-08 13:26:33 +00001/*
edgar_igle62b5b12008-03-14 01:04:24 +00002 * QEMU ETRAX Timers
ths83fa1012007-10-08 13:26:33 +00003 *
4 * Copyright (c) 2007 Edgar E. Iglesias, Axis Communications AB.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
Edgar E. Iglesias3b1fd902009-05-16 02:08:16 +020024#include "sysbus.h"
edgar_igl54397792008-05-27 21:04:41 +000025#include "sysemu.h"
pbrook87ecb682007-11-17 17:14:51 +000026#include "qemu-timer.h"
ths83fa1012007-10-08 13:26:33 +000027
edgar_iglbbaf29c2008-03-01 17:25:33 +000028#define D(x)
29
edgar_iglca87d032008-03-14 01:50:49 +000030#define RW_TMR0_DIV 0x00
31#define R_TMR0_DATA 0x04
32#define RW_TMR0_CTRL 0x08
33#define RW_TMR1_DIV 0x10
34#define R_TMR1_DATA 0x14
35#define RW_TMR1_CTRL 0x18
36#define R_TIME 0x38
37#define RW_WD_CTRL 0x40
edgar_igl54397792008-05-27 21:04:41 +000038#define R_WD_STAT 0x44
edgar_iglca87d032008-03-14 01:50:49 +000039#define RW_INTR_MASK 0x48
40#define RW_ACK_INTR 0x4c
41#define R_INTR 0x50
42#define R_MASKED_INTR 0x54
ths83fa1012007-10-08 13:26:33 +000043
Edgar E. Iglesias3b1fd902009-05-16 02:08:16 +020044struct etrax_timer {
45 SysBusDevice busdev;
46 qemu_irq irq;
47 qemu_irq nmi;
edgar_iglca87d032008-03-14 01:50:49 +000048
Edgar E. Iglesias84ceea52009-05-16 01:46:26 +020049 QEMUBH *bh_t0;
50 QEMUBH *bh_t1;
51 QEMUBH *bh_wd;
52 ptimer_state *ptimer_t0;
53 ptimer_state *ptimer_t1;
54 ptimer_state *ptimer_wd;
edgar_igle62b5b12008-03-14 01:04:24 +000055
Edgar E. Iglesias84ceea52009-05-16 01:46:26 +020056 int wd_hits;
edgar_igl5ef98b42008-06-09 23:33:30 +000057
Edgar E. Iglesias84ceea52009-05-16 01:46:26 +020058 /* Control registers. */
59 uint32_t rw_tmr0_div;
60 uint32_t r_tmr0_data;
61 uint32_t rw_tmr0_ctrl;
edgar_igl60237222008-05-02 22:32:02 +000062
Edgar E. Iglesias84ceea52009-05-16 01:46:26 +020063 uint32_t rw_tmr1_div;
64 uint32_t r_tmr1_data;
65 uint32_t rw_tmr1_ctrl;
edgar_igl60237222008-05-02 22:32:02 +000066
Edgar E. Iglesias84ceea52009-05-16 01:46:26 +020067 uint32_t rw_wd_ctrl;
edgar_igl54397792008-05-27 21:04:41 +000068
Edgar E. Iglesias84ceea52009-05-16 01:46:26 +020069 uint32_t rw_intr_mask;
70 uint32_t rw_ack_intr;
71 uint32_t r_intr;
72 uint32_t r_masked_intr;
ths83fa1012007-10-08 13:26:33 +000073};
74
ths83fa1012007-10-08 13:26:33 +000075static uint32_t timer_readl (void *opaque, target_phys_addr_t addr)
76{
Edgar E. Iglesias3b1fd902009-05-16 02:08:16 +020077 struct etrax_timer *t = opaque;
Edgar E. Iglesias84ceea52009-05-16 01:46:26 +020078 uint32_t r = 0;
ths83fa1012007-10-08 13:26:33 +000079
Edgar E. Iglesias84ceea52009-05-16 01:46:26 +020080 switch (addr) {
81 case R_TMR0_DATA:
82 r = ptimer_get_count(t->ptimer_t0);
83 break;
84 case R_TMR1_DATA:
85 r = ptimer_get_count(t->ptimer_t1);
86 break;
87 case R_TIME:
88 r = qemu_get_clock(vm_clock) / 10;
89 break;
90 case RW_INTR_MASK:
91 r = t->rw_intr_mask;
92 break;
93 case R_MASKED_INTR:
94 r = t->r_intr & t->rw_intr_mask;
95 break;
96 default:
97 D(printf ("%s %x\n", __func__, addr));
98 break;
99 }
100 return r;
ths83fa1012007-10-08 13:26:33 +0000101}
102
edgar_iglf0b86b12008-05-06 15:01:19 +0000103#define TIMER_SLOWDOWN 1
Edgar E. Iglesias3b1fd902009-05-16 02:08:16 +0200104static void update_ctrl(struct etrax_timer *t, int tnum)
ths83fa1012007-10-08 13:26:33 +0000105{
Edgar E. Iglesias84ceea52009-05-16 01:46:26 +0200106 unsigned int op;
107 unsigned int freq;
108 unsigned int freq_hz;
109 unsigned int div;
110 uint32_t ctrl;
edgar_igl5ef98b42008-06-09 23:33:30 +0000111
Edgar E. Iglesias84ceea52009-05-16 01:46:26 +0200112 ptimer_state *timer;
ths83fa1012007-10-08 13:26:33 +0000113
Edgar E. Iglesias84ceea52009-05-16 01:46:26 +0200114 if (tnum == 0) {
115 ctrl = t->rw_tmr0_ctrl;
116 div = t->rw_tmr0_div;
117 timer = t->ptimer_t0;
118 } else {
119 ctrl = t->rw_tmr1_ctrl;
120 div = t->rw_tmr1_div;
121 timer = t->ptimer_t1;
122 }
edgar_igl54397792008-05-27 21:04:41 +0000123
124
Edgar E. Iglesias84ceea52009-05-16 01:46:26 +0200125 op = ctrl & 3;
126 freq = ctrl >> 2;
127 freq_hz = 32000000;
ths83fa1012007-10-08 13:26:33 +0000128
Edgar E. Iglesias84ceea52009-05-16 01:46:26 +0200129 switch (freq)
130 {
131 case 0:
132 case 1:
133 D(printf ("extern or disabled timer clock?\n"));
134 break;
135 case 4: freq_hz = 29493000; break;
136 case 5: freq_hz = 32000000; break;
137 case 6: freq_hz = 32768000; break;
138 case 7: freq_hz = 100000000; break;
139 default:
140 abort();
141 break;
142 }
ths83fa1012007-10-08 13:26:33 +0000143
Edgar E. Iglesias84ceea52009-05-16 01:46:26 +0200144 D(printf ("freq_hz=%d div=%d\n", freq_hz, div));
145 div = div * TIMER_SLOWDOWN;
146 div /= 1000;
147 freq_hz /= 1000;
148 ptimer_set_freq(timer, freq_hz);
149 ptimer_set_limit(timer, div, 0);
ths83fa1012007-10-08 13:26:33 +0000150
Edgar E. Iglesias84ceea52009-05-16 01:46:26 +0200151 switch (op)
152 {
153 case 0:
154 /* Load. */
155 ptimer_set_limit(timer, div, 1);
156 break;
157 case 1:
158 /* Hold. */
159 ptimer_stop(timer);
160 break;
161 case 2:
162 /* Run. */
163 ptimer_run(timer, 0);
164 break;
165 default:
166 abort();
167 break;
168 }
ths83fa1012007-10-08 13:26:33 +0000169}
170
Edgar E. Iglesias3b1fd902009-05-16 02:08:16 +0200171static void timer_update_irq(struct etrax_timer *t)
ths83fa1012007-10-08 13:26:33 +0000172{
Edgar E. Iglesias84ceea52009-05-16 01:46:26 +0200173 t->r_intr &= ~(t->rw_ack_intr);
174 t->r_masked_intr = t->r_intr & t->rw_intr_mask;
edgar_igl60237222008-05-02 22:32:02 +0000175
Edgar E. Iglesias84ceea52009-05-16 01:46:26 +0200176 D(printf("%s: masked_intr=%x\n", __func__, t->r_masked_intr));
Edgar E. Iglesias3b1fd902009-05-16 02:08:16 +0200177 qemu_set_irq(t->irq, !!t->r_masked_intr);
ths83fa1012007-10-08 13:26:33 +0000178}
179
edgar_igl54397792008-05-27 21:04:41 +0000180static void timer0_hit(void *opaque)
edgar_igl60237222008-05-02 22:32:02 +0000181{
Edgar E. Iglesias3b1fd902009-05-16 02:08:16 +0200182 struct etrax_timer *t = opaque;
Edgar E. Iglesias84ceea52009-05-16 01:46:26 +0200183 t->r_intr |= 1;
184 timer_update_irq(t);
edgar_igl60237222008-05-02 22:32:02 +0000185}
186
edgar_igl54397792008-05-27 21:04:41 +0000187static void timer1_hit(void *opaque)
188{
Edgar E. Iglesias3b1fd902009-05-16 02:08:16 +0200189 struct etrax_timer *t = opaque;
Edgar E. Iglesias84ceea52009-05-16 01:46:26 +0200190 t->r_intr |= 2;
191 timer_update_irq(t);
edgar_igl54397792008-05-27 21:04:41 +0000192}
193
194static void watchdog_hit(void *opaque)
195{
Edgar E. Iglesias3b1fd902009-05-16 02:08:16 +0200196 struct etrax_timer *t = opaque;
Edgar E. Iglesias84ceea52009-05-16 01:46:26 +0200197 if (t->wd_hits == 0) {
198 /* real hw gives a single tick before reseting but we are
199 a bit friendlier to compensate for our slower execution. */
200 ptimer_set_count(t->ptimer_wd, 10);
201 ptimer_run(t->ptimer_wd, 1);
Edgar E. Iglesias3b1fd902009-05-16 02:08:16 +0200202 qemu_irq_raise(t->nmi);
Edgar E. Iglesias84ceea52009-05-16 01:46:26 +0200203 }
204 else
205 qemu_system_reset_request();
edgar_igl5ef98b42008-06-09 23:33:30 +0000206
Edgar E. Iglesias84ceea52009-05-16 01:46:26 +0200207 t->wd_hits++;
edgar_igl54397792008-05-27 21:04:41 +0000208}
209
Edgar E. Iglesias3b1fd902009-05-16 02:08:16 +0200210static inline void timer_watchdog_update(struct etrax_timer *t, uint32_t value)
edgar_igl54397792008-05-27 21:04:41 +0000211{
Edgar E. Iglesias84ceea52009-05-16 01:46:26 +0200212 unsigned int wd_en = t->rw_wd_ctrl & (1 << 8);
213 unsigned int wd_key = t->rw_wd_ctrl >> 9;
214 unsigned int wd_cnt = t->rw_wd_ctrl & 511;
215 unsigned int new_key = value >> 9 & ((1 << 7) - 1);
216 unsigned int new_cmd = (value >> 8) & 1;
edgar_igl54397792008-05-27 21:04:41 +0000217
Edgar E. Iglesias84ceea52009-05-16 01:46:26 +0200218 /* If the watchdog is enabled, they written key must match the
219 complement of the previous. */
220 wd_key = ~wd_key & ((1 << 7) - 1);
edgar_igl54397792008-05-27 21:04:41 +0000221
Edgar E. Iglesias84ceea52009-05-16 01:46:26 +0200222 if (wd_en && wd_key != new_key)
223 return;
edgar_igl54397792008-05-27 21:04:41 +0000224
Edgar E. Iglesias84ceea52009-05-16 01:46:26 +0200225 D(printf("en=%d new_key=%x oldkey=%x cmd=%d cnt=%d\n",
226 wd_en, new_key, wd_key, new_cmd, wd_cnt));
edgar_igl54397792008-05-27 21:04:41 +0000227
Edgar E. Iglesias84ceea52009-05-16 01:46:26 +0200228 if (t->wd_hits)
Edgar E. Iglesias3b1fd902009-05-16 02:08:16 +0200229 qemu_irq_lower(t->nmi);
edgar_igl5ef98b42008-06-09 23:33:30 +0000230
Edgar E. Iglesias84ceea52009-05-16 01:46:26 +0200231 t->wd_hits = 0;
edgar_igl5ef98b42008-06-09 23:33:30 +0000232
Edgar E. Iglesias84ceea52009-05-16 01:46:26 +0200233 ptimer_set_freq(t->ptimer_wd, 760);
234 if (wd_cnt == 0)
235 wd_cnt = 256;
236 ptimer_set_count(t->ptimer_wd, wd_cnt);
237 if (new_cmd)
238 ptimer_run(t->ptimer_wd, 1);
239 else
240 ptimer_stop(t->ptimer_wd);
edgar_igl54397792008-05-27 21:04:41 +0000241
Edgar E. Iglesias84ceea52009-05-16 01:46:26 +0200242 t->rw_wd_ctrl = value;
edgar_igl54397792008-05-27 21:04:41 +0000243}
244
ths83fa1012007-10-08 13:26:33 +0000245static void
246timer_writel (void *opaque, target_phys_addr_t addr, uint32_t value)
247{
Edgar E. Iglesias3b1fd902009-05-16 02:08:16 +0200248 struct etrax_timer *t = opaque;
edgar_iglbbaf29c2008-03-01 17:25:33 +0000249
Edgar E. Iglesias84ceea52009-05-16 01:46:26 +0200250 switch (addr)
251 {
252 case RW_TMR0_DIV:
253 t->rw_tmr0_div = value;
254 break;
255 case RW_TMR0_CTRL:
256 D(printf ("RW_TMR0_CTRL=%x\n", value));
257 t->rw_tmr0_ctrl = value;
258 update_ctrl(t, 0);
259 break;
260 case RW_TMR1_DIV:
261 t->rw_tmr1_div = value;
262 break;
263 case RW_TMR1_CTRL:
264 D(printf ("RW_TMR1_CTRL=%x\n", value));
265 t->rw_tmr1_ctrl = value;
266 update_ctrl(t, 1);
267 break;
268 case RW_INTR_MASK:
269 D(printf ("RW_INTR_MASK=%x\n", value));
270 t->rw_intr_mask = value;
271 timer_update_irq(t);
272 break;
273 case RW_WD_CTRL:
274 timer_watchdog_update(t, value);
275 break;
276 case RW_ACK_INTR:
277 t->rw_ack_intr = value;
278 timer_update_irq(t);
279 t->rw_ack_intr = 0;
280 break;
281 default:
282 printf ("%s " TARGET_FMT_plx " %x\n",
283 __func__, addr, value);
284 break;
285 }
ths83fa1012007-10-08 13:26:33 +0000286}
287
288static CPUReadMemoryFunc *timer_read[] = {
Edgar E. Iglesias84ceea52009-05-16 01:46:26 +0200289 NULL, NULL,
290 &timer_readl,
ths83fa1012007-10-08 13:26:33 +0000291};
292
293static CPUWriteMemoryFunc *timer_write[] = {
Edgar E. Iglesias84ceea52009-05-16 01:46:26 +0200294 NULL, NULL,
295 &timer_writel,
ths83fa1012007-10-08 13:26:33 +0000296};
297
edgar_igl54397792008-05-27 21:04:41 +0000298static void etraxfs_timer_reset(void *opaque)
299{
Edgar E. Iglesias3b1fd902009-05-16 02:08:16 +0200300 struct etrax_timer *t = opaque;
edgar_igl54397792008-05-27 21:04:41 +0000301
Edgar E. Iglesias84ceea52009-05-16 01:46:26 +0200302 ptimer_stop(t->ptimer_t0);
303 ptimer_stop(t->ptimer_t1);
304 ptimer_stop(t->ptimer_wd);
305 t->rw_wd_ctrl = 0;
306 t->r_intr = 0;
307 t->rw_intr_mask = 0;
Edgar E. Iglesias3b1fd902009-05-16 02:08:16 +0200308 qemu_irq_lower(t->irq);
edgar_igl54397792008-05-27 21:04:41 +0000309}
310
Edgar E. Iglesias3b1fd902009-05-16 02:08:16 +0200311static void etraxfs_timer_init(SysBusDevice *dev)
ths83fa1012007-10-08 13:26:33 +0000312{
Edgar E. Iglesias3b1fd902009-05-16 02:08:16 +0200313 struct etrax_timer *t = FROM_SYSBUS(typeof (*t), dev);
Edgar E. Iglesias84ceea52009-05-16 01:46:26 +0200314 int timer_regs;
ths83fa1012007-10-08 13:26:33 +0000315
Edgar E. Iglesias84ceea52009-05-16 01:46:26 +0200316 t->bh_t0 = qemu_bh_new(timer0_hit, t);
317 t->bh_t1 = qemu_bh_new(timer1_hit, t);
318 t->bh_wd = qemu_bh_new(watchdog_hit, t);
319 t->ptimer_t0 = ptimer_init(t->bh_t0);
320 t->ptimer_t1 = ptimer_init(t->bh_t1);
321 t->ptimer_wd = ptimer_init(t->bh_wd);
Edgar E. Iglesias3b1fd902009-05-16 02:08:16 +0200322
323 sysbus_init_irq(dev, &t->irq);
324 sysbus_init_irq(dev, &t->nmi);
ths83fa1012007-10-08 13:26:33 +0000325
Avi Kivity1eed09c2009-06-14 11:38:51 +0300326 timer_regs = cpu_register_io_memory(timer_read, timer_write, t);
Edgar E. Iglesias3b1fd902009-05-16 02:08:16 +0200327 sysbus_init_mmio(dev, 0x5c, timer_regs);
edgar_igl54397792008-05-27 21:04:41 +0000328
Jan Kiszkaa08d4362009-06-27 09:25:07 +0200329 qemu_register_reset(etraxfs_timer_reset, t);
ths83fa1012007-10-08 13:26:33 +0000330}
Edgar E. Iglesias3b1fd902009-05-16 02:08:16 +0200331
332static void etraxfs_timer_register(void)
333{
334 sysbus_register_dev("etraxfs,timer", sizeof (struct etrax_timer),
335 etraxfs_timer_init);
336}
337
338device_init(etraxfs_timer_register)