blob: 99092e72d1ce1eb6d5cba59c5f733a28e6982f33 [file] [log] [blame]
ths5fafdf22007-09-16 21:08:06 +00001/*
pbrook20dcee92007-06-03 11:13:39 +00002 * ColdFire Interrupt Controller emulation.
3 *
4 * Copyright (c) 2007 CodeSourcery.
5 *
Matthew Fernandez8e31bf32011-06-26 12:21:35 +10006 * This code is licensed under the GPL
pbrook20dcee92007-06-03 11:13:39 +00007 */
pbrook87ecb682007-11-17 17:14:51 +00008#include "hw.h"
9#include "mcf.h"
pbrook20dcee92007-06-03 11:13:39 +000010
11typedef struct {
12 uint64_t ipr;
13 uint64_t imr;
14 uint64_t ifr;
15 uint64_t enabled;
16 uint8_t icr[64];
17 CPUState *env;
18 int active_vector;
19} mcf_intc_state;
20
21static void mcf_intc_update(mcf_intc_state *s)
22{
23 uint64_t active;
24 int i;
25 int best;
26 int best_level;
27
28 active = (s->ipr | s->ifr) & s->enabled & ~s->imr;
29 best_level = 0;
30 best = 64;
31 if (active) {
32 for (i = 0; i < 64; i++) {
33 if ((active & 1) != 0 && s->icr[i] >= best_level) {
34 best_level = s->icr[i];
35 best = i;
36 }
37 active >>= 1;
38 }
39 }
40 s->active_vector = ((best == 64) ? 24 : (best + 64));
41 m68k_set_irq_level(s->env, best_level, s->active_vector);
42}
43
Anthony Liguoric227f092009-10-01 16:12:16 -050044static uint32_t mcf_intc_read(void *opaque, target_phys_addr_t addr)
pbrook20dcee92007-06-03 11:13:39 +000045{
46 int offset;
47 mcf_intc_state *s = (mcf_intc_state *)opaque;
48 offset = addr & 0xff;
49 if (offset >= 0x40 && offset < 0x80) {
50 return s->icr[offset - 0x40];
51 }
52 switch (offset) {
53 case 0x00:
54 return (uint32_t)(s->ipr >> 32);
55 case 0x04:
56 return (uint32_t)s->ipr;
57 case 0x08:
58 return (uint32_t)(s->imr >> 32);
59 case 0x0c:
60 return (uint32_t)s->imr;
61 case 0x10:
62 return (uint32_t)(s->ifr >> 32);
63 case 0x14:
64 return (uint32_t)s->ifr;
65 case 0xe0: /* SWIACK. */
66 return s->active_vector;
67 case 0xe1: case 0xe2: case 0xe3: case 0xe4:
68 case 0xe5: case 0xe6: case 0xe7:
69 /* LnIACK */
Paul Brook2ac71172009-05-08 02:35:15 +010070 hw_error("mcf_intc_read: LnIACK not implemented\n");
pbrook20dcee92007-06-03 11:13:39 +000071 default:
72 return 0;
73 }
74}
75
Anthony Liguoric227f092009-10-01 16:12:16 -050076static void mcf_intc_write(void *opaque, target_phys_addr_t addr, uint32_t val)
pbrook20dcee92007-06-03 11:13:39 +000077{
78 int offset;
79 mcf_intc_state *s = (mcf_intc_state *)opaque;
80 offset = addr & 0xff;
81 if (offset >= 0x40 && offset < 0x80) {
82 int n = offset - 0x40;
83 s->icr[n] = val;
84 if (val == 0)
85 s->enabled &= ~(1ull << n);
86 else
87 s->enabled |= (1ull << n);
88 mcf_intc_update(s);
89 return;
90 }
91 switch (offset) {
92 case 0x00: case 0x04:
93 /* Ignore IPR writes. */
94 return;
95 case 0x08:
96 s->imr = (s->imr & 0xffffffff) | ((uint64_t)val << 32);
97 break;
98 case 0x0c:
99 s->imr = (s->imr & 0xffffffff00000000ull) | (uint32_t)val;
100 break;
101 default:
Paul Brook2ac71172009-05-08 02:35:15 +0100102 hw_error("mcf_intc_write: Bad write offset %d\n", offset);
pbrook20dcee92007-06-03 11:13:39 +0000103 break;
104 }
105 mcf_intc_update(s);
106}
107
108static void mcf_intc_set_irq(void *opaque, int irq, int level)
109{
110 mcf_intc_state *s = (mcf_intc_state *)opaque;
111 if (irq >= 64)
112 return;
113 if (level)
114 s->ipr |= 1ull << irq;
115 else
116 s->ipr &= ~(1ull << irq);
117 mcf_intc_update(s);
118}
119
120static void mcf_intc_reset(mcf_intc_state *s)
121{
122 s->imr = ~0ull;
123 s->ipr = 0;
124 s->ifr = 0;
125 s->enabled = 0;
126 memset(s->icr, 0, 64);
127 s->active_vector = 24;
128}
129
Blue Swirld60efc62009-08-25 18:29:31 +0000130static CPUReadMemoryFunc * const mcf_intc_readfn[] = {
pbrook20dcee92007-06-03 11:13:39 +0000131 mcf_intc_read,
132 mcf_intc_read,
133 mcf_intc_read
134};
135
Blue Swirld60efc62009-08-25 18:29:31 +0000136static CPUWriteMemoryFunc * const mcf_intc_writefn[] = {
pbrook20dcee92007-06-03 11:13:39 +0000137 mcf_intc_write,
138 mcf_intc_write,
139 mcf_intc_write
140};
141
Anthony Liguoric227f092009-10-01 16:12:16 -0500142qemu_irq *mcf_intc_init(target_phys_addr_t base, CPUState *env)
pbrook20dcee92007-06-03 11:13:39 +0000143{
144 mcf_intc_state *s;
145 int iomemtype;
146
Anthony Liguori7267c092011-08-20 22:09:37 -0500147 s = g_malloc0(sizeof(mcf_intc_state));
pbrook20dcee92007-06-03 11:13:39 +0000148 s->env = env;
149 mcf_intc_reset(s);
150
Avi Kivity1eed09c2009-06-14 11:38:51 +0300151 iomemtype = cpu_register_io_memory(mcf_intc_readfn,
Alexander Graf2507c122010-12-08 12:05:37 +0100152 mcf_intc_writefn, s,
153 DEVICE_NATIVE_ENDIAN);
pbrook20dcee92007-06-03 11:13:39 +0000154 cpu_register_physical_memory(base, 0x100, iomemtype);
155
156 return qemu_allocate_irqs(mcf_intc_set_irq, s, 64);
157}