blob: e7c4806010cdb8fbaff07e9bb8e5408c1c8f90c8 [file] [log] [blame]
bellardd4e81642003-05-25 16:46:15 +00001/*
2 * internal execution defines for qemu
ths5fafdf22007-09-16 21:08:06 +00003 *
bellardd4e81642003-05-25 16:46:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
20
bellardb346ff42003-06-15 20:05:50 +000021/* allow to see translation results - the slowdown should be negligible, so we leave it */
22#define DEBUG_DISAS
23
24/* is_jmp field values */
25#define DISAS_NEXT 0 /* next instruction can be analyzed */
26#define DISAS_JUMP 1 /* only pc was modified dynamically */
27#define DISAS_UPDATE 2 /* cpu state was modified dynamically */
28#define DISAS_TB_JUMP 3 /* only pc was modified statically */
29
30struct TranslationBlock;
31
32/* XXX: make safe guess about sizes */
33#define MAX_OP_PER_INSTR 32
34#define OPC_BUF_SIZE 512
35#define OPC_MAX_SIZE (OPC_BUF_SIZE - MAX_OP_PER_INSTR)
36
37#define OPPARAM_BUF_SIZE (OPC_BUF_SIZE * 3)
38
39extern uint16_t gen_opc_buf[OPC_BUF_SIZE];
40extern uint32_t gen_opparam_buf[OPPARAM_BUF_SIZE];
bellardc27004e2005-01-03 23:35:10 +000041extern long gen_labels[OPC_BUF_SIZE];
42extern int nb_gen_labels;
43extern target_ulong gen_opc_pc[OPC_BUF_SIZE];
44extern target_ulong gen_opc_npc[OPC_BUF_SIZE];
bellard66e85a22003-06-24 13:28:12 +000045extern uint8_t gen_opc_cc_op[OPC_BUF_SIZE];
bellardb346ff42003-06-15 20:05:50 +000046extern uint8_t gen_opc_instr_start[OPC_BUF_SIZE];
bellardc3278b72005-03-20 12:43:29 +000047extern target_ulong gen_opc_jump_pc[2];
bellard30d6cb82005-12-05 19:56:07 +000048extern uint32_t gen_opc_hflags[OPC_BUF_SIZE];
bellardb346ff42003-06-15 20:05:50 +000049
bellard9886cc12004-01-04 23:53:54 +000050typedef void (GenOpFunc)(void);
51typedef void (GenOpFunc1)(long);
52typedef void (GenOpFunc2)(long, long);
53typedef void (GenOpFunc3)(long, long, long);
ths3b46e622007-09-17 08:09:54 +000054
bellardb346ff42003-06-15 20:05:50 +000055#if defined(TARGET_I386)
56
bellard33417e72003-08-10 21:47:01 +000057void optimize_flags_init(void);
bellardd4e81642003-05-25 16:46:15 +000058
bellardb346ff42003-06-15 20:05:50 +000059#endif
60
61extern FILE *logfile;
62extern int loglevel;
63
bellard4c3a88a2003-07-26 12:06:08 +000064int gen_intermediate_code(CPUState *env, struct TranslationBlock *tb);
65int gen_intermediate_code_pc(CPUState *env, struct TranslationBlock *tb);
bellardb346ff42003-06-15 20:05:50 +000066void dump_ops(const uint16_t *opc_buf, const uint32_t *opparam_buf);
blueswir1d07bde82007-12-11 19:35:45 +000067unsigned long code_gen_max_block_size(void);
bellard4c3a88a2003-07-26 12:06:08 +000068int cpu_gen_code(CPUState *env, struct TranslationBlock *tb,
blueswir1d07bde82007-12-11 19:35:45 +000069 int *gen_code_size_ptr);
ths5fafdf22007-09-16 21:08:06 +000070int cpu_restore_state(struct TranslationBlock *tb,
bellard58fe2f12004-02-16 22:11:32 +000071 CPUState *env, unsigned long searched_pc,
72 void *puc);
73int cpu_gen_code_copy(CPUState *env, struct TranslationBlock *tb,
74 int max_code_size, int *gen_code_size_ptr);
ths5fafdf22007-09-16 21:08:06 +000075int cpu_restore_state_copy(struct TranslationBlock *tb,
bellard58fe2f12004-02-16 22:11:32 +000076 CPUState *env, unsigned long searched_pc,
77 void *puc);
bellard2e126692004-04-25 21:28:44 +000078void cpu_resume_from_signal(CPUState *env1, void *puc);
bellard6a00d602005-11-21 23:25:50 +000079void cpu_exec_init(CPUState *env);
pbrook53a59602006-03-25 19:31:22 +000080int page_unprotect(target_ulong address, unsigned long pc, void *puc);
ths5fafdf22007-09-16 21:08:06 +000081void tb_invalidate_phys_page_range(target_ulong start, target_ulong end,
bellard2e126692004-04-25 21:28:44 +000082 int is_cpu_write_access);
bellard4390df52004-01-04 18:03:10 +000083void tb_invalidate_page_range(target_ulong start, target_ulong end);
bellard2e126692004-04-25 21:28:44 +000084void tlb_flush_page(CPUState *env, target_ulong addr);
bellardee8b7022004-02-03 23:35:10 +000085void tlb_flush(CPUState *env, int flush_global);
ths5fafdf22007-09-16 21:08:06 +000086int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
87 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +000088 int mmu_idx, int is_softmmu);
ths5fafdf22007-09-16 21:08:06 +000089static inline int tlb_set_page(CPUState *env, target_ulong vaddr,
90 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +000091 int mmu_idx, int is_softmmu)
bellard84b7b8e2005-11-28 21:19:04 +000092{
93 if (prot & PAGE_READ)
94 prot |= PAGE_EXEC;
j_mayer6ebbf392007-10-14 07:07:08 +000095 return tlb_set_page_exec(env, vaddr, paddr, prot, mmu_idx, is_softmmu);
bellard84b7b8e2005-11-28 21:19:04 +000096}
bellardd4e81642003-05-25 16:46:15 +000097
bellardd4e81642003-05-25 16:46:15 +000098#define CODE_GEN_ALIGN 16 /* must be >= of the size of a icache line */
99
bellard4390df52004-01-04 18:03:10 +0000100#define CODE_GEN_PHYS_HASH_BITS 15
101#define CODE_GEN_PHYS_HASH_SIZE (1 << CODE_GEN_PHYS_HASH_BITS)
102
bellardd4e81642003-05-25 16:46:15 +0000103/* maximum total translate dcode allocated */
bellard4390df52004-01-04 18:03:10 +0000104
105/* NOTE: the translated code area cannot be too big because on some
bellardc4c7e3e2004-01-18 21:50:28 +0000106 archs the range of "fast" function calls is limited. Here is a
bellard4390df52004-01-04 18:03:10 +0000107 summary of the ranges:
108
109 i386 : signed 32 bits
110 arm : signed 26 bits
111 ppc : signed 24 bits
112 sparc : signed 32 bits
113 alpha : signed 23 bits
114*/
115
116#if defined(__alpha__)
117#define CODE_GEN_BUFFER_SIZE (2 * 1024 * 1024)
bellardb8076a72005-04-07 22:20:31 +0000118#elif defined(__ia64)
119#define CODE_GEN_BUFFER_SIZE (4 * 1024 * 1024) /* range of addl */
bellard4390df52004-01-04 18:03:10 +0000120#elif defined(__powerpc__)
bellardc4c7e3e2004-01-18 21:50:28 +0000121#define CODE_GEN_BUFFER_SIZE (6 * 1024 * 1024)
bellard4390df52004-01-04 18:03:10 +0000122#else
bellardc98baaa2005-07-02 13:31:24 +0000123#define CODE_GEN_BUFFER_SIZE (16 * 1024 * 1024)
bellard4390df52004-01-04 18:03:10 +0000124#endif
125
bellardd4e81642003-05-25 16:46:15 +0000126//#define CODE_GEN_BUFFER_SIZE (128 * 1024)
127
bellard4390df52004-01-04 18:03:10 +0000128/* estimated block size for TB allocation */
129/* XXX: use a per code average code fragment size and modulate it
130 according to the host CPU */
131#if defined(CONFIG_SOFTMMU)
132#define CODE_GEN_AVG_BLOCK_SIZE 128
133#else
134#define CODE_GEN_AVG_BLOCK_SIZE 64
135#endif
136
137#define CODE_GEN_MAX_BLOCKS (CODE_GEN_BUFFER_SIZE / CODE_GEN_AVG_BLOCK_SIZE)
138
ths5fafdf22007-09-16 21:08:06 +0000139#if defined(__powerpc__)
bellard4390df52004-01-04 18:03:10 +0000140#define USE_DIRECT_JUMP
141#endif
bellard67b915a2004-03-31 23:37:16 +0000142#if defined(__i386__) && !defined(_WIN32)
bellardd4e81642003-05-25 16:46:15 +0000143#define USE_DIRECT_JUMP
144#endif
145
146typedef struct TranslationBlock {
bellard2e126692004-04-25 21:28:44 +0000147 target_ulong pc; /* simulated PC corresponding to this block (EIP + CS base) */
148 target_ulong cs_base; /* CS base for this block */
j_mayerc0686882007-09-20 22:47:42 +0000149 uint64_t flags; /* flags defining in which context the code was generated */
bellardd4e81642003-05-25 16:46:15 +0000150 uint16_t size; /* size of target code for this block (1 <=
151 size <= TARGET_PAGE_SIZE) */
bellard58fe2f12004-02-16 22:11:32 +0000152 uint16_t cflags; /* compile flags */
bellardbf088062004-02-25 23:33:36 +0000153#define CF_CODE_COPY 0x0001 /* block was generated in code copy mode */
154#define CF_TB_FP_USED 0x0002 /* fp ops are used in the TB */
155#define CF_FP_USED 0x0004 /* fp ops are used in the TB or in a chained TB */
bellard2e126692004-04-25 21:28:44 +0000156#define CF_SINGLE_INSN 0x0008 /* compile only a single instruction */
bellard58fe2f12004-02-16 22:11:32 +0000157
bellardd4e81642003-05-25 16:46:15 +0000158 uint8_t *tc_ptr; /* pointer to the translated code */
bellard4390df52004-01-04 18:03:10 +0000159 /* next matching tb for physical address. */
ths5fafdf22007-09-16 21:08:06 +0000160 struct TranslationBlock *phys_hash_next;
bellard4390df52004-01-04 18:03:10 +0000161 /* first and second physical page containing code. The lower bit
162 of the pointer tells the index in page_next[] */
ths5fafdf22007-09-16 21:08:06 +0000163 struct TranslationBlock *page_next[2];
164 target_ulong page_addr[2];
bellard4390df52004-01-04 18:03:10 +0000165
bellardd4e81642003-05-25 16:46:15 +0000166 /* the following data are used to directly call another TB from
167 the code of this one. */
168 uint16_t tb_next_offset[2]; /* offset of original jump target */
169#ifdef USE_DIRECT_JUMP
bellard4cbb86e2003-09-17 22:53:29 +0000170 uint16_t tb_jmp_offset[4]; /* offset of jump instruction */
bellardd4e81642003-05-25 16:46:15 +0000171#else
bellard95f76522003-06-05 00:54:44 +0000172 uint32_t tb_next[2]; /* address of jump generated code */
bellardd4e81642003-05-25 16:46:15 +0000173#endif
174 /* list of TBs jumping to this one. This is a circular list using
175 the two least significant bits of the pointers to tell what is
176 the next pointer: 0 = jmp_next[0], 1 = jmp_next[1], 2 =
177 jmp_first */
ths5fafdf22007-09-16 21:08:06 +0000178 struct TranslationBlock *jmp_next[2];
bellardd4e81642003-05-25 16:46:15 +0000179 struct TranslationBlock *jmp_first;
180} TranslationBlock;
181
pbrookb362e5e2006-11-12 20:40:55 +0000182static inline unsigned int tb_jmp_cache_hash_page(target_ulong pc)
183{
184 target_ulong tmp;
185 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
186 return (tmp >> TB_JMP_PAGE_BITS) & TB_JMP_PAGE_MASK;
187}
188
bellard8a40a182005-11-20 10:35:40 +0000189static inline unsigned int tb_jmp_cache_hash_func(target_ulong pc)
bellardd4e81642003-05-25 16:46:15 +0000190{
pbrookb362e5e2006-11-12 20:40:55 +0000191 target_ulong tmp;
192 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
193 return (((tmp >> TB_JMP_PAGE_BITS) & TB_JMP_PAGE_MASK) |
194 (tmp & TB_JMP_ADDR_MASK));
bellardd4e81642003-05-25 16:46:15 +0000195}
196
bellard4390df52004-01-04 18:03:10 +0000197static inline unsigned int tb_phys_hash_func(unsigned long pc)
198{
199 return pc & (CODE_GEN_PHYS_HASH_SIZE - 1);
200}
201
bellardc27004e2005-01-03 23:35:10 +0000202TranslationBlock *tb_alloc(target_ulong pc);
bellard01243112004-01-04 15:48:17 +0000203void tb_flush(CPUState *env);
ths5fafdf22007-09-16 21:08:06 +0000204void tb_link_phys(TranslationBlock *tb,
bellard4390df52004-01-04 18:03:10 +0000205 target_ulong phys_pc, target_ulong phys_page2);
bellardd4e81642003-05-25 16:46:15 +0000206
bellard4390df52004-01-04 18:03:10 +0000207extern TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
bellardd4e81642003-05-25 16:46:15 +0000208
209extern uint8_t code_gen_buffer[CODE_GEN_BUFFER_SIZE];
210extern uint8_t *code_gen_ptr;
211
bellard4390df52004-01-04 18:03:10 +0000212#if defined(USE_DIRECT_JUMP)
213
214#if defined(__powerpc__)
bellard4cbb86e2003-09-17 22:53:29 +0000215static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
bellardd4e81642003-05-25 16:46:15 +0000216{
217 uint32_t val, *ptr;
bellardd4e81642003-05-25 16:46:15 +0000218
219 /* patch the branch destination */
bellard4cbb86e2003-09-17 22:53:29 +0000220 ptr = (uint32_t *)jmp_addr;
bellardd4e81642003-05-25 16:46:15 +0000221 val = *ptr;
bellard4cbb86e2003-09-17 22:53:29 +0000222 val = (val & ~0x03fffffc) | ((addr - jmp_addr) & 0x03fffffc);
bellardd4e81642003-05-25 16:46:15 +0000223 *ptr = val;
224 /* flush icache */
225 asm volatile ("dcbst 0,%0" : : "r"(ptr) : "memory");
226 asm volatile ("sync" : : : "memory");
227 asm volatile ("icbi 0,%0" : : "r"(ptr) : "memory");
228 asm volatile ("sync" : : : "memory");
229 asm volatile ("isync" : : : "memory");
230}
bellard4390df52004-01-04 18:03:10 +0000231#elif defined(__i386__)
232static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
233{
234 /* patch the branch destination */
235 *(uint32_t *)jmp_addr = addr - (jmp_addr + 4);
236 /* no need to flush icache explicitely */
237}
238#endif
bellardd4e81642003-05-25 16:46:15 +0000239
ths5fafdf22007-09-16 21:08:06 +0000240static inline void tb_set_jmp_target(TranslationBlock *tb,
bellard4cbb86e2003-09-17 22:53:29 +0000241 int n, unsigned long addr)
242{
243 unsigned long offset;
244
245 offset = tb->tb_jmp_offset[n];
246 tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
247 offset = tb->tb_jmp_offset[n + 2];
248 if (offset != 0xffff)
249 tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
250}
251
bellardd4e81642003-05-25 16:46:15 +0000252#else
253
254/* set the jump target */
ths5fafdf22007-09-16 21:08:06 +0000255static inline void tb_set_jmp_target(TranslationBlock *tb,
bellardd4e81642003-05-25 16:46:15 +0000256 int n, unsigned long addr)
257{
bellard95f76522003-06-05 00:54:44 +0000258 tb->tb_next[n] = addr;
bellardd4e81642003-05-25 16:46:15 +0000259}
260
261#endif
262
ths5fafdf22007-09-16 21:08:06 +0000263static inline void tb_add_jump(TranslationBlock *tb, int n,
bellardd4e81642003-05-25 16:46:15 +0000264 TranslationBlock *tb_next)
265{
bellardcf256292003-05-25 19:20:31 +0000266 /* NOTE: this test is only needed for thread safety */
267 if (!tb->jmp_next[n]) {
268 /* patch the native jump address */
269 tb_set_jmp_target(tb, n, (unsigned long)tb_next->tc_ptr);
ths3b46e622007-09-17 08:09:54 +0000270
bellardcf256292003-05-25 19:20:31 +0000271 /* add in TB jmp circular list */
272 tb->jmp_next[n] = tb_next->jmp_first;
273 tb_next->jmp_first = (TranslationBlock *)((long)(tb) | (n));
274 }
bellardd4e81642003-05-25 16:46:15 +0000275}
276
bellarda513fe12003-05-27 23:29:48 +0000277TranslationBlock *tb_find_pc(unsigned long pc_ptr);
278
bellardd4e81642003-05-25 16:46:15 +0000279#ifndef offsetof
280#define offsetof(type, field) ((size_t) &((type *)0)->field)
281#endif
282
bellardd549f7d2004-07-05 21:47:44 +0000283#if defined(_WIN32)
284#define ASM_DATA_SECTION ".section \".data\"\n"
285#define ASM_PREVIOUS_SECTION ".section .text\n"
286#elif defined(__APPLE__)
287#define ASM_DATA_SECTION ".data\n"
288#define ASM_PREVIOUS_SECTION ".text\n"
bellardd549f7d2004-07-05 21:47:44 +0000289#else
290#define ASM_DATA_SECTION ".section \".data\"\n"
291#define ASM_PREVIOUS_SECTION ".previous\n"
bellardd549f7d2004-07-05 21:47:44 +0000292#endif
293
bellard75913b72005-08-21 15:19:36 +0000294#define ASM_OP_LABEL_NAME(n, opname) \
295 ASM_NAME(__op_label) #n "." ASM_NAME(opname)
296
bellardb346ff42003-06-15 20:05:50 +0000297#if defined(__powerpc__)
298
bellard4390df52004-01-04 18:03:10 +0000299/* we patch the jump instruction directly */
bellardae063a62005-01-09 00:07:04 +0000300#define GOTO_TB(opname, tbparam, n)\
bellardb346ff42003-06-15 20:05:50 +0000301do {\
bellardd549f7d2004-07-05 21:47:44 +0000302 asm volatile (ASM_DATA_SECTION\
bellard75913b72005-08-21 15:19:36 +0000303 ASM_OP_LABEL_NAME(n, opname) ":\n"\
bellard9257a9e2003-08-11 22:21:18 +0000304 ".long 1f\n"\
bellardd549f7d2004-07-05 21:47:44 +0000305 ASM_PREVIOUS_SECTION \
306 "b " ASM_NAME(__op_jmp) #n "\n"\
bellard9257a9e2003-08-11 22:21:18 +0000307 "1:\n");\
bellard4390df52004-01-04 18:03:10 +0000308} while (0)
309
310#elif defined(__i386__) && defined(USE_DIRECT_JUMP)
311
312/* we patch the jump instruction directly */
bellardae063a62005-01-09 00:07:04 +0000313#define GOTO_TB(opname, tbparam, n)\
bellardc27004e2005-01-03 23:35:10 +0000314do {\
315 asm volatile (".section .data\n"\
bellard75913b72005-08-21 15:19:36 +0000316 ASM_OP_LABEL_NAME(n, opname) ":\n"\
bellardc27004e2005-01-03 23:35:10 +0000317 ".long 1f\n"\
318 ASM_PREVIOUS_SECTION \
319 "jmp " ASM_NAME(__op_jmp) #n "\n"\
320 "1:\n");\
321} while (0)
322
bellardb346ff42003-06-15 20:05:50 +0000323#else
324
325/* jump to next block operations (more portable code, does not need
326 cache flushing, but slower because of indirect jump) */
bellardae063a62005-01-09 00:07:04 +0000327#define GOTO_TB(opname, tbparam, n)\
bellardb346ff42003-06-15 20:05:50 +0000328do {\
balrog6d8aa3b2007-07-02 14:06:26 +0000329 static void __attribute__((used)) *dummy ## n = &&dummy_label ## n;\
330 static void __attribute__((used)) *__op_label ## n \
bellard75913b72005-08-21 15:19:36 +0000331 __asm__(ASM_OP_LABEL_NAME(n, opname)) = &&label ## n;\
bellardb346ff42003-06-15 20:05:50 +0000332 goto *(void *)(((TranslationBlock *)tbparam)->tb_next[n]);\
bellardae063a62005-01-09 00:07:04 +0000333label ## n: ;\
334dummy_label ## n: ;\
bellard4cbb86e2003-09-17 22:53:29 +0000335} while (0)
336
bellardb346ff42003-06-15 20:05:50 +0000337#endif
338
bellard33417e72003-08-10 21:47:01 +0000339extern CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
340extern CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
bellarda4193c82004-06-03 14:01:43 +0000341extern void *io_mem_opaque[IO_MEM_NB_ENTRIES];
bellard33417e72003-08-10 21:47:01 +0000342
ths204a1b82007-05-08 23:40:45 +0000343#if defined(__powerpc__)
bellardd4e81642003-05-25 16:46:15 +0000344static inline int testandset (int *p)
345{
346 int ret;
347 __asm__ __volatile__ (
bellard02e1ec92004-07-10 15:15:39 +0000348 "0: lwarx %0,0,%1\n"
349 " xor. %0,%3,%0\n"
350 " bne 1f\n"
351 " stwcx. %2,0,%1\n"
352 " bne- 0b\n"
bellardd4e81642003-05-25 16:46:15 +0000353 "1: "
354 : "=&r" (ret)
355 : "r" (p), "r" (1), "r" (0)
356 : "cr0", "memory");
357 return ret;
358}
ths204a1b82007-05-08 23:40:45 +0000359#elif defined(__i386__)
bellardd4e81642003-05-25 16:46:15 +0000360static inline int testandset (int *p)
361{
bellard4955a2c2005-02-07 14:09:05 +0000362 long int readval = 0;
ths3b46e622007-09-17 08:09:54 +0000363
bellard4955a2c2005-02-07 14:09:05 +0000364 __asm__ __volatile__ ("lock; cmpxchgl %2, %0"
365 : "+m" (*p), "+a" (readval)
366 : "r" (1)
367 : "cc");
368 return readval;
bellardd4e81642003-05-25 16:46:15 +0000369}
ths204a1b82007-05-08 23:40:45 +0000370#elif defined(__x86_64__)
bellardbc51c5c2004-03-17 23:46:04 +0000371static inline int testandset (int *p)
372{
bellard4955a2c2005-02-07 14:09:05 +0000373 long int readval = 0;
ths3b46e622007-09-17 08:09:54 +0000374
bellard4955a2c2005-02-07 14:09:05 +0000375 __asm__ __volatile__ ("lock; cmpxchgl %2, %0"
376 : "+m" (*p), "+a" (readval)
377 : "r" (1)
378 : "cc");
379 return readval;
bellardbc51c5c2004-03-17 23:46:04 +0000380}
ths204a1b82007-05-08 23:40:45 +0000381#elif defined(__s390__)
bellardd4e81642003-05-25 16:46:15 +0000382static inline int testandset (int *p)
383{
384 int ret;
385
386 __asm__ __volatile__ ("0: cs %0,%1,0(%2)\n"
387 " jl 0b"
388 : "=&d" (ret)
ths5fafdf22007-09-16 21:08:06 +0000389 : "r" (1), "a" (p), "0" (*p)
bellardd4e81642003-05-25 16:46:15 +0000390 : "cc", "memory" );
391 return ret;
392}
ths204a1b82007-05-08 23:40:45 +0000393#elif defined(__alpha__)
bellard2f87c602003-06-02 20:38:09 +0000394static inline int testandset (int *p)
bellardd4e81642003-05-25 16:46:15 +0000395{
396 int ret;
397 unsigned long one;
398
399 __asm__ __volatile__ ("0: mov 1,%2\n"
400 " ldl_l %0,%1\n"
401 " stl_c %2,%1\n"
402 " beq %2,1f\n"
403 ".subsection 2\n"
404 "1: br 0b\n"
405 ".previous"
406 : "=r" (ret), "=m" (*p), "=r" (one)
407 : "m" (*p));
408 return ret;
409}
ths204a1b82007-05-08 23:40:45 +0000410#elif defined(__sparc__)
bellardd4e81642003-05-25 16:46:15 +0000411static inline int testandset (int *p)
412{
413 int ret;
414
415 __asm__ __volatile__("ldstub [%1], %0"
416 : "=r" (ret)
417 : "r" (p)
418 : "memory");
419
420 return (ret ? 1 : 0);
421}
ths204a1b82007-05-08 23:40:45 +0000422#elif defined(__arm__)
bellarda95c6792003-06-09 15:29:55 +0000423static inline int testandset (int *spinlock)
424{
425 register unsigned int ret;
426 __asm__ __volatile__("swp %0, %1, [%2]"
427 : "=r"(ret)
428 : "0"(1), "r"(spinlock));
ths3b46e622007-09-17 08:09:54 +0000429
bellarda95c6792003-06-09 15:29:55 +0000430 return ret;
431}
ths204a1b82007-05-08 23:40:45 +0000432#elif defined(__mc68000)
bellard38e584a2003-08-10 22:14:22 +0000433static inline int testandset (int *p)
434{
435 char ret;
436 __asm__ __volatile__("tas %1; sne %0"
437 : "=r" (ret)
438 : "m" (p)
439 : "cc","memory");
bellard4955a2c2005-02-07 14:09:05 +0000440 return ret;
bellard38e584a2003-08-10 22:14:22 +0000441}
ths204a1b82007-05-08 23:40:45 +0000442#elif defined(__ia64)
bellard38e584a2003-08-10 22:14:22 +0000443
bellardb8076a72005-04-07 22:20:31 +0000444#include <ia64intrin.h>
445
446static inline int testandset (int *p)
447{
448 return __sync_lock_test_and_set (p, 1);
449}
ths204a1b82007-05-08 23:40:45 +0000450#elif defined(__mips__)
thsc4b89d12007-05-05 19:23:11 +0000451static inline int testandset (int *p)
452{
453 int ret;
454
455 __asm__ __volatile__ (
456 " .set push \n"
457 " .set noat \n"
458 " .set mips2 \n"
459 "1: li $1, 1 \n"
460 " ll %0, %1 \n"
461 " sc $1, %1 \n"
ths976a0d02007-05-10 00:33:40 +0000462 " beqz $1, 1b \n"
thsc4b89d12007-05-05 19:23:11 +0000463 " .set pop "
464 : "=r" (ret), "+R" (*p)
465 :
466 : "memory");
467
468 return ret;
469}
ths204a1b82007-05-08 23:40:45 +0000470#else
471#error unimplemented CPU support
thsc4b89d12007-05-05 19:23:11 +0000472#endif
473
bellardd4e81642003-05-25 16:46:15 +0000474typedef int spinlock_t;
475
476#define SPIN_LOCK_UNLOCKED 0
477
bellardaebcb602003-10-30 01:08:17 +0000478#if defined(CONFIG_USER_ONLY)
bellardd4e81642003-05-25 16:46:15 +0000479static inline void spin_lock(spinlock_t *lock)
480{
481 while (testandset(lock));
482}
483
484static inline void spin_unlock(spinlock_t *lock)
485{
486 *lock = 0;
487}
488
489static inline int spin_trylock(spinlock_t *lock)
490{
491 return !testandset(lock);
492}
bellard3c1cf9f2003-07-07 11:30:47 +0000493#else
494static inline void spin_lock(spinlock_t *lock)
495{
496}
497
498static inline void spin_unlock(spinlock_t *lock)
499{
500}
501
502static inline int spin_trylock(spinlock_t *lock)
503{
504 return 1;
505}
506#endif
bellardd4e81642003-05-25 16:46:15 +0000507
508extern spinlock_t tb_lock;
509
bellard36bdbe52003-11-19 22:12:02 +0000510extern int tb_invalidated_flag;
bellard6e59c1d2003-10-27 21:24:54 +0000511
bellarde95c8d52004-09-30 22:22:08 +0000512#if !defined(CONFIG_USER_ONLY)
bellard6e59c1d2003-10-27 21:24:54 +0000513
j_mayer6ebbf392007-10-14 07:07:08 +0000514void tlb_fill(target_ulong addr, int is_write, int mmu_idx,
bellard6e59c1d2003-10-27 21:24:54 +0000515 void *retaddr);
516
j_mayer6ebbf392007-10-14 07:07:08 +0000517#define ACCESS_TYPE (NB_MMU_MODES + 1)
bellard6e59c1d2003-10-27 21:24:54 +0000518#define MEMSUFFIX _code
519#define env cpu_single_env
520
521#define DATA_SIZE 1
522#include "softmmu_header.h"
523
524#define DATA_SIZE 2
525#include "softmmu_header.h"
526
527#define DATA_SIZE 4
528#include "softmmu_header.h"
529
bellardc27004e2005-01-03 23:35:10 +0000530#define DATA_SIZE 8
531#include "softmmu_header.h"
532
bellard6e59c1d2003-10-27 21:24:54 +0000533#undef ACCESS_TYPE
534#undef MEMSUFFIX
535#undef env
536
537#endif
bellard4390df52004-01-04 18:03:10 +0000538
539#if defined(CONFIG_USER_ONLY)
540static inline target_ulong get_phys_addr_code(CPUState *env, target_ulong addr)
541{
542 return addr;
543}
544#else
545/* NOTE: this function can trigger an exception */
bellard1ccde1c2004-02-06 19:46:14 +0000546/* NOTE2: the returned address is not exactly the physical address: it
547 is the offset relative to phys_ram_base */
bellard4390df52004-01-04 18:03:10 +0000548static inline target_ulong get_phys_addr_code(CPUState *env, target_ulong addr)
549{
j_mayer6ebbf392007-10-14 07:07:08 +0000550 int mmu_idx, index, pd;
bellard4390df52004-01-04 18:03:10 +0000551
552 index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
j_mayer6ebbf392007-10-14 07:07:08 +0000553 mmu_idx = cpu_mmu_index(env);
554 if (__builtin_expect(env->tlb_table[mmu_idx][index].addr_code !=
bellard4390df52004-01-04 18:03:10 +0000555 (addr & TARGET_PAGE_MASK), 0)) {
bellardc27004e2005-01-03 23:35:10 +0000556 ldub_code(addr);
557 }
j_mayer6ebbf392007-10-14 07:07:08 +0000558 pd = env->tlb_table[mmu_idx][index].addr_code & ~TARGET_PAGE_MASK;
bellard2a4188a2006-06-25 21:54:59 +0000559 if (pd > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
ths647de6c2007-10-20 19:45:44 +0000560#if defined(TARGET_SPARC) || defined(TARGET_MIPS)
blueswir16c36d3f2007-05-17 19:30:10 +0000561 do_unassigned_access(addr, 0, 1, 0);
562#else
ths36d23952007-02-28 22:37:42 +0000563 cpu_abort(env, "Trying to execute code outside RAM or ROM at 0x" TARGET_FMT_lx "\n", addr);
blueswir16c36d3f2007-05-17 19:30:10 +0000564#endif
bellard4390df52004-01-04 18:03:10 +0000565 }
j_mayer6ebbf392007-10-14 07:07:08 +0000566 return addr + env->tlb_table[mmu_idx][index].addend - (unsigned long)phys_ram_base;
bellard4390df52004-01-04 18:03:10 +0000567}
568#endif
bellard9df217a2005-02-10 22:05:51 +0000569
bellard9df217a2005-02-10 22:05:51 +0000570#ifdef USE_KQEMU
bellardf32fc642006-02-08 22:43:39 +0000571#define KQEMU_MODIFY_PAGE_MASK (0xff & ~(VGA_DIRTY_FLAG | CODE_DIRTY_FLAG))
572
bellard9df217a2005-02-10 22:05:51 +0000573int kqemu_init(CPUState *env);
574int kqemu_cpu_exec(CPUState *env);
575void kqemu_flush_page(CPUState *env, target_ulong addr);
576void kqemu_flush(CPUState *env, int global);
bellard4b7df222005-08-21 09:37:35 +0000577void kqemu_set_notdirty(CPUState *env, ram_addr_t ram_addr);
bellardf32fc642006-02-08 22:43:39 +0000578void kqemu_modify_page(CPUState *env, ram_addr_t ram_addr);
bellarda332e112005-09-03 17:55:47 +0000579void kqemu_cpu_interrupt(CPUState *env);
bellardf32fc642006-02-08 22:43:39 +0000580void kqemu_record_dump(void);
bellard9df217a2005-02-10 22:05:51 +0000581
582static inline int kqemu_is_ok(CPUState *env)
583{
584 return(env->kqemu_enabled &&
ths5fafdf22007-09-16 21:08:06 +0000585 (env->cr[0] & CR0_PE_MASK) &&
bellardf32fc642006-02-08 22:43:39 +0000586 !(env->hflags & HF_INHIBIT_IRQ_MASK) &&
bellard9df217a2005-02-10 22:05:51 +0000587 (env->eflags & IF_MASK) &&
bellardf32fc642006-02-08 22:43:39 +0000588 !(env->eflags & VM_MASK) &&
ths5fafdf22007-09-16 21:08:06 +0000589 (env->kqemu_enabled == 2 ||
bellardf32fc642006-02-08 22:43:39 +0000590 ((env->hflags & HF_CPL_MASK) == 3 &&
591 (env->eflags & IOPL_MASK) != IOPL_MASK)));
bellard9df217a2005-02-10 22:05:51 +0000592}
593
594#endif