blob: 3edc8d5921a9df6df2050aa631d647e4128863cf [file] [log] [blame]
thse16fe402006-12-06 21:38:37 +00001/*
2 * QEMU/MIPS pseudo-board
3 *
4 * emulates a simple machine with ISA-like bus.
5 * ISA IO space mapped to the 0x14000000 (PHYS) and
6 * ISA memory at the 0x10000000 (PHYS, 16Mb in size).
7 * All peripherial devices are attached to this "bus" with
8 * the standard PC ISA addresses.
9*/
pbrook87ecb682007-11-17 17:14:51 +000010#include "hw.h"
11#include "mips.h"
12#include "pc.h"
13#include "isa.h"
14#include "net.h"
15#include "sysemu.h"
16#include "boards.h"
thsb305b5b2008-04-20 06:28:28 +000017#include "flash.h"
blueswir13b3fb322008-10-04 07:20:07 +000018#include "qemu-log.h"
Paul Brookbba831e2009-05-19 14:52:42 +010019#include "mips-bios.h"
Gerd Hoffmannec820262009-08-20 15:22:19 +020020#include "ide.h"
Blue Swirlca20cf32009-09-20 14:58:02 +000021#include "loader.h"
22#include "elf.h"
ths44cbbf12007-01-24 22:00:13 +000023
thse4bcb142007-12-02 04:51:10 +000024#define MAX_IDE_BUS 2
25
pbrook58126402006-10-29 15:38:28 +000026static const int ide_iobase[2] = { 0x1f0, 0x170 };
27static const int ide_iobase2[2] = { 0x3f6, 0x376 };
28static const int ide_irq[2] = { 14, 15 };
29
thse16fe402006-12-06 21:38:37 +000030static PITState *pit; /* PIT i8254 */
bellard697584a2005-08-21 09:41:56 +000031
ths1b660742007-12-07 01:13:37 +000032/* i8254 PIT is attached to the IRQ0 at PIC i8259 */
bellard6af0bf92005-07-02 14:58:51 +000033
ths7df526e2007-11-09 17:52:11 +000034static struct _loaderparams {
35 int ram_size;
36 const char *kernel_filename;
37 const char *kernel_cmdline;
38 const char *initrd_filename;
39} loaderparams;
40
Anthony Liguoric227f092009-10-01 16:12:16 -050041static void mips_qemu_writel (void *opaque, target_phys_addr_t addr,
ths6ae81772006-12-06 17:48:52 +000042 uint32_t val)
43{
44 if ((addr & 0xffff) == 0 && val == 42)
45 qemu_system_reset_request ();
46 else if ((addr & 0xffff) == 4 && val == 42)
47 qemu_system_shutdown_request ();
48}
49
Anthony Liguoric227f092009-10-01 16:12:16 -050050static uint32_t mips_qemu_readl (void *opaque, target_phys_addr_t addr)
ths6ae81772006-12-06 17:48:52 +000051{
52 return 0;
53}
54
Blue Swirld60efc62009-08-25 18:29:31 +000055static CPUWriteMemoryFunc * const mips_qemu_write[] = {
ths6ae81772006-12-06 17:48:52 +000056 &mips_qemu_writel,
57 &mips_qemu_writel,
58 &mips_qemu_writel,
59};
60
Blue Swirld60efc62009-08-25 18:29:31 +000061static CPUReadMemoryFunc * const mips_qemu_read[] = {
ths6ae81772006-12-06 17:48:52 +000062 &mips_qemu_readl,
63 &mips_qemu_readl,
64 &mips_qemu_readl,
65};
66
67static int mips_qemu_iomemtype = 0;
68
Aurelien Jarnoe16ad5b2009-11-14 01:04:29 +010069typedef struct ResetData {
70 CPUState *env;
71 uint64_t vector;
72} ResetData;
73
74static int64_t load_kernel(void)
ths6ae81772006-12-06 17:48:52 +000075{
Aurelien Jarno409dbce2010-03-14 21:20:59 +010076 int64_t entry, kernel_high;
Aurelien Jarnoe90e7952009-11-15 23:04:20 +010077 long kernel_size, initrd_size, params_size;
Anthony Liguoric227f092009-10-01 16:12:16 -050078 ram_addr_t initrd_offset;
Aurelien Jarnoe90e7952009-11-15 23:04:20 +010079 uint32_t *params_buf;
Blue Swirlca20cf32009-09-20 14:58:02 +000080 int big_endian;
ths6ae81772006-12-06 17:48:52 +000081
Blue Swirlca20cf32009-09-20 14:58:02 +000082#ifdef TARGET_WORDS_BIGENDIAN
83 big_endian = 1;
84#else
85 big_endian = 0;
86#endif
Aurelien Jarno409dbce2010-03-14 21:20:59 +010087 kernel_size = load_elf(loaderparams.kernel_filename, cpu_mips_kseg0_to_phys,
88 NULL, (uint64_t *)&entry, NULL,
89 (uint64_t *)&kernel_high, big_endian,
90 ELF_MACHINE, 1);
thsc570fd12006-12-21 01:19:56 +000091 if (kernel_size >= 0) {
92 if ((entry & ~0x7fffffffULL) == 0x80000000)
ths5dc4b742006-12-21 13:48:28 +000093 entry = (int32_t)entry;
thsc570fd12006-12-21 01:19:56 +000094 } else {
ths9042c0e2006-12-23 14:18:40 +000095 fprintf(stderr, "qemu: could not load kernel '%s'\n",
ths7df526e2007-11-09 17:52:11 +000096 loaderparams.kernel_filename);
ths9042c0e2006-12-23 14:18:40 +000097 exit(1);
ths6ae81772006-12-06 17:48:52 +000098 }
99
100 /* load initrd */
101 initrd_size = 0;
ths74287112007-04-01 17:56:37 +0000102 initrd_offset = 0;
ths7df526e2007-11-09 17:52:11 +0000103 if (loaderparams.initrd_filename) {
104 initrd_size = get_image_size (loaderparams.initrd_filename);
ths74287112007-04-01 17:56:37 +0000105 if (initrd_size > 0) {
106 initrd_offset = (kernel_high + ~TARGET_PAGE_MASK) & TARGET_PAGE_MASK;
107 if (initrd_offset + initrd_size > ram_size) {
108 fprintf(stderr,
109 "qemu: memory too small for initial ram disk '%s'\n",
ths7df526e2007-11-09 17:52:11 +0000110 loaderparams.initrd_filename);
ths74287112007-04-01 17:56:37 +0000111 exit(1);
112 }
pbrookdcac9672009-04-09 20:05:49 +0000113 initrd_size = load_image_targphys(loaderparams.initrd_filename,
114 initrd_offset,
115 ram_size - initrd_offset);
ths74287112007-04-01 17:56:37 +0000116 }
ths6ae81772006-12-06 17:48:52 +0000117 if (initrd_size == (target_ulong) -1) {
118 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
ths7df526e2007-11-09 17:52:11 +0000119 loaderparams.initrd_filename);
ths6ae81772006-12-06 17:48:52 +0000120 exit(1);
121 }
122 }
123
124 /* Store command line. */
Aurelien Jarnoe90e7952009-11-15 23:04:20 +0100125 params_size = 264;
126 params_buf = qemu_malloc(params_size);
ths6ae81772006-12-06 17:48:52 +0000127
Aurelien Jarnoe90e7952009-11-15 23:04:20 +0100128 params_buf[0] = tswap32(ram_size);
129 params_buf[1] = tswap32(0x12345678);
130
131 if (initrd_size > 0) {
Aurelien Jarno409dbce2010-03-14 21:20:59 +0100132 snprintf((char *)params_buf + 8, 256, "rd_start=0x%" PRIx64 " rd_size=%li %s",
133 cpu_mips_phys_to_kseg0(NULL, initrd_offset),
Aurelien Jarnoe90e7952009-11-15 23:04:20 +0100134 initrd_size, loaderparams.kernel_cmdline);
135 } else {
136 snprintf((char *)params_buf + 8, 256, "%s", loaderparams.kernel_cmdline);
137 }
138
139 rom_add_blob_fixed("params", params_buf, params_size,
140 (16 << 20) - 264);
141
Aurelien Jarnoe16ad5b2009-11-14 01:04:29 +0100142 return entry;
ths6ae81772006-12-06 17:48:52 +0000143}
144
145static void main_cpu_reset(void *opaque)
146{
Aurelien Jarnoe16ad5b2009-11-14 01:04:29 +0100147 ResetData *s = (ResetData *)opaque;
148 CPUState *env = s->env;
ths6ae81772006-12-06 17:48:52 +0000149
Aurelien Jarnoe16ad5b2009-11-14 01:04:29 +0100150 cpu_reset(env);
151 env->active_tc.PC = s->vector;
ths6ae81772006-12-06 17:48:52 +0000152}
bellard66a93e02006-04-26 22:06:55 +0000153
thsb305b5b2008-04-20 06:28:28 +0000154static const int sector_len = 32 * 1024;
ths70705262007-02-18 00:10:59 +0000155static
Anthony Liguoric227f092009-10-01 16:12:16 -0500156void mips_r4k_init (ram_addr_t ram_size,
aliguori3023f332009-01-16 19:04:14 +0000157 const char *boot_device,
bellard6af0bf92005-07-02 14:58:51 +0000158 const char *kernel_filename, const char *kernel_cmdline,
j_mayer94fc95c2007-03-05 19:44:02 +0000159 const char *initrd_filename, const char *cpu_model)
bellard6af0bf92005-07-02 14:58:51 +0000160{
Paul Brook5cea8592009-05-30 00:52:44 +0100161 char *filename;
Anthony Liguoric227f092009-10-01 16:12:16 -0500162 ram_addr_t ram_offset;
163 ram_addr_t bios_offset;
thsf7bcd4e2007-01-06 01:37:51 +0000164 int bios_size;
bellardc68ea702005-11-21 23:33:12 +0000165 CPUState *env;
Aurelien Jarnoe16ad5b2009-11-14 01:04:29 +0100166 ResetData *reset_info;
ths153a08d2007-03-17 15:21:30 +0000167 RTCState *rtc_state;
pbrook58126402006-10-29 15:38:28 +0000168 int i;
pbrookd537cf62007-04-07 18:14:41 +0000169 qemu_irq *i8259;
Gerd Hoffmannf455e982009-08-28 15:47:03 +0200170 DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
Gerd Hoffmann751c6a12009-07-22 16:42:57 +0200171 DriveInfo *dinfo;
bellardc68ea702005-11-21 23:33:12 +0000172
ths33d68b52007-03-18 00:30:29 +0000173 /* init CPUs */
174 if (cpu_model == NULL) {
ths60aa19a2007-04-01 12:36:18 +0000175#ifdef TARGET_MIPS64
ths33d68b52007-03-18 00:30:29 +0000176 cpu_model = "R4000";
177#else
ths1c32f432007-04-28 21:07:41 +0000178 cpu_model = "24Kf";
ths33d68b52007-03-18 00:30:29 +0000179#endif
180 }
bellardaaed9092007-11-10 15:15:54 +0000181 env = cpu_init(cpu_model);
182 if (!env) {
183 fprintf(stderr, "Unable to find CPU definition\n");
184 exit(1);
185 }
Aurelien Jarnoe16ad5b2009-11-14 01:04:29 +0100186 reset_info = qemu_mallocz(sizeof(ResetData));
187 reset_info->env = env;
188 reset_info->vector = env->active_tc.PC;
189 qemu_register_reset(main_cpu_reset, reset_info);
bellardc68ea702005-11-21 23:33:12 +0000190
bellard6af0bf92005-07-02 14:58:51 +0000191 /* allocate RAM */
aurel320ccff152009-01-24 15:07:25 +0000192 if (ram_size > (256 << 20)) {
193 fprintf(stderr,
194 "qemu: Too much memory for this machine: %d MB, maximum 256 MB\n",
195 ((unsigned int)ram_size / (1 << 20)));
196 exit(1);
197 }
pbrookdcac9672009-04-09 20:05:49 +0000198 ram_offset = qemu_ram_alloc(ram_size);
pbrookdcac9672009-04-09 20:05:49 +0000199
200 cpu_register_physical_memory(0, ram_size, ram_offset | IO_MEM_RAM);
bellard66a93e02006-04-26 22:06:55 +0000201
ths6ae81772006-12-06 17:48:52 +0000202 if (!mips_qemu_iomemtype) {
Avi Kivity1eed09c2009-06-14 11:38:51 +0300203 mips_qemu_iomemtype = cpu_register_io_memory(mips_qemu_read,
ths33d68b52007-03-18 00:30:29 +0000204 mips_qemu_write, NULL);
ths6ae81772006-12-06 17:48:52 +0000205 }
206 cpu_register_physical_memory(0x1fbf0000, 0x10000, mips_qemu_iomemtype);
207
bellard66a93e02006-04-26 22:06:55 +0000208 /* Try to load a BIOS image. If this fails, we continue regardless,
209 but initialize the hardware ourselves. When a kernel gets
210 preloaded we also initialize the hardware, since the BIOS wasn't
211 run. */
j_mayer1192dad2007-10-05 13:08:35 +0000212 if (bios_name == NULL)
213 bios_name = BIOS_FILENAME;
Paul Brook5cea8592009-05-30 00:52:44 +0100214 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
215 if (filename) {
216 bios_size = get_image_size(filename);
217 } else {
218 bios_size = -1;
219 }
ths2909b292007-01-06 02:24:15 +0000220 if ((bios_size > 0) && (bios_size <= BIOS_SIZE)) {
pbrookdcac9672009-04-09 20:05:49 +0000221 bios_offset = qemu_ram_alloc(BIOS_SIZE);
222 cpu_register_physical_memory(0x1fc00000, BIOS_SIZE,
223 bios_offset | IO_MEM_ROM);
224
Paul Brook5cea8592009-05-30 00:52:44 +0100225 load_image_targphys(filename, 0x1fc00000, BIOS_SIZE);
Gerd Hoffmann751c6a12009-07-22 16:42:57 +0200226 } else if ((dinfo = drive_get(IF_PFLASH, 0, 0)) != NULL) {
thsb305b5b2008-04-20 06:28:28 +0000227 uint32_t mips_rom = 0x00400000;
pbrookdcac9672009-04-09 20:05:49 +0000228 bios_offset = qemu_ram_alloc(mips_rom);
229 if (!pflash_cfi01_register(0x1fc00000, bios_offset,
Gerd Hoffmann751c6a12009-07-22 16:42:57 +0200230 dinfo->bdrv, sector_len, mips_rom / sector_len,
thsb305b5b2008-04-20 06:28:28 +0000231 4, 0, 0, 0, 0)) {
232 fprintf(stderr, "qemu: Error registering flash memory.\n");
233 }
234 }
235 else {
bellard66a93e02006-04-26 22:06:55 +0000236 /* not fatal */
237 fprintf(stderr, "qemu: Warning, could not load MIPS bios '%s'\n",
Paul Brook5cea8592009-05-30 00:52:44 +0100238 bios_name);
239 }
240 if (filename) {
241 qemu_free(filename);
bellard6af0bf92005-07-02 14:58:51 +0000242 }
bellard66a93e02006-04-26 22:06:55 +0000243
bellard66a93e02006-04-26 22:06:55 +0000244 if (kernel_filename) {
ths7df526e2007-11-09 17:52:11 +0000245 loaderparams.ram_size = ram_size;
246 loaderparams.kernel_filename = kernel_filename;
247 loaderparams.kernel_cmdline = kernel_cmdline;
248 loaderparams.initrd_filename = initrd_filename;
Aurelien Jarnoe16ad5b2009-11-14 01:04:29 +0100249 reset_info->vector = load_kernel();
bellard6af0bf92005-07-02 14:58:51 +0000250 }
bellard6af0bf92005-07-02 14:58:51 +0000251
thse16fe402006-12-06 21:38:37 +0000252 /* Init CPU internal devices */
pbrookd537cf62007-04-07 18:14:41 +0000253 cpu_mips_irq_init_cpu(env);
bellardc68ea702005-11-21 23:33:12 +0000254 cpu_mips_clock_init(env);
bellard6af0bf92005-07-02 14:58:51 +0000255
pbrookd537cf62007-04-07 18:14:41 +0000256 /* The PIC is attached to the MIPS CPU INT0 pin */
257 i8259 = i8259_init(env->irq[2]);
Gerd Hoffmann11d23c32009-09-10 11:43:34 +0200258 isa_bus_new(NULL);
259 isa_bus_irqs(i8259);
pbrookd537cf62007-04-07 18:14:41 +0000260
Gerd Hoffmann32e0c822009-09-10 11:43:35 +0200261 rtc_state = rtc_init(2000);
thsafdfa782006-12-07 18:15:35 +0000262
bellard0699b542005-07-02 15:20:29 +0000263 /* Register 64 KB of ISA IO space at 0x14000000 */
pbrookaef445b2006-09-18 01:15:29 +0000264 isa_mmio_init(0x14000000, 0x00010000);
bellard0699b542005-07-02 15:20:29 +0000265 isa_mem_base = 0x10000000;
266
pbrookd537cf62007-04-07 18:14:41 +0000267 pit = pit_init(0x40, i8259[0]);
thsafdfa782006-12-07 18:15:35 +0000268
thseddbd282006-12-23 00:23:19 +0000269 for(i = 0; i < MAX_SERIAL_PORTS; i++) {
270 if (serial_hds[i]) {
Gerd Hoffmannac0be992009-09-22 13:53:21 +0200271 serial_isa_init(i, serial_hds[i]);
thseddbd282006-12-23 00:23:19 +0000272 }
273 }
274
Paul Brookfbe1b592009-05-13 17:56:25 +0100275 isa_vga_init();
bellard9827e952005-07-02 15:26:04 +0000276
aliguori0ae18ce2009-01-13 19:39:36 +0000277 if (nd_table[0].vlan)
Gerd Hoffmann9453c5b2009-09-10 11:43:33 +0200278 isa_ne2000_init(0x300, 9, &nd_table[0]);
pbrook58126402006-10-29 15:38:28 +0000279
thse4bcb142007-12-02 04:51:10 +0000280 if (drive_get_max_bus(IF_IDE) >= MAX_IDE_BUS) {
281 fprintf(stderr, "qemu: too many IDE bus\n");
282 exit(1);
283 }
284
285 for(i = 0; i < MAX_IDE_BUS * MAX_IDE_DEVS; i++) {
Gerd Hoffmannf455e982009-08-28 15:47:03 +0200286 hd[i] = drive_get(IF_IDE, i / MAX_IDE_DEVS, i % MAX_IDE_DEVS);
thse4bcb142007-12-02 04:51:10 +0000287 }
288
289 for(i = 0; i < MAX_IDE_BUS; i++)
Gerd Hoffmanndea21e92009-09-15 20:05:00 +0000290 isa_ide_init(ide_iobase[i], ide_iobase2[i], ide_irq[i],
thse4bcb142007-12-02 04:51:10 +0000291 hd[MAX_IDE_DEVS * i],
292 hd[MAX_IDE_DEVS * i + 1]);
ths70705262007-02-18 00:10:59 +0000293
Gerd Hoffmann11d23c32009-09-10 11:43:34 +0200294 isa_create_simple("i8042");
bellard6af0bf92005-07-02 14:58:51 +0000295}
296
Anthony Liguorif80f9ec2009-05-20 18:38:09 -0500297static QEMUMachine mips_machine = {
thseec27432008-08-13 13:01:28 +0000298 .name = "mips",
299 .desc = "mips r4k platform",
300 .init = mips_r4k_init,
bellard6af0bf92005-07-02 14:58:51 +0000301};
Anthony Liguorif80f9ec2009-05-20 18:38:09 -0500302
303static void mips_machine_init(void)
304{
305 qemu_register_machine(&mips_machine);
306}
307
308machine_init(mips_machine_init);