blob: c50e930d97d3fc48f1f3e5c771d4bfd744f5a512 [file] [log] [blame]
Grant Likelyc103de22011-06-04 18:38:28 -06001/*
David Cohena0bbf032014-01-17 07:30:01 -08002 * Intel MID GPIO driver
Grant Likelyc103de22011-06-04 18:38:28 -06003 *
David Cohena0bbf032014-01-17 07:30:01 -08004 * Copyright (c) 2008-2014 Intel Corporation.
Alek Du8bf02612009-09-22 16:46:36 -07005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Alek Du8bf02612009-09-22 16:46:36 -070014 */
15
16/* Supports:
17 * Moorestown platform Langwell chip.
Alek Du8081c842010-05-26 14:42:25 -070018 * Medfield platform Penwell chip.
David Cohenf89a7682013-10-04 13:01:42 -070019 * Clovertrail platform Cloverview chip.
Alek Du8bf02612009-09-22 16:46:36 -070020 */
21
22#include <linux/module.h>
23#include <linux/pci.h>
Alan Cox72b43792010-10-27 15:33:23 -070024#include <linux/platform_device.h>
Alek Du8bf02612009-09-22 16:46:36 -070025#include <linux/kernel.h>
26#include <linux/delay.h>
27#include <linux/stddef.h>
28#include <linux/interrupt.h>
29#include <linux/init.h>
Alek Du8bf02612009-09-22 16:46:36 -070030#include <linux/io.h>
Linus Walleij3f7dbfd2014-05-29 16:55:55 +020031#include <linux/gpio/driver.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Kristen Carlson Accardi78128032011-05-10 14:23:45 +010033#include <linux/pm_runtime.h>
Alek Du8bf02612009-09-22 16:46:36 -070034
David Cohenf89a7682013-10-04 13:01:42 -070035#define INTEL_MID_IRQ_TYPE_EDGE (1 << 0)
36#define INTEL_MID_IRQ_TYPE_LEVEL (1 << 1)
David Cohend56d6b32013-10-04 13:01:40 -070037
Alek Du8081c842010-05-26 14:42:25 -070038/*
39 * Langwell chip has 64 pins and thus there are 2 32bit registers to control
40 * each feature, while Penwell chip has 96 pins for each block, and need 3 32bit
41 * registers to control them, so we only define the order here instead of a
42 * structure, to get a bit offset for a pin (use GPDR as an example):
43 *
44 * nreg = ngpio / 32;
45 * reg = offset / 32;
46 * bit = offset % 32;
47 * reg_addr = reg_base + GPDR * nreg * 4 + reg * 4;
48 *
49 * so the bit of reg_addr is to control pin offset's GPDR feature
50*/
51
52enum GPIO_REG {
53 GPLR = 0, /* pin level read-only */
54 GPDR, /* pin direction */
55 GPSR, /* pin set */
56 GPCR, /* pin clear */
57 GRER, /* rising edge detect */
58 GFER, /* falling edge detect */
59 GEDR, /* edge detect result */
Adrian Hunter8c0f7b12011-10-03 14:36:07 +030060 GAFR, /* alt function */
Alek Du8bf02612009-09-22 16:46:36 -070061};
62
David Cohenf89a7682013-10-04 13:01:42 -070063/* intel_mid gpio driver data */
64struct intel_mid_gpio_ddata {
David Cohend56d6b32013-10-04 13:01:40 -070065 u16 ngpio; /* number of gpio pins */
David Cohend56d6b32013-10-04 13:01:40 -070066 u32 chip_irq_type; /* chip interrupt type */
67};
68
David Cohenf89a7682013-10-04 13:01:42 -070069struct intel_mid_gpio {
Alek Du8bf02612009-09-22 16:46:36 -070070 struct gpio_chip chip;
Andy Shevchenko64c8cbc2013-05-22 13:20:11 +030071 void __iomem *reg_base;
Alek Du8bf02612009-09-22 16:46:36 -070072 spinlock_t lock;
Kristen Carlson Accardi78128032011-05-10 14:23:45 +010073 struct pci_dev *pdev;
Alek Du8bf02612009-09-22 16:46:36 -070074};
75
Linus Walleij3f7dbfd2014-05-29 16:55:55 +020076static inline struct intel_mid_gpio *to_intel_gpio_priv(struct gpio_chip *gc)
77{
78 return container_of(gc, struct intel_mid_gpio, chip);
79}
David Cohen46ebfbc2012-12-20 14:45:51 -080080
Alek Du8081c842010-05-26 14:42:25 -070081static void __iomem *gpio_reg(struct gpio_chip *chip, unsigned offset,
Andy Shevchenko611a4852013-05-22 13:20:14 +030082 enum GPIO_REG reg_type)
Alek Du8bf02612009-09-22 16:46:36 -070083{
David Cohenf89a7682013-10-04 13:01:42 -070084 struct intel_mid_gpio *priv = to_intel_gpio_priv(chip);
Alek Du8081c842010-05-26 14:42:25 -070085 unsigned nreg = chip->ngpio / 32;
Alek Du8bf02612009-09-22 16:46:36 -070086 u8 reg = offset / 32;
Alek Du8bf02612009-09-22 16:46:36 -070087
David Cohenf89a7682013-10-04 13:01:42 -070088 return priv->reg_base + reg_type * nreg * 4 + reg * 4;
Alek Du8081c842010-05-26 14:42:25 -070089}
90
Adrian Hunter8c0f7b12011-10-03 14:36:07 +030091static void __iomem *gpio_reg_2bit(struct gpio_chip *chip, unsigned offset,
92 enum GPIO_REG reg_type)
93{
David Cohenf89a7682013-10-04 13:01:42 -070094 struct intel_mid_gpio *priv = to_intel_gpio_priv(chip);
Adrian Hunter8c0f7b12011-10-03 14:36:07 +030095 unsigned nreg = chip->ngpio / 32;
96 u8 reg = offset / 16;
Adrian Hunter8c0f7b12011-10-03 14:36:07 +030097
David Cohenf89a7682013-10-04 13:01:42 -070098 return priv->reg_base + reg_type * nreg * 4 + reg * 4;
Adrian Hunter8c0f7b12011-10-03 14:36:07 +030099}
100
David Cohenf89a7682013-10-04 13:01:42 -0700101static int intel_gpio_request(struct gpio_chip *chip, unsigned offset)
Adrian Hunter8c0f7b12011-10-03 14:36:07 +0300102{
103 void __iomem *gafr = gpio_reg_2bit(chip, offset, GAFR);
104 u32 value = readl(gafr);
105 int shift = (offset % 16) << 1, af = (value >> shift) & 3;
106
107 if (af) {
108 value &= ~(3 << shift);
109 writel(value, gafr);
110 }
111 return 0;
112}
113
David Cohenf89a7682013-10-04 13:01:42 -0700114static int intel_gpio_get(struct gpio_chip *chip, unsigned offset)
Alek Du8081c842010-05-26 14:42:25 -0700115{
116 void __iomem *gplr = gpio_reg(chip, offset, GPLR);
117
Alek Du8bf02612009-09-22 16:46:36 -0700118 return readl(gplr) & BIT(offset % 32);
119}
120
David Cohenf89a7682013-10-04 13:01:42 -0700121static void intel_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
Alek Du8bf02612009-09-22 16:46:36 -0700122{
Alek Du8bf02612009-09-22 16:46:36 -0700123 void __iomem *gpsr, *gpcr;
124
125 if (value) {
Alek Du8081c842010-05-26 14:42:25 -0700126 gpsr = gpio_reg(chip, offset, GPSR);
Alek Du8bf02612009-09-22 16:46:36 -0700127 writel(BIT(offset % 32), gpsr);
128 } else {
Alek Du8081c842010-05-26 14:42:25 -0700129 gpcr = gpio_reg(chip, offset, GPCR);
Alek Du8bf02612009-09-22 16:46:36 -0700130 writel(BIT(offset % 32), gpcr);
131 }
132}
133
David Cohenf89a7682013-10-04 13:01:42 -0700134static int intel_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
Alek Du8bf02612009-09-22 16:46:36 -0700135{
David Cohenf89a7682013-10-04 13:01:42 -0700136 struct intel_mid_gpio *priv = to_intel_gpio_priv(chip);
Alek Du8081c842010-05-26 14:42:25 -0700137 void __iomem *gpdr = gpio_reg(chip, offset, GPDR);
Alek Du8bf02612009-09-22 16:46:36 -0700138 u32 value;
139 unsigned long flags;
Alek Du8bf02612009-09-22 16:46:36 -0700140
David Cohenf89a7682013-10-04 13:01:42 -0700141 if (priv->pdev)
142 pm_runtime_get(&priv->pdev->dev);
Kristen Carlson Accardi78128032011-05-10 14:23:45 +0100143
David Cohenf89a7682013-10-04 13:01:42 -0700144 spin_lock_irqsave(&priv->lock, flags);
Alek Du8bf02612009-09-22 16:46:36 -0700145 value = readl(gpdr);
146 value &= ~BIT(offset % 32);
147 writel(value, gpdr);
David Cohenf89a7682013-10-04 13:01:42 -0700148 spin_unlock_irqrestore(&priv->lock, flags);
Kristen Carlson Accardi78128032011-05-10 14:23:45 +0100149
David Cohenf89a7682013-10-04 13:01:42 -0700150 if (priv->pdev)
151 pm_runtime_put(&priv->pdev->dev);
Kristen Carlson Accardi78128032011-05-10 14:23:45 +0100152
Alek Du8bf02612009-09-22 16:46:36 -0700153 return 0;
154}
155
David Cohenf89a7682013-10-04 13:01:42 -0700156static int intel_gpio_direction_output(struct gpio_chip *chip,
Alek Du8bf02612009-09-22 16:46:36 -0700157 unsigned offset, int value)
158{
David Cohenf89a7682013-10-04 13:01:42 -0700159 struct intel_mid_gpio *priv = to_intel_gpio_priv(chip);
Alek Du8081c842010-05-26 14:42:25 -0700160 void __iomem *gpdr = gpio_reg(chip, offset, GPDR);
Alek Du8bf02612009-09-22 16:46:36 -0700161 unsigned long flags;
Alek Du8bf02612009-09-22 16:46:36 -0700162
David Cohenf89a7682013-10-04 13:01:42 -0700163 intel_gpio_set(chip, offset, value);
Kristen Carlson Accardi78128032011-05-10 14:23:45 +0100164
David Cohenf89a7682013-10-04 13:01:42 -0700165 if (priv->pdev)
166 pm_runtime_get(&priv->pdev->dev);
Kristen Carlson Accardi78128032011-05-10 14:23:45 +0100167
David Cohenf89a7682013-10-04 13:01:42 -0700168 spin_lock_irqsave(&priv->lock, flags);
Alek Du8bf02612009-09-22 16:46:36 -0700169 value = readl(gpdr);
Justin P. Mattock6eab04a2011-04-08 19:49:08 -0700170 value |= BIT(offset % 32);
Alek Du8bf02612009-09-22 16:46:36 -0700171 writel(value, gpdr);
David Cohenf89a7682013-10-04 13:01:42 -0700172 spin_unlock_irqrestore(&priv->lock, flags);
Kristen Carlson Accardi78128032011-05-10 14:23:45 +0100173
David Cohenf89a7682013-10-04 13:01:42 -0700174 if (priv->pdev)
175 pm_runtime_put(&priv->pdev->dev);
Kristen Carlson Accardi78128032011-05-10 14:23:45 +0100176
Alek Du8bf02612009-09-22 16:46:36 -0700177 return 0;
178}
179
David Cohenf89a7682013-10-04 13:01:42 -0700180static int intel_mid_irq_type(struct irq_data *d, unsigned type)
Alek Du8bf02612009-09-22 16:46:36 -0700181{
Linus Walleij3f7dbfd2014-05-29 16:55:55 +0200182 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
183 struct intel_mid_gpio *priv = to_intel_gpio_priv(gc);
Mika Westerberg465f2bd42012-05-02 11:15:50 +0300184 u32 gpio = irqd_to_hwirq(d);
Alek Du8bf02612009-09-22 16:46:36 -0700185 unsigned long flags;
186 u32 value;
David Cohenf89a7682013-10-04 13:01:42 -0700187 void __iomem *grer = gpio_reg(&priv->chip, gpio, GRER);
188 void __iomem *gfer = gpio_reg(&priv->chip, gpio, GFER);
Alek Du8bf02612009-09-22 16:46:36 -0700189
David Cohenf89a7682013-10-04 13:01:42 -0700190 if (gpio >= priv->chip.ngpio)
Alek Du8bf02612009-09-22 16:46:36 -0700191 return -EINVAL;
Kristen Carlson Accardi78128032011-05-10 14:23:45 +0100192
David Cohenf89a7682013-10-04 13:01:42 -0700193 if (priv->pdev)
194 pm_runtime_get(&priv->pdev->dev);
Kristen Carlson Accardi78128032011-05-10 14:23:45 +0100195
David Cohenf89a7682013-10-04 13:01:42 -0700196 spin_lock_irqsave(&priv->lock, flags);
Alek Du8bf02612009-09-22 16:46:36 -0700197 if (type & IRQ_TYPE_EDGE_RISING)
198 value = readl(grer) | BIT(gpio % 32);
199 else
200 value = readl(grer) & (~BIT(gpio % 32));
201 writel(value, grer);
202
203 if (type & IRQ_TYPE_EDGE_FALLING)
204 value = readl(gfer) | BIT(gpio % 32);
205 else
206 value = readl(gfer) & (~BIT(gpio % 32));
207 writel(value, gfer);
David Cohenf89a7682013-10-04 13:01:42 -0700208 spin_unlock_irqrestore(&priv->lock, flags);
Alek Du8bf02612009-09-22 16:46:36 -0700209
David Cohenf89a7682013-10-04 13:01:42 -0700210 if (priv->pdev)
211 pm_runtime_put(&priv->pdev->dev);
Kristen Carlson Accardi78128032011-05-10 14:23:45 +0100212
Alek Du8bf02612009-09-22 16:46:36 -0700213 return 0;
Andrew Mortonfd0574c2010-10-27 15:33:22 -0700214}
Alek Du8bf02612009-09-22 16:46:36 -0700215
David Cohenf89a7682013-10-04 13:01:42 -0700216static void intel_mid_irq_unmask(struct irq_data *d)
Alek Du8bf02612009-09-22 16:46:36 -0700217{
Andrew Mortonfd0574c2010-10-27 15:33:22 -0700218}
Alek Du8bf02612009-09-22 16:46:36 -0700219
David Cohenf89a7682013-10-04 13:01:42 -0700220static void intel_mid_irq_mask(struct irq_data *d)
Alek Du8bf02612009-09-22 16:46:36 -0700221{
Andrew Mortonfd0574c2010-10-27 15:33:22 -0700222}
Alek Du8bf02612009-09-22 16:46:36 -0700223
David Cohenf89a7682013-10-04 13:01:42 -0700224static struct irq_chip intel_mid_irqchip = {
225 .name = "INTEL_MID-GPIO",
226 .irq_mask = intel_mid_irq_mask,
227 .irq_unmask = intel_mid_irq_unmask,
228 .irq_set_type = intel_mid_irq_type,
Alek Du8bf02612009-09-22 16:46:36 -0700229};
230
David Cohenf89a7682013-10-04 13:01:42 -0700231static const struct intel_mid_gpio_ddata gpio_lincroft = {
David Cohend56d6b32013-10-04 13:01:40 -0700232 .ngpio = 64,
233};
234
David Cohenf89a7682013-10-04 13:01:42 -0700235static const struct intel_mid_gpio_ddata gpio_penwell_aon = {
David Cohend56d6b32013-10-04 13:01:40 -0700236 .ngpio = 96,
David Cohenf89a7682013-10-04 13:01:42 -0700237 .chip_irq_type = INTEL_MID_IRQ_TYPE_EDGE,
David Cohend56d6b32013-10-04 13:01:40 -0700238};
239
David Cohenf89a7682013-10-04 13:01:42 -0700240static const struct intel_mid_gpio_ddata gpio_penwell_core = {
David Cohend56d6b32013-10-04 13:01:40 -0700241 .ngpio = 96,
David Cohenf89a7682013-10-04 13:01:42 -0700242 .chip_irq_type = INTEL_MID_IRQ_TYPE_EDGE,
David Cohend56d6b32013-10-04 13:01:40 -0700243};
244
David Cohenf89a7682013-10-04 13:01:42 -0700245static const struct intel_mid_gpio_ddata gpio_cloverview_aon = {
David Cohend56d6b32013-10-04 13:01:40 -0700246 .ngpio = 96,
David Cohenf89a7682013-10-04 13:01:42 -0700247 .chip_irq_type = INTEL_MID_IRQ_TYPE_EDGE | INTEL_MID_IRQ_TYPE_LEVEL,
David Cohend56d6b32013-10-04 13:01:40 -0700248};
249
David Cohenf89a7682013-10-04 13:01:42 -0700250static const struct intel_mid_gpio_ddata gpio_cloverview_core = {
David Cohend56d6b32013-10-04 13:01:40 -0700251 .ngpio = 96,
David Cohenf89a7682013-10-04 13:01:42 -0700252 .chip_irq_type = INTEL_MID_IRQ_TYPE_EDGE,
David Cohend56d6b32013-10-04 13:01:40 -0700253};
254
Jingoo Han14f4a882013-12-03 08:08:45 +0900255static const struct pci_device_id intel_gpio_ids[] = {
David Cohend56d6b32013-10-04 13:01:40 -0700256 {
257 /* Lincroft */
258 PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x080f),
259 .driver_data = (kernel_ulong_t)&gpio_lincroft,
260 },
261 {
262 /* Penwell AON */
263 PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x081f),
264 .driver_data = (kernel_ulong_t)&gpio_penwell_aon,
265 },
266 {
267 /* Penwell Core */
268 PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x081a),
269 .driver_data = (kernel_ulong_t)&gpio_penwell_core,
270 },
271 {
272 /* Cloverview Aon */
273 PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x08eb),
274 .driver_data = (kernel_ulong_t)&gpio_cloverview_aon,
275 },
276 {
277 /* Cloverview Core */
278 PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x08f7),
279 .driver_data = (kernel_ulong_t)&gpio_cloverview_core,
280 },
David Cohend56d6b32013-10-04 13:01:40 -0700281 { 0 }
Alek Du8bf02612009-09-22 16:46:36 -0700282};
David Cohenf89a7682013-10-04 13:01:42 -0700283MODULE_DEVICE_TABLE(pci, intel_gpio_ids);
Alek Du8bf02612009-09-22 16:46:36 -0700284
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200285static void intel_mid_irq_handler(struct irq_desc *desc)
Alek Du8bf02612009-09-22 16:46:36 -0700286{
Linus Walleij3f7dbfd2014-05-29 16:55:55 +0200287 struct gpio_chip *gc = irq_desc_get_handler_data(desc);
288 struct intel_mid_gpio *priv = to_intel_gpio_priv(gc);
Thomas Gleixner20e2aa92011-03-17 19:32:49 +0000289 struct irq_data *data = irq_desc_get_irq_data(desc);
Thomas Gleixner20e2aa92011-03-17 19:32:49 +0000290 struct irq_chip *chip = irq_data_get_irq_chip(data);
Thomas Gleixner84bead62011-03-17 19:32:58 +0000291 u32 base, gpio, mask;
Thomas Gleixner732063b2011-03-17 19:32:55 +0000292 unsigned long pending;
Alek Du8bf02612009-09-22 16:46:36 -0700293 void __iomem *gedr;
Alek Du8bf02612009-09-22 16:46:36 -0700294
295 /* check GPIO controller to check which pin triggered the interrupt */
David Cohenf89a7682013-10-04 13:01:42 -0700296 for (base = 0; base < priv->chip.ngpio; base += 32) {
297 gedr = gpio_reg(&priv->chip, base, GEDR);
Mika Westerbergc8f925b2012-05-10 13:01:22 +0300298 while ((pending = readl(gedr))) {
Mathias Nyman2345b202011-07-08 10:02:18 +0100299 gpio = __ffs(pending);
Thomas Gleixner84bead62011-03-17 19:32:58 +0000300 mask = BIT(gpio);
Thomas Gleixner84bead62011-03-17 19:32:58 +0000301 /* Clear before handling so we can't lose an edge */
302 writel(mask, gedr);
Linus Walleij3f7dbfd2014-05-29 16:55:55 +0200303 generic_handle_irq(irq_find_mapping(gc->irqdomain,
Mika Westerberg465f2bd42012-05-02 11:15:50 +0300304 base + gpio));
Thomas Gleixner732063b2011-03-17 19:32:55 +0000305 }
Alek Du8bf02612009-09-22 16:46:36 -0700306 }
Feng Tang0766d202011-01-25 15:07:15 -0800307
Thomas Gleixner20e2aa92011-03-17 19:32:49 +0000308 chip->irq_eoi(data);
Alek Du8bf02612009-09-22 16:46:36 -0700309}
310
David Cohenf89a7682013-10-04 13:01:42 -0700311static void intel_mid_irq_init_hw(struct intel_mid_gpio *priv)
Mika Westerbergf5f93112012-04-05 12:15:17 +0300312{
313 void __iomem *reg;
314 unsigned base;
315
David Cohenf89a7682013-10-04 13:01:42 -0700316 for (base = 0; base < priv->chip.ngpio; base += 32) {
Mika Westerbergf5f93112012-04-05 12:15:17 +0300317 /* Clear the rising-edge detect register */
David Cohenf89a7682013-10-04 13:01:42 -0700318 reg = gpio_reg(&priv->chip, base, GRER);
Mika Westerbergf5f93112012-04-05 12:15:17 +0300319 writel(0, reg);
320 /* Clear the falling-edge detect register */
David Cohenf89a7682013-10-04 13:01:42 -0700321 reg = gpio_reg(&priv->chip, base, GFER);
Mika Westerbergf5f93112012-04-05 12:15:17 +0300322 writel(0, reg);
323 /* Clear the edge detect status register */
David Cohenf89a7682013-10-04 13:01:42 -0700324 reg = gpio_reg(&priv->chip, base, GEDR);
Mika Westerbergf5f93112012-04-05 12:15:17 +0300325 writel(~0, reg);
326 }
327}
328
David Cohenf89a7682013-10-04 13:01:42 -0700329static int intel_gpio_runtime_idle(struct device *dev)
Kristen Carlson Accardi78128032011-05-10 14:23:45 +0100330{
xinhui.pan84a34572014-01-31 13:08:01 -0800331 int err = pm_schedule_suspend(dev, 500);
332 return err ?: -EBUSY;
Kristen Carlson Accardi78128032011-05-10 14:23:45 +0100333}
334
David Cohenf89a7682013-10-04 13:01:42 -0700335static const struct dev_pm_ops intel_gpio_pm_ops = {
336 SET_RUNTIME_PM_OPS(NULL, NULL, intel_gpio_runtime_idle)
Kristen Carlson Accardi78128032011-05-10 14:23:45 +0100337};
338
David Cohenf89a7682013-10-04 13:01:42 -0700339static int intel_gpio_probe(struct pci_dev *pdev,
Andy Shevchenko64c8cbc2013-05-22 13:20:11 +0300340 const struct pci_device_id *id)
Alek Du8bf02612009-09-22 16:46:36 -0700341{
Andy Shevchenko64c8cbc2013-05-22 13:20:11 +0300342 void __iomem *base;
David Cohenf89a7682013-10-04 13:01:42 -0700343 struct intel_mid_gpio *priv;
Alek Du8bf02612009-09-22 16:46:36 -0700344 u32 gpio_base;
David Cohen2519f9a2013-05-06 16:11:03 -0700345 u32 irq_base;
Julia Lawalld6a2b7b2012-08-05 11:52:34 +0200346 int retval;
David Cohenf89a7682013-10-04 13:01:42 -0700347 struct intel_mid_gpio_ddata *ddata =
348 (struct intel_mid_gpio_ddata *)id->driver_data;
Alek Du8bf02612009-09-22 16:46:36 -0700349
Andy Shevchenko786e07e2013-05-22 13:20:12 +0300350 retval = pcim_enable_device(pdev);
Alek Du8bf02612009-09-22 16:46:36 -0700351 if (retval)
Mika Westerberg8302c742012-04-05 12:15:15 +0300352 return retval;
Alek Du8bf02612009-09-22 16:46:36 -0700353
Andy Shevchenko786e07e2013-05-22 13:20:12 +0300354 retval = pcim_iomap_regions(pdev, 1 << 0 | 1 << 1, pci_name(pdev));
Alek Du8bf02612009-09-22 16:46:36 -0700355 if (retval) {
Andy Shevchenko786e07e2013-05-22 13:20:12 +0300356 dev_err(&pdev->dev, "I/O memory mapping error\n");
357 return retval;
Alek Du8bf02612009-09-22 16:46:36 -0700358 }
Andy Shevchenko786e07e2013-05-22 13:20:12 +0300359
360 base = pcim_iomap_table(pdev)[1];
Andy Shevchenko64c8cbc2013-05-22 13:20:11 +0300361
362 irq_base = readl(base);
363 gpio_base = readl(sizeof(u32) + base);
364
Alek Du8bf02612009-09-22 16:46:36 -0700365 /* release the IO mapping, since we already get the info from bar1 */
Andy Shevchenko786e07e2013-05-22 13:20:12 +0300366 pcim_iounmap_regions(pdev, 1 << 1);
Alek Du8bf02612009-09-22 16:46:36 -0700367
David Cohenf89a7682013-10-04 13:01:42 -0700368 priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
369 if (!priv) {
Andy Shevchenko8aca1192013-05-22 13:20:13 +0300370 dev_err(&pdev->dev, "can't allocate chip data\n");
Andy Shevchenko786e07e2013-05-22 13:20:12 +0300371 return -ENOMEM;
Alek Du8bf02612009-09-22 16:46:36 -0700372 }
Mika Westerbergb3e35af2012-04-05 12:15:16 +0300373
David Cohenf89a7682013-10-04 13:01:42 -0700374 priv->reg_base = pcim_iomap_table(pdev)[0];
375 priv->chip.label = dev_name(&pdev->dev);
Linus Walleijaa6baa72013-11-20 15:24:32 +0100376 priv->chip.dev = &pdev->dev;
David Cohenf89a7682013-10-04 13:01:42 -0700377 priv->chip.request = intel_gpio_request;
378 priv->chip.direction_input = intel_gpio_direction_input;
379 priv->chip.direction_output = intel_gpio_direction_output;
380 priv->chip.get = intel_gpio_get;
381 priv->chip.set = intel_gpio_set;
David Cohenf89a7682013-10-04 13:01:42 -0700382 priv->chip.base = gpio_base;
383 priv->chip.ngpio = ddata->ngpio;
Linus Walleij9fb1f392013-12-04 14:42:46 +0100384 priv->chip.can_sleep = false;
David Cohenf89a7682013-10-04 13:01:42 -0700385 priv->pdev = pdev;
David Cohen2519f9a2013-05-06 16:11:03 -0700386
David Cohenf89a7682013-10-04 13:01:42 -0700387 spin_lock_init(&priv->lock);
Andy Shevchenkoaeb168f2013-05-22 13:20:10 +0300388
David Cohenf89a7682013-10-04 13:01:42 -0700389 pci_set_drvdata(pdev, priv);
390 retval = gpiochip_add(&priv->chip);
Alek Du8bf02612009-09-22 16:46:36 -0700391 if (retval) {
Andy Shevchenko8aca1192013-05-22 13:20:13 +0300392 dev_err(&pdev->dev, "gpiochip_add error %d\n", retval);
Andy Shevchenko786e07e2013-05-22 13:20:12 +0300393 return retval;
Alek Du8bf02612009-09-22 16:46:36 -0700394 }
Mika Westerbergf5f93112012-04-05 12:15:17 +0300395
Linus Walleij3f7dbfd2014-05-29 16:55:55 +0200396 retval = gpiochip_irqchip_add(&priv->chip,
397 &intel_mid_irqchip,
398 irq_base,
399 handle_simple_irq,
400 IRQ_TYPE_NONE);
401 if (retval) {
402 dev_err(&pdev->dev,
403 "could not connect irqchip to gpiochip\n");
404 return retval;
405 }
406
David Cohenf89a7682013-10-04 13:01:42 -0700407 intel_mid_irq_init_hw(priv);
Mika Westerbergf5f93112012-04-05 12:15:17 +0300408
Linus Walleij3f7dbfd2014-05-29 16:55:55 +0200409 gpiochip_set_chained_irqchip(&priv->chip,
410 &intel_mid_irqchip,
411 pdev->irq,
412 intel_mid_irq_handler);
Alek Du8bf02612009-09-22 16:46:36 -0700413
Kristen Carlson Accardi78128032011-05-10 14:23:45 +0100414 pm_runtime_put_noidle(&pdev->dev);
415 pm_runtime_allow(&pdev->dev);
416
Mika Westerberg8302c742012-04-05 12:15:15 +0300417 return 0;
Alek Du8bf02612009-09-22 16:46:36 -0700418}
419
David Cohenf89a7682013-10-04 13:01:42 -0700420static struct pci_driver intel_gpio_driver = {
421 .name = "intel_mid_gpio",
422 .id_table = intel_gpio_ids,
423 .probe = intel_gpio_probe,
Kristen Carlson Accardi78128032011-05-10 14:23:45 +0100424 .driver = {
David Cohenf89a7682013-10-04 13:01:42 -0700425 .pm = &intel_gpio_pm_ops,
Kristen Carlson Accardi78128032011-05-10 14:23:45 +0100426 },
Alek Du8bf02612009-09-22 16:46:36 -0700427};
428
David Cohenf89a7682013-10-04 13:01:42 -0700429static int __init intel_gpio_init(void)
Alek Du8bf02612009-09-22 16:46:36 -0700430{
David Cohenf89a7682013-10-04 13:01:42 -0700431 return pci_register_driver(&intel_gpio_driver);
Alek Du8bf02612009-09-22 16:46:36 -0700432}
433
David Cohenf89a7682013-10-04 13:01:42 -0700434device_initcall(intel_gpio_init);