blob: 78c65d327e33e89fa18a3d5fc22c246c271e6b27 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
10#include <linux/kernel.h>
11#include <linux/delay.h>
12#include <linux/init.h>
13#include <linux/pci.h>
David Brownell075c1772007-04-26 00:12:06 -070014#include <linux/pm.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090015#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/module.h>
17#include <linux/spinlock.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080018#include <linux/string.h>
vignesh babu229f5af2007-08-13 18:23:14 +053019#include <linux/log2.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080020#include <linux/pci-aspm.h>
Stephen Rothwellc300bd2fb2008-07-10 02:16:44 +020021#include <linux/pm_wakeup.h>
Sheng Yang8dd7f802008-10-21 17:38:25 +080022#include <linux/interrupt.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090023#include <linux/device.h>
Rafael J. Wysockib67ea762010-02-17 23:44:09 +010024#include <linux/pm_runtime.h>
Alex Williamson608c3882013-08-08 14:09:43 -060025#include <linux/pci_hotplug.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060026#include <asm-generic/pci-bridge.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090027#include <asm/setup.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090028#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Alan Stern00240c32009-04-27 13:33:16 -040030const char *pci_power_names[] = {
31 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
32};
33EXPORT_SYMBOL_GPL(pci_power_names);
34
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010035int isa_dma_bridge_buggy;
36EXPORT_SYMBOL(isa_dma_bridge_buggy);
37
38int pci_pci_problems;
39EXPORT_SYMBOL(pci_pci_problems);
40
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010041unsigned int pci_pm_d3_delay;
42
Matthew Garrettdf17e622010-10-04 14:22:29 -040043static void pci_pme_list_scan(struct work_struct *work);
44
45static LIST_HEAD(pci_pme_list);
46static DEFINE_MUTEX(pci_pme_list_mutex);
47static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
48
49struct pci_pme_device {
50 struct list_head list;
51 struct pci_dev *dev;
52};
53
54#define PME_TIMEOUT 1000 /* How long between PME checks */
55
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010056static void pci_dev_d3_sleep(struct pci_dev *dev)
57{
58 unsigned int delay = dev->d3_delay;
59
60 if (delay < pci_pm_d3_delay)
61 delay = pci_pm_d3_delay;
62
63 msleep(delay);
64}
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
Jeff Garzik32a2eea72007-10-11 16:57:27 -040066#ifdef CONFIG_PCI_DOMAINS
67int pci_domains_supported = 1;
68#endif
69
Atsushi Nemoto4516a612007-02-05 16:36:06 -080070#define DEFAULT_CARDBUS_IO_SIZE (256)
71#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
72/* pci=cbmemsize=nnM,cbiosize=nn can override this */
73unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
74unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
75
Eric W. Biederman28760482009-09-09 14:09:24 -070076#define DEFAULT_HOTPLUG_IO_SIZE (256)
77#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
78/* pci=hpmemsize=nnM,hpiosize=nn can override this */
79unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
80unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
81
Jon Mason5f39e672011-10-03 09:50:20 -050082enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -050083
Jesse Barnesac1aa472009-10-26 13:20:44 -070084/*
85 * The default CLS is used if arch didn't set CLS explicitly and not
86 * all pci devices agree on the same value. Arch can override either
87 * the dfl or actual value as it sees fit. Don't forget this is
88 * measured in 32-bit words, not bytes.
89 */
Bill Pemberton15856ad2012-11-21 15:35:00 -050090u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
Jesse Barnesac1aa472009-10-26 13:20:44 -070091u8 pci_cache_line_size;
92
Myron Stowe96c55902011-10-28 15:48:38 -060093/*
94 * If we set up a device for bus mastering, we need to check the latency
95 * timer as certain BIOSes forget to set it properly.
96 */
97unsigned int pcibios_max_latency = 255;
98
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +010099/* If set, the PCIe ARI capability will not be used. */
100static bool pcie_ari_disabled;
101
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102/**
103 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
104 * @bus: pointer to PCI bus structure to search
105 *
106 * Given a PCI bus, returns the highest PCI bus number present in the set
107 * including the given PCI bus and its list of child PCI buses.
108 */
Sam Ravnborg96bde062007-03-26 21:53:30 -0800109unsigned char pci_bus_max_busnr(struct pci_bus* bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110{
111 struct list_head *tmp;
112 unsigned char max, n;
113
Yinghai Lub918c622012-05-17 18:51:11 -0700114 max = bus->busn_res.end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115 list_for_each(tmp, &bus->children) {
116 n = pci_bus_max_busnr(pci_bus_b(tmp));
117 if(n > max)
118 max = n;
119 }
120 return max;
121}
Kristen Accardib82db5c2006-01-17 16:56:56 -0800122EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123
Andrew Morton1684f5d2008-12-01 14:30:30 -0800124#ifdef CONFIG_HAS_IOMEM
125void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
126{
127 /*
128 * Make sure the BAR is actually a memory resource, not an IO resource
129 */
130 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
131 WARN_ON(1);
132 return NULL;
133 }
134 return ioremap_nocache(pci_resource_start(pdev, bar),
135 pci_resource_len(pdev, bar));
136}
137EXPORT_SYMBOL_GPL(pci_ioremap_bar);
138#endif
139
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100140#define PCI_FIND_CAP_TTL 48
141
142static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
143 u8 pos, int cap, int *ttl)
Roland Dreier24a4e372005-10-28 17:35:34 -0700144{
145 u8 id;
Roland Dreier24a4e372005-10-28 17:35:34 -0700146
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100147 while ((*ttl)--) {
Roland Dreier24a4e372005-10-28 17:35:34 -0700148 pci_bus_read_config_byte(bus, devfn, pos, &pos);
149 if (pos < 0x40)
150 break;
151 pos &= ~3;
152 pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID,
153 &id);
154 if (id == 0xff)
155 break;
156 if (id == cap)
157 return pos;
158 pos += PCI_CAP_LIST_NEXT;
159 }
160 return 0;
161}
162
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100163static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
164 u8 pos, int cap)
165{
166 int ttl = PCI_FIND_CAP_TTL;
167
168 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
169}
170
Roland Dreier24a4e372005-10-28 17:35:34 -0700171int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
172{
173 return __pci_find_next_cap(dev->bus, dev->devfn,
174 pos + PCI_CAP_LIST_NEXT, cap);
175}
176EXPORT_SYMBOL_GPL(pci_find_next_capability);
177
Michael Ellermand3bac112006-11-22 18:26:16 +1100178static int __pci_bus_find_cap_start(struct pci_bus *bus,
179 unsigned int devfn, u8 hdr_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180{
181 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182
183 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
184 if (!(status & PCI_STATUS_CAP_LIST))
185 return 0;
186
187 switch (hdr_type) {
188 case PCI_HEADER_TYPE_NORMAL:
189 case PCI_HEADER_TYPE_BRIDGE:
Michael Ellermand3bac112006-11-22 18:26:16 +1100190 return PCI_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191 case PCI_HEADER_TYPE_CARDBUS:
Michael Ellermand3bac112006-11-22 18:26:16 +1100192 return PCI_CB_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193 default:
194 return 0;
195 }
Michael Ellermand3bac112006-11-22 18:26:16 +1100196
197 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198}
199
200/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700201 * pci_find_capability - query for devices' capabilities
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202 * @dev: PCI device to query
203 * @cap: capability code
204 *
205 * Tell if a device supports a given PCI capability.
206 * Returns the address of the requested capability structure within the
207 * device's PCI configuration space or 0 in case the device does not
208 * support it. Possible values for @cap:
209 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700210 * %PCI_CAP_ID_PM Power Management
211 * %PCI_CAP_ID_AGP Accelerated Graphics Port
212 * %PCI_CAP_ID_VPD Vital Product Data
213 * %PCI_CAP_ID_SLOTID Slot Identification
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 * %PCI_CAP_ID_MSI Message Signalled Interrupts
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700215 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216 * %PCI_CAP_ID_PCIX PCI-X
217 * %PCI_CAP_ID_EXP PCI Express
218 */
219int pci_find_capability(struct pci_dev *dev, int cap)
220{
Michael Ellermand3bac112006-11-22 18:26:16 +1100221 int pos;
222
223 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
224 if (pos)
225 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
226
227 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228}
229
230/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700231 * pci_bus_find_capability - query for devices' capabilities
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232 * @bus: the PCI bus to query
233 * @devfn: PCI device to query
234 * @cap: capability code
235 *
236 * Like pci_find_capability() but works for pci devices that do not have a
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700237 * pci_dev structure set up yet.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238 *
239 * Returns the address of the requested capability structure within the
240 * device's PCI configuration space or 0 in case the device does not
241 * support it.
242 */
243int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
244{
Michael Ellermand3bac112006-11-22 18:26:16 +1100245 int pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 u8 hdr_type;
247
248 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
249
Michael Ellermand3bac112006-11-22 18:26:16 +1100250 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
251 if (pos)
252 pos = __pci_find_next_cap(bus, devfn, pos, cap);
253
254 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255}
256
257/**
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600258 * pci_find_next_ext_capability - Find an extended capability
259 * @dev: PCI device to query
260 * @start: address at which to start looking (0 to start at beginning of list)
261 * @cap: capability code
262 *
263 * Returns the address of the next matching extended capability structure
264 * within the device's PCI configuration space or 0 if the device does
265 * not support it. Some capabilities can occur several times, e.g., the
266 * vendor-specific capability, and this provides a way to find them all.
267 */
268int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
269{
270 u32 header;
271 int ttl;
272 int pos = PCI_CFG_SPACE_SIZE;
273
274 /* minimum 8 bytes per capability */
275 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
276
277 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
278 return 0;
279
280 if (start)
281 pos = start;
282
283 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
284 return 0;
285
286 /*
287 * If we have no capabilities, this is indicated by cap ID,
288 * cap version and next pointer all being 0.
289 */
290 if (header == 0)
291 return 0;
292
293 while (ttl-- > 0) {
294 if (PCI_EXT_CAP_ID(header) == cap && pos != start)
295 return pos;
296
297 pos = PCI_EXT_CAP_NEXT(header);
298 if (pos < PCI_CFG_SPACE_SIZE)
299 break;
300
301 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
302 break;
303 }
304
305 return 0;
306}
307EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
308
309/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310 * pci_find_ext_capability - Find an extended capability
311 * @dev: PCI device to query
312 * @cap: capability code
313 *
314 * Returns the address of the requested extended capability structure
315 * within the device's PCI configuration space or 0 if the device does
316 * not support it. Possible values for @cap:
317 *
318 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
319 * %PCI_EXT_CAP_ID_VC Virtual Channel
320 * %PCI_EXT_CAP_ID_DSN Device Serial Number
321 * %PCI_EXT_CAP_ID_PWR Power Budgeting
322 */
323int pci_find_ext_capability(struct pci_dev *dev, int cap)
324{
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600325 return pci_find_next_ext_capability(dev, 0, cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326}
Brice Goglin3a720d72006-05-23 06:10:01 -0400327EXPORT_SYMBOL_GPL(pci_find_ext_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100329static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
330{
331 int rc, ttl = PCI_FIND_CAP_TTL;
332 u8 cap, mask;
333
334 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
335 mask = HT_3BIT_CAP_MASK;
336 else
337 mask = HT_5BIT_CAP_MASK;
338
339 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
340 PCI_CAP_ID_HT, &ttl);
341 while (pos) {
342 rc = pci_read_config_byte(dev, pos + 3, &cap);
343 if (rc != PCIBIOS_SUCCESSFUL)
344 return 0;
345
346 if ((cap & mask) == ht_cap)
347 return pos;
348
Brice Goglin47a4d5b2007-01-10 23:15:29 -0800349 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
350 pos + PCI_CAP_LIST_NEXT,
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100351 PCI_CAP_ID_HT, &ttl);
352 }
353
354 return 0;
355}
356/**
357 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
358 * @dev: PCI device to query
359 * @pos: Position from which to continue searching
360 * @ht_cap: Hypertransport capability code
361 *
362 * To be used in conjunction with pci_find_ht_capability() to search for
363 * all capabilities matching @ht_cap. @pos should always be a value returned
364 * from pci_find_ht_capability().
365 *
366 * NB. To be 100% safe against broken PCI devices, the caller should take
367 * steps to avoid an infinite loop.
368 */
369int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
370{
371 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
372}
373EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
374
375/**
376 * pci_find_ht_capability - query a device's Hypertransport capabilities
377 * @dev: PCI device to query
378 * @ht_cap: Hypertransport capability code
379 *
380 * Tell if a device supports a given Hypertransport capability.
381 * Returns an address within the device's PCI configuration space
382 * or 0 in case the device does not support the request capability.
383 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
384 * which has a Hypertransport capability matching @ht_cap.
385 */
386int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
387{
388 int pos;
389
390 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
391 if (pos)
392 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
393
394 return pos;
395}
396EXPORT_SYMBOL_GPL(pci_find_ht_capability);
397
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398/**
399 * pci_find_parent_resource - return resource region of parent bus of given region
400 * @dev: PCI device structure contains resources to be searched
401 * @res: child resource record for which parent is sought
402 *
403 * For given resource region of given device, return the resource
404 * region of parent bus the given region is contained in or where
405 * it should be allocated from.
406 */
407struct resource *
408pci_find_parent_resource(const struct pci_dev *dev, struct resource *res)
409{
410 const struct pci_bus *bus = dev->bus;
411 int i;
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700412 struct resource *best = NULL, *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700414 pci_bus_for_each_resource(bus, r, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415 if (!r)
416 continue;
417 if (res->start && !(res->start >= r->start && res->end <= r->end))
418 continue; /* Not contained */
419 if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
420 continue; /* Wrong type */
421 if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH))
422 return r; /* Exact match */
Linus Torvalds8c8def22009-11-09 12:04:32 -0800423 /* We can't insert a non-prefetch resource inside a prefetchable parent .. */
424 if (r->flags & IORESOURCE_PREFETCH)
425 continue;
426 /* .. but we can put a prefetchable resource inside a non-prefetchable one */
427 if (!best)
428 best = r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429 }
430 return best;
431}
432
433/**
Alex Williamson157e8762013-12-17 16:43:39 -0700434 * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
435 * @dev: the PCI device to operate on
436 * @pos: config space offset of status word
437 * @mask: mask of bit(s) to care about in status word
438 *
439 * Return 1 when mask bit(s) in status word clear, 0 otherwise.
440 */
441int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask)
442{
443 int i;
444
445 /* Wait for Transaction Pending bit clean */
446 for (i = 0; i < 4; i++) {
447 u16 status;
448 if (i)
449 msleep((1 << (i - 1)) * 100);
450
451 pci_read_config_word(dev, pos, &status);
452 if (!(status & mask))
453 return 1;
454 }
455
456 return 0;
457}
458
459/**
John W. Linville064b53db2005-07-27 10:19:44 -0400460 * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
461 * @dev: PCI device to have its BARs restored
462 *
463 * Restore the BAR values for a given device, so as to make it
464 * accessible by its driver.
465 */
Adrian Bunkad6685992007-10-27 03:06:22 +0200466static void
John W. Linville064b53db2005-07-27 10:19:44 -0400467pci_restore_bars(struct pci_dev *dev)
468{
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800469 int i;
John W. Linville064b53db2005-07-27 10:19:44 -0400470
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800471 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
Yu Zhao14add802008-11-22 02:38:52 +0800472 pci_update_resource(dev, i);
John W. Linville064b53db2005-07-27 10:19:44 -0400473}
474
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200475static struct pci_platform_pm_ops *pci_platform_pm;
476
477int pci_set_platform_pm(struct pci_platform_pm_ops *ops)
478{
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200479 if (!ops->is_manageable || !ops->set_state || !ops->choose_state
Rafael J. Wysockid2e5f0c2012-12-23 00:02:44 +0100480 || !ops->sleep_wake)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200481 return -EINVAL;
482 pci_platform_pm = ops;
483 return 0;
484}
485
486static inline bool platform_pci_power_manageable(struct pci_dev *dev)
487{
488 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
489}
490
491static inline int platform_pci_set_power_state(struct pci_dev *dev,
492 pci_power_t t)
493{
494 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
495}
496
497static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
498{
499 return pci_platform_pm ?
500 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
501}
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700502
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200503static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
504{
505 return pci_platform_pm ?
506 pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
507}
508
Rafael J. Wysockib67ea762010-02-17 23:44:09 +0100509static inline int platform_pci_run_wake(struct pci_dev *dev, bool enable)
510{
511 return pci_platform_pm ?
512 pci_platform_pm->run_wake(dev, enable) : -ENODEV;
513}
514
John W. Linville064b53db2005-07-27 10:19:44 -0400515/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200516 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
517 * given PCI device
518 * @dev: PCI device to handle.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200519 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520 *
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200521 * RETURN VALUE:
522 * -EINVAL if the requested state is invalid.
523 * -EIO if device does not support PCI PM or its PM capabilities register has a
524 * wrong version, or device doesn't support the requested state.
525 * 0 if device already is in the requested state.
526 * 0 if device's power state has been successfully changed.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527 */
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100528static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200530 u16 pmcsr;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200531 bool need_restore = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100533 /* Check if we're already there */
534 if (dev->current_state == state)
535 return 0;
536
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200537 if (!dev->pm_cap)
Andrew Lunncca03de2007-07-09 11:55:58 -0700538 return -EIO;
539
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200540 if (state < PCI_D0 || state > PCI_D3hot)
541 return -EINVAL;
542
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543 /* Validate current state:
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700544 * Can enter D0 from any state, but if we can only go deeper
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 * to sleep if we're already in a low power state
546 */
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100547 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200548 && dev->current_state > state) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600549 dev_err(&dev->dev, "invalid power transition "
550 "(from state %d to %d)\n", dev->current_state, state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551 return -EINVAL;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200552 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554 /* check if this device supports the desired state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200555 if ((state == PCI_D1 && !dev->d1_support)
556 || (state == PCI_D2 && !dev->d2_support))
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700557 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200559 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
John W. Linville064b53db2005-07-27 10:19:44 -0400560
John W. Linville32a36582005-09-14 09:52:42 -0400561 /* If we're (effectively) in D3, force entire word to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562 * This doesn't affect PME_Status, disables PME_En, and
563 * sets PowerState to 0.
564 */
John W. Linville32a36582005-09-14 09:52:42 -0400565 switch (dev->current_state) {
John W. Linvilled3535fb2005-09-28 17:50:51 -0400566 case PCI_D0:
567 case PCI_D1:
568 case PCI_D2:
569 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
570 pmcsr |= state;
571 break;
Rafael J. Wysockif62795f2009-05-18 22:51:12 +0200572 case PCI_D3hot:
573 case PCI_D3cold:
John W. Linville32a36582005-09-14 09:52:42 -0400574 case PCI_UNKNOWN: /* Boot-up */
575 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100576 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200577 need_restore = true;
John W. Linville32a36582005-09-14 09:52:42 -0400578 /* Fall-through: force to D0 */
John W. Linville32a36582005-09-14 09:52:42 -0400579 default:
John W. Linvilled3535fb2005-09-28 17:50:51 -0400580 pmcsr = 0;
John W. Linville32a36582005-09-14 09:52:42 -0400581 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582 }
583
584 /* enter specified state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200585 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586
587 /* Mandatory power management transition delays */
588 /* see PCI PM 1.1 5.6.1 table 18 */
589 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +0100590 pci_dev_d3_sleep(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591 else if (state == PCI_D2 || dev->current_state == PCI_D2)
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100592 udelay(PCI_PM_D2_DELAY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593
Rafael J. Wysockie13cdbd2009-10-05 00:48:40 +0200594 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
595 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
596 if (dev->current_state != state && printk_ratelimit())
597 dev_info(&dev->dev, "Refused to change power state, "
598 "currently in D%d\n", dev->current_state);
John W. Linville064b53db2005-07-27 10:19:44 -0400599
Huang Ying448bd852012-06-23 10:23:51 +0800600 /*
601 * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
John W. Linville064b53db2005-07-27 10:19:44 -0400602 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
603 * from D3hot to D0 _may_ perform an internal reset, thereby
604 * going to "D0 Uninitialized" rather than "D0 Initialized".
605 * For example, at least some versions of the 3c905B and the
606 * 3c556B exhibit this behaviour.
607 *
608 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
609 * devices in a D3hot state at boot. Consequently, we need to
610 * restore at least the BARs so that the device will be
611 * accessible to its driver.
612 */
613 if (need_restore)
614 pci_restore_bars(dev);
615
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100616 if (dev->bus->self)
Shaohua Li7d715a62008-02-25 09:46:41 +0800617 pcie_aspm_pm_state_change(dev->bus->self);
618
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619 return 0;
620}
621
622/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200623 * pci_update_current_state - Read PCI power state of given device from its
624 * PCI PM registers and cache it
625 * @dev: PCI device to handle.
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100626 * @state: State to cache in case the device doesn't have the PM capability
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200627 */
Rafael J. Wysocki734104292009-01-07 13:07:15 +0100628void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200629{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200630 if (dev->pm_cap) {
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200631 u16 pmcsr;
632
Huang Ying448bd852012-06-23 10:23:51 +0800633 /*
634 * Configuration space is not accessible for device in
635 * D3cold, so just keep or set D3cold for safety
636 */
637 if (dev->current_state == PCI_D3cold)
638 return;
639 if (state == PCI_D3cold) {
640 dev->current_state = PCI_D3cold;
641 return;
642 }
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200643 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200644 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100645 } else {
646 dev->current_state = state;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200647 }
648}
649
650/**
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600651 * pci_power_up - Put the given device into D0 forcibly
652 * @dev: PCI device to power up
653 */
654void pci_power_up(struct pci_dev *dev)
655{
656 if (platform_pci_power_manageable(dev))
657 platform_pci_set_power_state(dev, PCI_D0);
658
659 pci_raw_set_power_state(dev, PCI_D0);
660 pci_update_current_state(dev, PCI_D0);
661}
662
663/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100664 * pci_platform_power_transition - Use platform to change device power state
665 * @dev: PCI device to handle.
666 * @state: State to put the device into.
667 */
668static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
669{
670 int error;
671
672 if (platform_pci_power_manageable(dev)) {
673 error = platform_pci_set_power_state(dev, state);
674 if (!error)
675 pci_update_current_state(dev, state);
Rafael J. Wysocki769ba722013-04-12 13:58:17 +0000676 } else
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100677 error = -ENODEV;
Rafael J. Wysocki769ba722013-04-12 13:58:17 +0000678
679 if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
680 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100681
682 return error;
683}
684
685/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700686 * pci_wakeup - Wake up a PCI device
687 * @pci_dev: Device to handle.
688 * @ign: ignored parameter
689 */
690static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
691{
692 pci_wakeup_event(pci_dev);
693 pm_request_resume(&pci_dev->dev);
694 return 0;
695}
696
697/**
698 * pci_wakeup_bus - Walk given bus and wake up devices on it
699 * @bus: Top bus of the subtree to walk.
700 */
701static void pci_wakeup_bus(struct pci_bus *bus)
702{
703 if (bus)
704 pci_walk_bus(bus, pci_wakeup, NULL);
705}
706
707/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100708 * __pci_start_power_transition - Start power transition of a PCI device
709 * @dev: PCI device to handle.
710 * @state: State to put the device into.
711 */
712static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
713{
Huang Ying448bd852012-06-23 10:23:51 +0800714 if (state == PCI_D0) {
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100715 pci_platform_power_transition(dev, PCI_D0);
Huang Ying448bd852012-06-23 10:23:51 +0800716 /*
717 * Mandatory power management transition delays, see
718 * PCI Express Base Specification Revision 2.0 Section
719 * 6.6.1: Conventional Reset. Do not delay for
720 * devices powered on/off by corresponding bridge,
721 * because have already delayed for the bridge.
722 */
723 if (dev->runtime_d3cold) {
724 msleep(dev->d3cold_delay);
725 /*
726 * When powering on a bridge from D3cold, the
727 * whole hierarchy may be powered on into
728 * D0uninitialized state, resume them to give
729 * them a chance to suspend again
730 */
731 pci_wakeup_bus(dev->subordinate);
732 }
733 }
734}
735
736/**
737 * __pci_dev_set_current_state - Set current state of a PCI device
738 * @dev: Device to handle
739 * @data: pointer to state to be set
740 */
741static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
742{
743 pci_power_t state = *(pci_power_t *)data;
744
745 dev->current_state = state;
746 return 0;
747}
748
749/**
750 * __pci_bus_set_current_state - Walk given bus and set current state of devices
751 * @bus: Top bus of the subtree to walk.
752 * @state: state to be set
753 */
754static void __pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
755{
756 if (bus)
757 pci_walk_bus(bus, __pci_dev_set_current_state, &state);
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100758}
759
760/**
761 * __pci_complete_power_transition - Complete power transition of a PCI device
762 * @dev: PCI device to handle.
763 * @state: State to put the device into.
764 *
765 * This function should not be called directly by device drivers.
766 */
767int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
768{
Huang Ying448bd852012-06-23 10:23:51 +0800769 int ret;
770
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600771 if (state <= PCI_D0)
Huang Ying448bd852012-06-23 10:23:51 +0800772 return -EINVAL;
773 ret = pci_platform_power_transition(dev, state);
774 /* Power off the bridge may power off the whole hierarchy */
775 if (!ret && state == PCI_D3cold)
776 __pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
777 return ret;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100778}
779EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
780
781/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200782 * pci_set_power_state - Set the power state of a PCI device
783 * @dev: PCI device to handle.
784 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
785 *
Nick Andrew877d0312009-01-26 11:06:57 +0100786 * Transition a device to a new power state, using the platform firmware and/or
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200787 * the device's PCI PM registers.
788 *
789 * RETURN VALUE:
790 * -EINVAL if the requested state is invalid.
791 * -EIO if device does not support PCI PM or its PM capabilities register has a
792 * wrong version, or device doesn't support the requested state.
793 * 0 if device already is in the requested state.
794 * 0 if device's power state has been successfully changed.
795 */
796int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
797{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200798 int error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200799
800 /* bound the state we're entering */
Huang Ying448bd852012-06-23 10:23:51 +0800801 if (state > PCI_D3cold)
802 state = PCI_D3cold;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200803 else if (state < PCI_D0)
804 state = PCI_D0;
805 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
806 /*
807 * If the device or the parent bridge do not support PCI PM,
808 * ignore the request if we're doing anything other than putting
809 * it into D0 (which would only happen on boot).
810 */
811 return 0;
812
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600813 /* Check if we're already there */
814 if (dev->current_state == state)
815 return 0;
816
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100817 __pci_start_power_transition(dev, state);
818
Alan Cox979b1792008-07-24 17:18:38 +0100819 /* This device is quirked not to be put into D3, so
820 don't put it in D3 */
Huang Ying448bd852012-06-23 10:23:51 +0800821 if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
Alan Cox979b1792008-07-24 17:18:38 +0100822 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200823
Huang Ying448bd852012-06-23 10:23:51 +0800824 /*
825 * To put device in D3cold, we put device into D3hot in native
826 * way, then put device into D3cold with platform ops
827 */
828 error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
829 PCI_D3hot : state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200830
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100831 if (!__pci_complete_power_transition(dev, state))
832 error = 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200833
834 return error;
835}
836
837/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838 * pci_choose_state - Choose the power state of a PCI device
839 * @dev: PCI device to be suspended
840 * @state: target sleep state for the whole system. This is the value
841 * that is passed to suspend() function.
842 *
843 * Returns PCI power state suitable for given device and given system
844 * message.
845 */
846
847pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
848{
Shaohua Liab826ca2007-07-20 10:03:22 +0800849 pci_power_t ret;
David Shaohua Li0f644742005-03-19 00:15:48 -0500850
Yijing Wang728cdb72013-06-18 16:22:14 +0800851 if (!dev->pm_cap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 return PCI_D0;
853
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200854 ret = platform_pci_choose_state(dev);
855 if (ret != PCI_POWER_ERROR)
856 return ret;
Pavel Machekca078ba2005-09-03 15:56:57 -0700857
858 switch (state.event) {
859 case PM_EVENT_ON:
860 return PCI_D0;
861 case PM_EVENT_FREEZE:
David Brownellb887d2e2006-08-14 23:11:05 -0700862 case PM_EVENT_PRETHAW:
863 /* REVISIT both freeze and pre-thaw "should" use D0 */
Pavel Machekca078ba2005-09-03 15:56:57 -0700864 case PM_EVENT_SUSPEND:
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100865 case PM_EVENT_HIBERNATE:
Pavel Machekca078ba2005-09-03 15:56:57 -0700866 return PCI_D3hot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867 default:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600868 dev_info(&dev->dev, "unrecognized suspend event %d\n",
869 state.event);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870 BUG();
871 }
872 return PCI_D0;
873}
874
875EXPORT_SYMBOL(pci_choose_state);
876
Yu Zhao89858512009-02-16 02:55:47 +0800877#define PCI_EXP_SAVE_REGS 7
878
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800879
Alex Williamsonfd0f7f72013-12-17 16:43:45 -0700880static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev,
881 u16 cap, bool extended)
Yinghai Lu34a48762012-02-11 00:18:41 -0800882{
883 struct pci_cap_saved_state *tmp;
Yinghai Lu34a48762012-02-11 00:18:41 -0800884
Sasha Levinb67bfe02013-02-27 17:06:00 -0800885 hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
Alex Williamsonfd0f7f72013-12-17 16:43:45 -0700886 if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap)
Yinghai Lu34a48762012-02-11 00:18:41 -0800887 return tmp;
888 }
889 return NULL;
890}
891
Alex Williamsonfd0f7f72013-12-17 16:43:45 -0700892struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap)
893{
894 return _pci_find_saved_cap(dev, cap, false);
895}
896
897struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap)
898{
899 return _pci_find_saved_cap(dev, cap, true);
900}
901
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300902static int pci_save_pcie_state(struct pci_dev *dev)
903{
Jiang Liu59875ae2012-07-24 17:20:06 +0800904 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300905 struct pci_cap_saved_state *save_state;
906 u16 *cap;
907
Jiang Liu59875ae2012-07-24 17:20:06 +0800908 if (!pci_is_pcie(dev))
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300909 return 0;
910
Eric W. Biederman9f355752007-03-08 13:06:13 -0700911 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300912 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800913 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300914 return -ENOMEM;
915 }
Jiang Liu59875ae2012-07-24 17:20:06 +0800916
Alex Williamson24a4742f2011-05-10 10:02:11 -0600917 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +0800918 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
919 pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
920 pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
921 pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
922 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
923 pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
924 pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300925
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300926 return 0;
927}
928
929static void pci_restore_pcie_state(struct pci_dev *dev)
930{
Jiang Liu59875ae2012-07-24 17:20:06 +0800931 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300932 struct pci_cap_saved_state *save_state;
933 u16 *cap;
934
935 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Jiang Liu59875ae2012-07-24 17:20:06 +0800936 if (!save_state)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300937 return;
Jiang Liu59875ae2012-07-24 17:20:06 +0800938
Alex Williamson24a4742f2011-05-10 10:02:11 -0600939 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +0800940 pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
941 pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
942 pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
943 pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
944 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
945 pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
946 pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300947}
948
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800949
950static int pci_save_pcix_state(struct pci_dev *dev)
951{
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100952 int pos;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800953 struct pci_cap_saved_state *save_state;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800954
955 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
956 if (pos <= 0)
957 return 0;
958
Shaohua Lif34303d2007-12-18 09:56:47 +0800959 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800960 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800961 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800962 return -ENOMEM;
963 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800964
Alex Williamson24a4742f2011-05-10 10:02:11 -0600965 pci_read_config_word(dev, pos + PCI_X_CMD,
966 (u16 *)save_state->cap.data);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100967
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800968 return 0;
969}
970
971static void pci_restore_pcix_state(struct pci_dev *dev)
972{
973 int i = 0, pos;
974 struct pci_cap_saved_state *save_state;
975 u16 *cap;
976
977 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
978 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
979 if (!save_state || pos <= 0)
980 return;
Alex Williamson24a4742f2011-05-10 10:02:11 -0600981 cap = (u16 *)&save_state->cap.data[0];
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800982
983 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800984}
985
986
Linus Torvalds1da177e2005-04-16 15:20:36 -0700987/**
988 * pci_save_state - save the PCI configuration space of a device before suspending
989 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990 */
991int
992pci_save_state(struct pci_dev *dev)
993{
994 int i;
995 /* XXX: 100% dword access ok here? */
996 for (i = 0; i < 16; i++)
Kleber Sacilotto de Souza9e0b5b22009-11-25 00:55:51 -0200997 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100998 dev->state_saved = true;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300999 if ((i = pci_save_pcie_state(dev)) != 0)
1000 return i;
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001001 if ((i = pci_save_pcix_state(dev)) != 0)
1002 return i;
Alex Williamson425c1b22013-12-17 16:43:51 -07001003 if ((i = pci_save_vc_state(dev)) != 0)
1004 return i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 return 0;
1006}
1007
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001008static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
1009 u32 saved_val, int retry)
1010{
1011 u32 val;
1012
1013 pci_read_config_dword(pdev, offset, &val);
1014 if (val == saved_val)
1015 return;
1016
1017 for (;;) {
1018 dev_dbg(&pdev->dev, "restoring config space at offset "
1019 "%#x (was %#x, writing %#x)\n", offset, val, saved_val);
1020 pci_write_config_dword(pdev, offset, saved_val);
1021 if (retry-- <= 0)
1022 return;
1023
1024 pci_read_config_dword(pdev, offset, &val);
1025 if (val == saved_val)
1026 return;
1027
1028 mdelay(1);
1029 }
1030}
1031
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001032static void pci_restore_config_space_range(struct pci_dev *pdev,
1033 int start, int end, int retry)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001034{
1035 int index;
1036
1037 for (index = end; index >= start; index--)
1038 pci_restore_config_dword(pdev, 4 * index,
1039 pdev->saved_config_space[index],
1040 retry);
1041}
1042
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001043static void pci_restore_config_space(struct pci_dev *pdev)
1044{
1045 if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
1046 pci_restore_config_space_range(pdev, 10, 15, 0);
1047 /* Restore BARs before the command register. */
1048 pci_restore_config_space_range(pdev, 4, 9, 10);
1049 pci_restore_config_space_range(pdev, 0, 3, 0);
1050 } else {
1051 pci_restore_config_space_range(pdev, 0, 15, 0);
1052 }
1053}
1054
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001055/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056 * pci_restore_state - Restore the saved state of a PCI device
1057 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058 */
Jon Mason1d3c16a2010-11-30 17:43:26 -06001059void pci_restore_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060{
Alek Duc82f63e2009-08-08 08:46:19 +08001061 if (!dev->state_saved)
Jon Mason1d3c16a2010-11-30 17:43:26 -06001062 return;
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001063
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001064 /* PCI Express register must be restored first */
1065 pci_restore_pcie_state(dev);
Hao, Xudong1900ca12011-12-17 21:24:40 +08001066 pci_restore_ats_state(dev);
Alex Williamson425c1b22013-12-17 16:43:51 -07001067 pci_restore_vc_state(dev);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001068
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001069 pci_restore_config_space(dev);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001070
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001071 pci_restore_pcix_state(dev);
Shaohua Li41017f02006-02-08 17:11:38 +08001072 pci_restore_msi_state(dev);
Yu Zhao8c5cdb62009-03-20 11:25:12 +08001073 pci_restore_iov_state(dev);
Michael Ellerman8fed4b62007-01-25 19:34:08 +11001074
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001075 dev->state_saved = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076}
1077
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001078struct pci_saved_state {
1079 u32 config_space[16];
1080 struct pci_cap_saved_data cap[0];
1081};
1082
1083/**
1084 * pci_store_saved_state - Allocate and return an opaque struct containing
1085 * the device saved state.
1086 * @dev: PCI device that we're dealing with
1087 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001088 * Return NULL if no state or error.
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001089 */
1090struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1091{
1092 struct pci_saved_state *state;
1093 struct pci_cap_saved_state *tmp;
1094 struct pci_cap_saved_data *cap;
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001095 size_t size;
1096
1097 if (!dev->state_saved)
1098 return NULL;
1099
1100 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1101
Sasha Levinb67bfe02013-02-27 17:06:00 -08001102 hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001103 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1104
1105 state = kzalloc(size, GFP_KERNEL);
1106 if (!state)
1107 return NULL;
1108
1109 memcpy(state->config_space, dev->saved_config_space,
1110 sizeof(state->config_space));
1111
1112 cap = state->cap;
Sasha Levinb67bfe02013-02-27 17:06:00 -08001113 hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001114 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1115 memcpy(cap, &tmp->cap, len);
1116 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1117 }
1118 /* Empty cap_save terminates list */
1119
1120 return state;
1121}
1122EXPORT_SYMBOL_GPL(pci_store_saved_state);
1123
1124/**
1125 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1126 * @dev: PCI device that we're dealing with
1127 * @state: Saved state returned from pci_store_saved_state()
1128 */
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001129static int pci_load_saved_state(struct pci_dev *dev,
1130 struct pci_saved_state *state)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001131{
1132 struct pci_cap_saved_data *cap;
1133
1134 dev->state_saved = false;
1135
1136 if (!state)
1137 return 0;
1138
1139 memcpy(dev->saved_config_space, state->config_space,
1140 sizeof(state->config_space));
1141
1142 cap = state->cap;
1143 while (cap->size) {
1144 struct pci_cap_saved_state *tmp;
1145
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001146 tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001147 if (!tmp || tmp->cap.size != cap->size)
1148 return -EINVAL;
1149
1150 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1151 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1152 sizeof(struct pci_cap_saved_data) + cap->size);
1153 }
1154
1155 dev->state_saved = true;
1156 return 0;
1157}
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001158
1159/**
1160 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1161 * and free the memory allocated for it.
1162 * @dev: PCI device that we're dealing with
1163 * @state: Pointer to saved state returned from pci_store_saved_state()
1164 */
1165int pci_load_and_free_saved_state(struct pci_dev *dev,
1166 struct pci_saved_state **state)
1167{
1168 int ret = pci_load_saved_state(dev, *state);
1169 kfree(*state);
1170 *state = NULL;
1171 return ret;
1172}
1173EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1174
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001175static int do_pci_enable_device(struct pci_dev *dev, int bars)
1176{
1177 int err;
Vidya Sagare9746f92014-07-16 15:33:42 +05301178 struct pci_dev *bridge;
Bjorn Helgaas1f42db72014-02-14 13:48:16 -07001179 u16 cmd;
1180 u8 pin;
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001181
1182 err = pci_set_power_state(dev, PCI_D0);
1183 if (err < 0 && err != -EIO)
1184 return err;
Vidya Sagare9746f92014-07-16 15:33:42 +05301185
1186 bridge = pci_upstream_bridge(dev);
1187 if (bridge)
1188 pcie_aspm_powersave_config_link(bridge);
1189
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001190 err = pcibios_enable_device(dev, bars);
1191 if (err < 0)
1192 return err;
1193 pci_fixup_device(pci_fixup_enable, dev);
1194
Bjorn Helgaas3cdeb712014-03-11 14:22:19 -06001195 if (dev->msi_enabled || dev->msix_enabled)
1196 return 0;
1197
Bjorn Helgaas1f42db72014-02-14 13:48:16 -07001198 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
1199 if (pin) {
1200 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1201 if (cmd & PCI_COMMAND_INTX_DISABLE)
1202 pci_write_config_word(dev, PCI_COMMAND,
1203 cmd & ~PCI_COMMAND_INTX_DISABLE);
1204 }
1205
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001206 return 0;
1207}
1208
1209/**
Tejun Heo0b62e132007-07-27 14:43:35 +09001210 * pci_reenable_device - Resume abandoned device
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001211 * @dev: PCI device to be resumed
1212 *
1213 * Note this function is a backend of pci_default_resume and is not supposed
1214 * to be called by normal code, write proper resume handler and use it instead.
1215 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001216int pci_reenable_device(struct pci_dev *dev)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001217{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001218 if (pci_is_enabled(dev))
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001219 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1220 return 0;
1221}
1222
Yinghai Lu928bea92013-07-22 14:37:17 -07001223static void pci_enable_bridge(struct pci_dev *dev)
1224{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001225 struct pci_dev *bridge;
Yinghai Lu928bea92013-07-22 14:37:17 -07001226 int retval;
1227
Bjorn Helgaas79272132013-11-06 10:00:51 -07001228 bridge = pci_upstream_bridge(dev);
1229 if (bridge)
1230 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001231
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001232 if (pci_is_enabled(dev)) {
Bjorn Helgaasfbeeb822013-11-05 13:34:51 -07001233 if (!dev->is_busmaster)
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001234 pci_set_master(dev);
Yinghai Lu928bea92013-07-22 14:37:17 -07001235 return;
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001236 }
1237
Yinghai Lu928bea92013-07-22 14:37:17 -07001238 retval = pci_enable_device(dev);
1239 if (retval)
1240 dev_err(&dev->dev, "Error enabling bridge (%d), continuing\n",
1241 retval);
1242 pci_set_master(dev);
1243}
1244
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001245static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001247 struct pci_dev *bridge;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248 int err;
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001249 int i, bars = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250
Jesse Barnes97c145f2010-11-05 15:16:36 -04001251 /*
1252 * Power state could be unknown at this point, either due to a fresh
1253 * boot or a device removal call. So get the current power state
1254 * so that things like MSI message writing will behave as expected
1255 * (e.g. if the device really is in D0 at enable time).
1256 */
1257 if (dev->pm_cap) {
1258 u16 pmcsr;
1259 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1260 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1261 }
1262
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07001263 if (atomic_inc_return(&dev->enable_cnt) > 1)
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001264 return 0; /* already enabled */
1265
Bjorn Helgaas79272132013-11-06 10:00:51 -07001266 bridge = pci_upstream_bridge(dev);
1267 if (bridge)
1268 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001269
Yinghai Lu497f16f2011-12-17 18:33:37 -08001270 /* only skip sriov related */
1271 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1272 if (dev->resource[i].flags & flags)
1273 bars |= (1 << i);
1274 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001275 if (dev->resource[i].flags & flags)
1276 bars |= (1 << i);
1277
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001278 err = do_pci_enable_device(dev, bars);
Greg Kroah-Hartman95a62962005-07-28 11:37:33 -07001279 if (err < 0)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001280 atomic_dec(&dev->enable_cnt);
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001281 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282}
1283
1284/**
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001285 * pci_enable_device_io - Initialize a device for use with IO space
1286 * @dev: PCI device to be initialized
1287 *
1288 * Initialize device before it's used by a driver. Ask low-level code
1289 * to enable I/O resources. Wake up the device if it was suspended.
1290 * Beware, this function can fail.
1291 */
1292int pci_enable_device_io(struct pci_dev *dev)
1293{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001294 return pci_enable_device_flags(dev, IORESOURCE_IO);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001295}
1296
1297/**
1298 * pci_enable_device_mem - Initialize a device for use with Memory space
1299 * @dev: PCI device to be initialized
1300 *
1301 * Initialize device before it's used by a driver. Ask low-level code
1302 * to enable Memory resources. Wake up the device if it was suspended.
1303 * Beware, this function can fail.
1304 */
1305int pci_enable_device_mem(struct pci_dev *dev)
1306{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001307 return pci_enable_device_flags(dev, IORESOURCE_MEM);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001308}
1309
Linus Torvalds1da177e2005-04-16 15:20:36 -07001310/**
1311 * pci_enable_device - Initialize device before it's used by a driver.
1312 * @dev: PCI device to be initialized
1313 *
1314 * Initialize device before it's used by a driver. Ask low-level code
1315 * to enable I/O and memory. Wake up the device if it was suspended.
1316 * Beware, this function can fail.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001317 *
1318 * Note we don't actually enable the device many times if we call
1319 * this function repeatedly (we just increment the count).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320 */
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001321int pci_enable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001323 return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324}
1325
Tejun Heo9ac78492007-01-20 16:00:26 +09001326/*
1327 * Managed PCI resources. This manages device on/off, intx/msi/msix
1328 * on/off and BAR regions. pci_dev itself records msi/msix status, so
1329 * there's no need to track it separately. pci_devres is initialized
1330 * when a device is enabled using managed PCI device enable interface.
1331 */
1332struct pci_devres {
Tejun Heo7f375f32007-02-25 04:36:01 -08001333 unsigned int enabled:1;
1334 unsigned int pinned:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001335 unsigned int orig_intx:1;
1336 unsigned int restore_intx:1;
1337 u32 region_mask;
1338};
1339
1340static void pcim_release(struct device *gendev, void *res)
1341{
1342 struct pci_dev *dev = container_of(gendev, struct pci_dev, dev);
1343 struct pci_devres *this = res;
1344 int i;
1345
1346 if (dev->msi_enabled)
1347 pci_disable_msi(dev);
1348 if (dev->msix_enabled)
1349 pci_disable_msix(dev);
1350
1351 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1352 if (this->region_mask & (1 << i))
1353 pci_release_region(dev, i);
1354
1355 if (this->restore_intx)
1356 pci_intx(dev, this->orig_intx);
1357
Tejun Heo7f375f32007-02-25 04:36:01 -08001358 if (this->enabled && !this->pinned)
Tejun Heo9ac78492007-01-20 16:00:26 +09001359 pci_disable_device(dev);
1360}
1361
1362static struct pci_devres * get_pci_dr(struct pci_dev *pdev)
1363{
1364 struct pci_devres *dr, *new_dr;
1365
1366 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1367 if (dr)
1368 return dr;
1369
1370 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1371 if (!new_dr)
1372 return NULL;
1373 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1374}
1375
1376static struct pci_devres * find_pci_dr(struct pci_dev *pdev)
1377{
1378 if (pci_is_managed(pdev))
1379 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1380 return NULL;
1381}
1382
1383/**
1384 * pcim_enable_device - Managed pci_enable_device()
1385 * @pdev: PCI device to be initialized
1386 *
1387 * Managed pci_enable_device().
1388 */
1389int pcim_enable_device(struct pci_dev *pdev)
1390{
1391 struct pci_devres *dr;
1392 int rc;
1393
1394 dr = get_pci_dr(pdev);
1395 if (unlikely(!dr))
1396 return -ENOMEM;
Tejun Heob95d58e2008-01-30 18:20:04 +09001397 if (dr->enabled)
1398 return 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001399
1400 rc = pci_enable_device(pdev);
1401 if (!rc) {
1402 pdev->is_managed = 1;
Tejun Heo7f375f32007-02-25 04:36:01 -08001403 dr->enabled = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001404 }
1405 return rc;
1406}
1407
1408/**
1409 * pcim_pin_device - Pin managed PCI device
1410 * @pdev: PCI device to pin
1411 *
1412 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1413 * driver detach. @pdev must have been enabled with
1414 * pcim_enable_device().
1415 */
1416void pcim_pin_device(struct pci_dev *pdev)
1417{
1418 struct pci_devres *dr;
1419
1420 dr = find_pci_dr(pdev);
Tejun Heo7f375f32007-02-25 04:36:01 -08001421 WARN_ON(!dr || !dr->enabled);
Tejun Heo9ac78492007-01-20 16:00:26 +09001422 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001423 dr->pinned = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001424}
1425
Matthew Garretteca0d462012-12-05 14:33:27 -07001426/*
1427 * pcibios_add_device - provide arch specific hooks when adding device dev
1428 * @dev: the PCI device being added
1429 *
1430 * Permits the platform to provide architecture specific functionality when
1431 * devices are added. This is the default implementation. Architecture
1432 * implementations can override this.
1433 */
1434int __weak pcibios_add_device (struct pci_dev *dev)
1435{
1436 return 0;
1437}
1438
Linus Torvalds1da177e2005-04-16 15:20:36 -07001439/**
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001440 * pcibios_release_device - provide arch specific hooks when releasing device dev
1441 * @dev: the PCI device being released
1442 *
1443 * Permits the platform to provide architecture specific functionality when
1444 * devices are released. This is the default implementation. Architecture
1445 * implementations can override this.
1446 */
1447void __weak pcibios_release_device(struct pci_dev *dev) {}
1448
1449/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001450 * pcibios_disable_device - disable arch specific PCI resources for device dev
1451 * @dev: the PCI device to disable
1452 *
1453 * Disables architecture specific PCI resources for the device. This
1454 * is the default implementation. Architecture implementations can
1455 * override this.
1456 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06001457void __weak pcibios_disable_device (struct pci_dev *dev) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001458
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001459static void do_pci_disable_device(struct pci_dev *dev)
1460{
1461 u16 pci_command;
1462
1463 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1464 if (pci_command & PCI_COMMAND_MASTER) {
1465 pci_command &= ~PCI_COMMAND_MASTER;
1466 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1467 }
1468
1469 pcibios_disable_device(dev);
1470}
1471
1472/**
1473 * pci_disable_enabled_device - Disable device without updating enable_cnt
1474 * @dev: PCI device to disable
1475 *
1476 * NOTE: This function is a backend of PCI power management routines and is
1477 * not supposed to be called drivers.
1478 */
1479void pci_disable_enabled_device(struct pci_dev *dev)
1480{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001481 if (pci_is_enabled(dev))
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001482 do_pci_disable_device(dev);
1483}
1484
Linus Torvalds1da177e2005-04-16 15:20:36 -07001485/**
1486 * pci_disable_device - Disable PCI device after use
1487 * @dev: PCI device to be disabled
1488 *
1489 * Signal to the system that the PCI device is not in use by the system
1490 * anymore. This only involves disabling PCI bus-mastering, if active.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001491 *
1492 * Note we don't actually disable the device until all callers of
Roman Fietzeee6583f2010-05-18 14:45:47 +02001493 * pci_enable_device() have called pci_disable_device().
Linus Torvalds1da177e2005-04-16 15:20:36 -07001494 */
1495void
1496pci_disable_device(struct pci_dev *dev)
1497{
Tejun Heo9ac78492007-01-20 16:00:26 +09001498 struct pci_devres *dr;
Shaohua Li99dc8042006-05-26 10:58:27 +08001499
Tejun Heo9ac78492007-01-20 16:00:26 +09001500 dr = find_pci_dr(dev);
1501 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001502 dr->enabled = 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001503
Konstantin Khlebnikovfd6dcea2013-02-04 15:56:01 +04001504 dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
1505 "disabling already-disabled device");
1506
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07001507 if (atomic_dec_return(&dev->enable_cnt) != 0)
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001508 return;
1509
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001510 do_pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001512 dev->is_busmaster = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513}
1514
1515/**
Brian Kingf7bdd122007-04-06 16:39:36 -05001516 * pcibios_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001517 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001518 * @state: Reset state to enter into
1519 *
1520 *
Stefan Assmann45e829e2009-12-03 06:49:24 -05001521 * Sets the PCIe reset state for the device. This is the default
Brian Kingf7bdd122007-04-06 16:39:36 -05001522 * implementation. Architecture implementations can override this.
1523 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06001524int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
1525 enum pcie_reset_state state)
Brian Kingf7bdd122007-04-06 16:39:36 -05001526{
1527 return -EINVAL;
1528}
1529
1530/**
1531 * pci_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001532 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001533 * @state: Reset state to enter into
1534 *
1535 *
1536 * Sets the PCI reset state for the device.
1537 */
1538int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1539{
1540 return pcibios_set_pcie_reset_state(dev, state);
1541}
1542
1543/**
Rafael J. Wysocki58ff4632010-02-17 23:36:58 +01001544 * pci_check_pme_status - Check if given device has generated PME.
1545 * @dev: Device to check.
1546 *
1547 * Check the PME status of the device and if set, clear it and clear PME enable
1548 * (if set). Return 'true' if PME status and PME enable were both set or
1549 * 'false' otherwise.
1550 */
1551bool pci_check_pme_status(struct pci_dev *dev)
1552{
1553 int pmcsr_pos;
1554 u16 pmcsr;
1555 bool ret = false;
1556
1557 if (!dev->pm_cap)
1558 return false;
1559
1560 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
1561 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
1562 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
1563 return false;
1564
1565 /* Clear PME status. */
1566 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1567 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
1568 /* Disable PME to avoid interrupt flood. */
1569 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1570 ret = true;
1571 }
1572
1573 pci_write_config_word(dev, pmcsr_pos, pmcsr);
1574
1575 return ret;
1576}
1577
1578/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001579 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
1580 * @dev: Device to handle.
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001581 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001582 *
1583 * Check if @dev has generated PME and queue a resume request for it in that
1584 * case.
1585 */
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001586static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001587{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001588 if (pme_poll_reset && dev->pme_poll)
1589 dev->pme_poll = false;
1590
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001591 if (pci_check_pme_status(dev)) {
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001592 pci_wakeup_event(dev);
Rafael J. Wysocki0f953bf2010-12-29 13:22:08 +01001593 pm_request_resume(&dev->dev);
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001594 }
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001595 return 0;
1596}
1597
1598/**
1599 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
1600 * @bus: Top bus of the subtree to walk.
1601 */
1602void pci_pme_wakeup_bus(struct pci_bus *bus)
1603{
1604 if (bus)
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001605 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001606}
1607
Huang Ying448bd852012-06-23 10:23:51 +08001608
1609/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001610 * pci_pme_capable - check the capability of PCI device to generate PME#
1611 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001612 * @state: PCI state from which device will issue PME#.
1613 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001614bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001615{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001616 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001617 return false;
1618
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001619 return !!(dev->pme_support & (1 << state));
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001620}
1621
Matthew Garrettdf17e622010-10-04 14:22:29 -04001622static void pci_pme_list_scan(struct work_struct *work)
1623{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001624 struct pci_pme_device *pme_dev, *n;
Matthew Garrettdf17e622010-10-04 14:22:29 -04001625
1626 mutex_lock(&pci_pme_list_mutex);
1627 if (!list_empty(&pci_pme_list)) {
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001628 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
1629 if (pme_dev->dev->pme_poll) {
Zheng Yan71a83bd2012-06-23 10:23:49 +08001630 struct pci_dev *bridge;
1631
1632 bridge = pme_dev->dev->bus->self;
1633 /*
1634 * If bridge is in low power state, the
1635 * configuration space of subordinate devices
1636 * may be not accessible
1637 */
1638 if (bridge && bridge->current_state != PCI_D0)
1639 continue;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001640 pci_pme_wakeup(pme_dev->dev, NULL);
1641 } else {
1642 list_del(&pme_dev->list);
1643 kfree(pme_dev);
1644 }
1645 }
1646 if (!list_empty(&pci_pme_list))
1647 schedule_delayed_work(&pci_pme_work,
1648 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04001649 }
1650 mutex_unlock(&pci_pme_list_mutex);
1651}
1652
1653/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001654 * pci_pme_active - enable or disable PCI device's PME# function
1655 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001656 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1657 *
1658 * The caller must verify that the device is capable of generating PME# before
1659 * calling this function with @enable equal to 'true'.
1660 */
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02001661void pci_pme_active(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001662{
1663 u16 pmcsr;
1664
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00001665 if (!dev->pme_support)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001666 return;
1667
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001668 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001669 /* Clear PME_Status by writing 1 to it and enable PME# */
1670 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1671 if (!enable)
1672 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1673
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001674 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001675
Huang Ying6e965e02012-10-26 13:07:51 +08001676 /*
1677 * PCI (as opposed to PCIe) PME requires that the device have
1678 * its PME# line hooked up correctly. Not all hardware vendors
1679 * do this, so the PME never gets delivered and the device
1680 * remains asleep. The easiest way around this is to
1681 * periodically walk the list of suspended devices and check
1682 * whether any have their PME flag set. The assumption is that
1683 * we'll wake up often enough anyway that this won't be a huge
1684 * hit, and the power savings from the devices will still be a
1685 * win.
1686 *
1687 * Although PCIe uses in-band PME message instead of PME# line
1688 * to report PME, PME does not work for some PCIe devices in
1689 * reality. For example, there are devices that set their PME
1690 * status bits, but don't really bother to send a PME message;
1691 * there are PCI Express Root Ports that don't bother to
1692 * trigger interrupts when they receive PME messages from the
1693 * devices below. So PME poll is used for PCIe devices too.
1694 */
Matthew Garrettdf17e622010-10-04 14:22:29 -04001695
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001696 if (dev->pme_poll) {
Matthew Garrettdf17e622010-10-04 14:22:29 -04001697 struct pci_pme_device *pme_dev;
1698 if (enable) {
1699 pme_dev = kmalloc(sizeof(struct pci_pme_device),
1700 GFP_KERNEL);
Bjorn Helgaas0394cb12013-10-16 12:32:53 -06001701 if (!pme_dev) {
1702 dev_warn(&dev->dev, "can't enable PME#\n");
1703 return;
1704 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04001705 pme_dev->dev = dev;
1706 mutex_lock(&pci_pme_list_mutex);
1707 list_add(&pme_dev->list, &pci_pme_list);
1708 if (list_is_singular(&pci_pme_list))
1709 schedule_delayed_work(&pci_pme_work,
1710 msecs_to_jiffies(PME_TIMEOUT));
1711 mutex_unlock(&pci_pme_list_mutex);
1712 } else {
1713 mutex_lock(&pci_pme_list_mutex);
1714 list_for_each_entry(pme_dev, &pci_pme_list, list) {
1715 if (pme_dev->dev == dev) {
1716 list_del(&pme_dev->list);
1717 kfree(pme_dev);
1718 break;
1719 }
1720 }
1721 mutex_unlock(&pci_pme_list_mutex);
1722 }
1723 }
1724
Vincent Palatin85b85822011-12-05 11:51:18 -08001725 dev_dbg(&dev->dev, "PME# %s\n", enable ? "enabled" : "disabled");
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001726}
1727
1728/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001729 * __pci_enable_wake - enable PCI device as wakeup event source
David Brownell075c1772007-04-26 00:12:06 -07001730 * @dev: PCI device affected
1731 * @state: PCI state from which device will issue wakeup events
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001732 * @runtime: True if the events are to be generated at run time
David Brownell075c1772007-04-26 00:12:06 -07001733 * @enable: True to enable event generation; false to disable
Linus Torvalds1da177e2005-04-16 15:20:36 -07001734 *
David Brownell075c1772007-04-26 00:12:06 -07001735 * This enables the device as a wakeup event source, or disables it.
1736 * When such events involves platform-specific hooks, those hooks are
1737 * called automatically by this routine.
1738 *
1739 * Devices with legacy power management (no standard PCI PM capabilities)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001740 * always require such platform hooks.
David Brownell075c1772007-04-26 00:12:06 -07001741 *
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001742 * RETURN VALUE:
1743 * 0 is returned on success
1744 * -EINVAL is returned if device is not supposed to wake up the system
1745 * Error code depending on the platform is returned if both the platform and
1746 * the native mechanism fail to enable the generation of wake-up events
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747 */
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001748int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1749 bool runtime, bool enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750{
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001751 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001752
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001753 if (enable && !runtime && !device_may_wakeup(&dev->dev))
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001754 return -EINVAL;
1755
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001756 /* Don't do the same thing twice in a row for one device. */
1757 if (!!enable == !!dev->wakeup_prepared)
1758 return 0;
1759
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001760 /*
1761 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1762 * Anderson we should be doing PME# wake enable followed by ACPI wake
1763 * enable. To disable wake-up we call the platform first, for symmetry.
David Brownell075c1772007-04-26 00:12:06 -07001764 */
1765
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001766 if (enable) {
1767 int error;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001768
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001769 if (pci_pme_capable(dev, state))
1770 pci_pme_active(dev, true);
1771 else
1772 ret = 1;
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001773 error = runtime ? platform_pci_run_wake(dev, true) :
1774 platform_pci_sleep_wake(dev, true);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001775 if (ret)
1776 ret = error;
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001777 if (!ret)
1778 dev->wakeup_prepared = true;
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001779 } else {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001780 if (runtime)
1781 platform_pci_run_wake(dev, false);
1782 else
1783 platform_pci_sleep_wake(dev, false);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001784 pci_pme_active(dev, false);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001785 dev->wakeup_prepared = false;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001786 }
1787
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001788 return ret;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001789}
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001790EXPORT_SYMBOL(__pci_enable_wake);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001791
1792/**
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001793 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1794 * @dev: PCI device to prepare
1795 * @enable: True to enable wake-up event generation; false to disable
1796 *
1797 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1798 * and this function allows them to set that up cleanly - pci_enable_wake()
1799 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1800 * ordering constraints.
1801 *
1802 * This function only returns error code if the device is not capable of
1803 * generating PME# from both D3_hot and D3_cold, and the platform is unable to
1804 * enable wake-up power for it.
1805 */
1806int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1807{
1808 return pci_pme_capable(dev, PCI_D3cold) ?
1809 pci_enable_wake(dev, PCI_D3cold, enable) :
1810 pci_enable_wake(dev, PCI_D3hot, enable);
1811}
1812
1813/**
Jesse Barnes37139072008-07-28 11:49:26 -07001814 * pci_target_state - find an appropriate low power state for a given PCI dev
1815 * @dev: PCI device
1816 *
1817 * Use underlying platform code to find a supported low power state for @dev.
1818 * If the platform can't manage @dev, return the deepest state from which it
1819 * can generate wake events, based on any available PME info.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001820 */
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001821static pci_power_t pci_target_state(struct pci_dev *dev)
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001822{
1823 pci_power_t target_state = PCI_D3hot;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001824
1825 if (platform_pci_power_manageable(dev)) {
1826 /*
1827 * Call the platform to choose the target state of the device
1828 * and enable wake-up from this state if supported.
1829 */
1830 pci_power_t state = platform_pci_choose_state(dev);
1831
1832 switch (state) {
1833 case PCI_POWER_ERROR:
1834 case PCI_UNKNOWN:
1835 break;
1836 case PCI_D1:
1837 case PCI_D2:
1838 if (pci_no_d1d2(dev))
1839 break;
1840 default:
1841 target_state = state;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001842 }
Rafael J. Wysockid2abdf62009-06-14 21:25:02 +02001843 } else if (!dev->pm_cap) {
1844 target_state = PCI_D0;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001845 } else if (device_may_wakeup(&dev->dev)) {
1846 /*
1847 * Find the deepest state from which the device can generate
1848 * wake-up events, make it the target state and enable device
1849 * to generate PME#.
1850 */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001851 if (dev->pme_support) {
1852 while (target_state
1853 && !(dev->pme_support & (1 << target_state)))
1854 target_state--;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001855 }
1856 }
1857
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001858 return target_state;
1859}
1860
1861/**
1862 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
1863 * @dev: Device to handle.
1864 *
1865 * Choose the power state appropriate for the device depending on whether
1866 * it can wake up the system and/or is power manageable by the platform
1867 * (PCI_D3hot is the default) and put the device into that state.
1868 */
1869int pci_prepare_to_sleep(struct pci_dev *dev)
1870{
1871 pci_power_t target_state = pci_target_state(dev);
1872 int error;
1873
1874 if (target_state == PCI_POWER_ERROR)
1875 return -EIO;
1876
Huang Ying448bd852012-06-23 10:23:51 +08001877 /* D3cold during system suspend/hibernate is not supported */
1878 if (target_state > PCI_D3hot)
1879 target_state = PCI_D3hot;
1880
Rafael J. Wysocki8efb8c72009-03-30 21:46:27 +02001881 pci_enable_wake(dev, target_state, device_may_wakeup(&dev->dev));
Rafael J. Wysockic157dfa2008-07-13 22:45:06 +02001882
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001883 error = pci_set_power_state(dev, target_state);
1884
1885 if (error)
1886 pci_enable_wake(dev, target_state, false);
1887
1888 return error;
1889}
1890
1891/**
Randy Dunlap443bd1c2008-07-21 09:27:18 -07001892 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001893 * @dev: Device to handle.
1894 *
Thomas Weber88393162010-03-16 11:47:56 +01001895 * Disable device's system wake-up capability and put it into D0.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001896 */
1897int pci_back_from_sleep(struct pci_dev *dev)
1898{
1899 pci_enable_wake(dev, PCI_D0, false);
1900 return pci_set_power_state(dev, PCI_D0);
1901}
1902
1903/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001904 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
1905 * @dev: PCI device being suspended.
1906 *
1907 * Prepare @dev to generate wake-up events at run time and put it into a low
1908 * power state.
1909 */
1910int pci_finish_runtime_suspend(struct pci_dev *dev)
1911{
1912 pci_power_t target_state = pci_target_state(dev);
1913 int error;
1914
1915 if (target_state == PCI_POWER_ERROR)
1916 return -EIO;
1917
Huang Ying448bd852012-06-23 10:23:51 +08001918 dev->runtime_d3cold = target_state == PCI_D3cold;
1919
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001920 __pci_enable_wake(dev, target_state, true, pci_dev_run_wake(dev));
1921
1922 error = pci_set_power_state(dev, target_state);
1923
Huang Ying448bd852012-06-23 10:23:51 +08001924 if (error) {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001925 __pci_enable_wake(dev, target_state, true, false);
Huang Ying448bd852012-06-23 10:23:51 +08001926 dev->runtime_d3cold = false;
1927 }
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001928
1929 return error;
1930}
1931
1932/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001933 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
1934 * @dev: Device to check.
1935 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001936 * Return true if the device itself is capable of generating wake-up events
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001937 * (through the platform or using the native PCIe PME) or if the device supports
1938 * PME and one of its upstream bridges can generate wake-up events.
1939 */
1940bool pci_dev_run_wake(struct pci_dev *dev)
1941{
1942 struct pci_bus *bus = dev->bus;
1943
1944 if (device_run_wake(&dev->dev))
1945 return true;
1946
1947 if (!dev->pme_support)
1948 return false;
1949
1950 while (bus->parent) {
1951 struct pci_dev *bridge = bus->self;
1952
1953 if (device_run_wake(&bridge->dev))
1954 return true;
1955
1956 bus = bus->parent;
1957 }
1958
1959 /* We have reached the root bus. */
1960 if (bus->bridge)
1961 return device_run_wake(bus->bridge);
1962
1963 return false;
1964}
1965EXPORT_SYMBOL_GPL(pci_dev_run_wake);
1966
Huang Yingb3c32c42012-10-25 09:36:03 +08001967void pci_config_pm_runtime_get(struct pci_dev *pdev)
1968{
1969 struct device *dev = &pdev->dev;
1970 struct device *parent = dev->parent;
1971
1972 if (parent)
1973 pm_runtime_get_sync(parent);
1974 pm_runtime_get_noresume(dev);
1975 /*
1976 * pdev->current_state is set to PCI_D3cold during suspending,
1977 * so wait until suspending completes
1978 */
1979 pm_runtime_barrier(dev);
1980 /*
1981 * Only need to resume devices in D3cold, because config
1982 * registers are still accessible for devices suspended but
1983 * not in D3cold.
1984 */
1985 if (pdev->current_state == PCI_D3cold)
1986 pm_runtime_resume(dev);
1987}
1988
1989void pci_config_pm_runtime_put(struct pci_dev *pdev)
1990{
1991 struct device *dev = &pdev->dev;
1992 struct device *parent = dev->parent;
1993
1994 pm_runtime_put(dev);
1995 if (parent)
1996 pm_runtime_put_sync(parent);
1997}
1998
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001999/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002000 * pci_pm_init - Initialize PM functions of given PCI device
2001 * @dev: PCI device to handle.
2002 */
2003void pci_pm_init(struct pci_dev *dev)
2004{
2005 int pm;
2006 u16 pmc;
David Brownell075c1772007-04-26 00:12:06 -07002007
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01002008 pm_runtime_forbid(&dev->dev);
Huang Ying967577b2012-11-20 16:08:22 +08002009 pm_runtime_set_active(&dev->dev);
2010 pm_runtime_enable(&dev->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01002011 device_enable_async_suspend(&dev->dev);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02002012 dev->wakeup_prepared = false;
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01002013
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002014 dev->pm_cap = 0;
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00002015 dev->pme_support = 0;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002016
Linus Torvalds1da177e2005-04-16 15:20:36 -07002017 /* find PCI PM capability in list */
2018 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
David Brownell075c1772007-04-26 00:12:06 -07002019 if (!pm)
Linus Torvalds50246dd2009-01-16 08:14:51 -08002020 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002021 /* Check device's ability to generate PME# */
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002022 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002023
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002024 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
2025 dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
2026 pmc & PCI_PM_CAP_VER_MASK);
Linus Torvalds50246dd2009-01-16 08:14:51 -08002027 return;
David Brownell075c1772007-04-26 00:12:06 -07002028 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002029
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002030 dev->pm_cap = pm;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01002031 dev->d3_delay = PCI_PM_D3_WAIT;
Huang Ying448bd852012-06-23 10:23:51 +08002032 dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
Huang Ying4f9c1392012-08-08 09:07:38 +08002033 dev->d3cold_allowed = true;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002034
2035 dev->d1_support = false;
2036 dev->d2_support = false;
2037 if (!pci_no_d1d2(dev)) {
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002038 if (pmc & PCI_PM_CAP_D1)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002039 dev->d1_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002040 if (pmc & PCI_PM_CAP_D2)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002041 dev->d2_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002042
2043 if (dev->d1_support || dev->d2_support)
2044 dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
Jesse Barnesec84f122008-09-23 11:43:34 -07002045 dev->d1_support ? " D1" : "",
2046 dev->d2_support ? " D2" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002047 }
2048
2049 pmc &= PCI_PM_CAP_PME_MASK;
2050 if (pmc) {
Bjorn Helgaas10c3d712009-11-04 10:32:42 -07002051 dev_printk(KERN_DEBUG, &dev->dev,
2052 "PME# supported from%s%s%s%s%s\n",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002053 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
2054 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
2055 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
2056 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
2057 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002058 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002059 dev->pme_poll = true;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002060 /*
2061 * Make device's PM flags reflect the wake-up capability, but
2062 * let the user space enable it to wake up the system as needed.
2063 */
2064 device_set_wakeup_capable(&dev->dev, true);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002065 /* Disable the PME# generation functionality */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002066 pci_pme_active(dev, false);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002067 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068}
2069
Yinghai Lu34a48762012-02-11 00:18:41 -08002070static void pci_add_saved_cap(struct pci_dev *pci_dev,
2071 struct pci_cap_saved_state *new_cap)
2072{
2073 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
2074}
2075
Jesse Barneseb9c39d2008-12-17 12:10:05 -08002076/**
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002077 * _pci_add_cap_save_buffer - allocate buffer for saving given
2078 * capability registers
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002079 * @dev: the PCI device
2080 * @cap: the capability to allocate the buffer for
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002081 * @extended: Standard or Extended capability ID
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002082 * @size: requested size of the buffer
2083 */
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002084static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap,
2085 bool extended, unsigned int size)
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002086{
2087 int pos;
2088 struct pci_cap_saved_state *save_state;
2089
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002090 if (extended)
2091 pos = pci_find_ext_capability(dev, cap);
2092 else
2093 pos = pci_find_capability(dev, cap);
2094
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002095 if (pos <= 0)
2096 return 0;
2097
2098 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
2099 if (!save_state)
2100 return -ENOMEM;
2101
Alex Williamson24a4742f2011-05-10 10:02:11 -06002102 save_state->cap.cap_nr = cap;
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002103 save_state->cap.cap_extended = extended;
Alex Williamson24a4742f2011-05-10 10:02:11 -06002104 save_state->cap.size = size;
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002105 pci_add_saved_cap(dev, save_state);
2106
2107 return 0;
2108}
2109
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002110int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size)
2111{
2112 return _pci_add_cap_save_buffer(dev, cap, false, size);
2113}
2114
2115int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size)
2116{
2117 return _pci_add_cap_save_buffer(dev, cap, true, size);
2118}
2119
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002120/**
2121 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
2122 * @dev: the PCI device
2123 */
2124void pci_allocate_cap_save_buffers(struct pci_dev *dev)
2125{
2126 int error;
2127
Yu Zhao89858512009-02-16 02:55:47 +08002128 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
2129 PCI_EXP_SAVE_REGS * sizeof(u16));
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002130 if (error)
2131 dev_err(&dev->dev,
2132 "unable to preallocate PCI Express save buffer\n");
2133
2134 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
2135 if (error)
2136 dev_err(&dev->dev,
2137 "unable to preallocate PCI-X save buffer\n");
Alex Williamson425c1b22013-12-17 16:43:51 -07002138
2139 pci_allocate_vc_save_buffers(dev);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002140}
2141
Yinghai Luf7968412012-02-11 00:18:30 -08002142void pci_free_cap_save_buffers(struct pci_dev *dev)
2143{
2144 struct pci_cap_saved_state *tmp;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002145 struct hlist_node *n;
Yinghai Luf7968412012-02-11 00:18:30 -08002146
Sasha Levinb67bfe02013-02-27 17:06:00 -08002147 hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
Yinghai Luf7968412012-02-11 00:18:30 -08002148 kfree(tmp);
2149}
2150
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002151/**
Yijing Wang31ab2472013-01-15 11:12:17 +08002152 * pci_configure_ari - enable or disable ARI forwarding
Yu Zhao58c3a722008-10-14 14:02:53 +08002153 * @dev: the PCI device
Yijing Wangb0cc6022013-01-15 11:12:16 +08002154 *
2155 * If @dev and its upstream bridge both support ARI, enable ARI in the
2156 * bridge. Otherwise, disable ARI in the bridge.
Yu Zhao58c3a722008-10-14 14:02:53 +08002157 */
Yijing Wang31ab2472013-01-15 11:12:17 +08002158void pci_configure_ari(struct pci_dev *dev)
Yu Zhao58c3a722008-10-14 14:02:53 +08002159{
Yu Zhao58c3a722008-10-14 14:02:53 +08002160 u32 cap;
Zhao, Yu81135872008-10-23 13:15:39 +08002161 struct pci_dev *bridge;
Yu Zhao58c3a722008-10-14 14:02:53 +08002162
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01002163 if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
Yu Zhao58c3a722008-10-14 14:02:53 +08002164 return;
2165
Zhao, Yu81135872008-10-23 13:15:39 +08002166 bridge = dev->bus->self;
Myron Stowecb97ae32012-06-01 15:16:31 -06002167 if (!bridge)
Zhao, Yu81135872008-10-23 13:15:39 +08002168 return;
2169
Jiang Liu59875ae2012-07-24 17:20:06 +08002170 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
Yu Zhao58c3a722008-10-14 14:02:53 +08002171 if (!(cap & PCI_EXP_DEVCAP2_ARI))
2172 return;
2173
Yijing Wangb0cc6022013-01-15 11:12:16 +08002174 if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
2175 pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
2176 PCI_EXP_DEVCTL2_ARI);
2177 bridge->ari_enabled = 1;
2178 } else {
2179 pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
2180 PCI_EXP_DEVCTL2_ARI);
2181 bridge->ari_enabled = 0;
2182 }
Yu Zhao58c3a722008-10-14 14:02:53 +08002183}
2184
Chris Wright5d990b62009-12-04 12:15:21 -08002185static int pci_acs_enable;
2186
2187/**
2188 * pci_request_acs - ask for ACS to be enabled if supported
2189 */
2190void pci_request_acs(void)
2191{
2192 pci_acs_enable = 1;
2193}
2194
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002195/**
Allen Kayae21ee62009-10-07 10:27:17 -07002196 * pci_enable_acs - enable ACS if hardware support it
2197 * @dev: the PCI device
2198 */
2199void pci_enable_acs(struct pci_dev *dev)
2200{
2201 int pos;
2202 u16 cap;
2203 u16 ctrl;
2204
Chris Wright5d990b62009-12-04 12:15:21 -08002205 if (!pci_acs_enable)
2206 return;
2207
Allen Kayae21ee62009-10-07 10:27:17 -07002208 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
2209 if (!pos)
2210 return;
2211
2212 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
2213 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
2214
2215 /* Source Validation */
2216 ctrl |= (cap & PCI_ACS_SV);
2217
2218 /* P2P Request Redirect */
2219 ctrl |= (cap & PCI_ACS_RR);
2220
2221 /* P2P Completion Redirect */
2222 ctrl |= (cap & PCI_ACS_CR);
2223
2224 /* Upstream Forwarding */
2225 ctrl |= (cap & PCI_ACS_UF);
2226
2227 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
2228}
2229
Alex Williamson0a671192013-06-27 16:39:48 -06002230static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags)
2231{
2232 int pos;
Alex Williamson83db7e02013-06-27 16:39:54 -06002233 u16 cap, ctrl;
Alex Williamson0a671192013-06-27 16:39:48 -06002234
2235 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS);
2236 if (!pos)
2237 return false;
2238
Alex Williamson83db7e02013-06-27 16:39:54 -06002239 /*
2240 * Except for egress control, capabilities are either required
2241 * or only required if controllable. Features missing from the
2242 * capability field can therefore be assumed as hard-wired enabled.
2243 */
2244 pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap);
2245 acs_flags &= (cap | PCI_ACS_EC);
2246
Alex Williamson0a671192013-06-27 16:39:48 -06002247 pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
2248 return (ctrl & acs_flags) == acs_flags;
2249}
2250
Allen Kayae21ee62009-10-07 10:27:17 -07002251/**
Alex Williamsonad805752012-06-11 05:27:07 +00002252 * pci_acs_enabled - test ACS against required flags for a given device
2253 * @pdev: device to test
2254 * @acs_flags: required PCI ACS flags
2255 *
2256 * Return true if the device supports the provided flags. Automatically
2257 * filters out flags that are not implemented on multifunction devices.
Alex Williamson0a671192013-06-27 16:39:48 -06002258 *
2259 * Note that this interface checks the effective ACS capabilities of the
2260 * device rather than the actual capabilities. For instance, most single
2261 * function endpoints are not required to support ACS because they have no
2262 * opportunity for peer-to-peer access. We therefore return 'true'
2263 * regardless of whether the device exposes an ACS capability. This makes
2264 * it much easier for callers of this function to ignore the actual type
2265 * or topology of the device when testing ACS support.
Alex Williamsonad805752012-06-11 05:27:07 +00002266 */
2267bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
2268{
Alex Williamson0a671192013-06-27 16:39:48 -06002269 int ret;
Alex Williamsonad805752012-06-11 05:27:07 +00002270
2271 ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
2272 if (ret >= 0)
2273 return ret > 0;
2274
Alex Williamson0a671192013-06-27 16:39:48 -06002275 /*
2276 * Conventional PCI and PCI-X devices never support ACS, either
2277 * effectively or actually. The shared bus topology implies that
2278 * any device on the bus can receive or snoop DMA.
2279 */
Alex Williamsonad805752012-06-11 05:27:07 +00002280 if (!pci_is_pcie(pdev))
2281 return false;
2282
Alex Williamson0a671192013-06-27 16:39:48 -06002283 switch (pci_pcie_type(pdev)) {
2284 /*
2285 * PCI/X-to-PCIe bridges are not specifically mentioned by the spec,
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002286 * but since their primary interface is PCI/X, we conservatively
Alex Williamson0a671192013-06-27 16:39:48 -06002287 * handle them as we would a non-PCIe device.
2288 */
2289 case PCI_EXP_TYPE_PCIE_BRIDGE:
2290 /*
2291 * PCIe 3.0, 6.12.1 excludes ACS on these devices. "ACS is never
2292 * applicable... must never implement an ACS Extended Capability...".
2293 * This seems arbitrary, but we take a conservative interpretation
2294 * of this statement.
2295 */
2296 case PCI_EXP_TYPE_PCI_BRIDGE:
2297 case PCI_EXP_TYPE_RC_EC:
2298 return false;
2299 /*
2300 * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should
2301 * implement ACS in order to indicate their peer-to-peer capabilities,
2302 * regardless of whether they are single- or multi-function devices.
2303 */
2304 case PCI_EXP_TYPE_DOWNSTREAM:
2305 case PCI_EXP_TYPE_ROOT_PORT:
2306 return pci_acs_flags_enabled(pdev, acs_flags);
2307 /*
2308 * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be
2309 * implemented by the remaining PCIe types to indicate peer-to-peer
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002310 * capabilities, but only when they are part of a multifunction
Alex Williamson0a671192013-06-27 16:39:48 -06002311 * device. The footnote for section 6.12 indicates the specific
2312 * PCIe types included here.
2313 */
2314 case PCI_EXP_TYPE_ENDPOINT:
2315 case PCI_EXP_TYPE_UPSTREAM:
2316 case PCI_EXP_TYPE_LEG_END:
2317 case PCI_EXP_TYPE_RC_END:
2318 if (!pdev->multifunction)
2319 break;
2320
Alex Williamson0a671192013-06-27 16:39:48 -06002321 return pci_acs_flags_enabled(pdev, acs_flags);
Alex Williamsonad805752012-06-11 05:27:07 +00002322 }
2323
Alex Williamson0a671192013-06-27 16:39:48 -06002324 /*
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002325 * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable
Alex Williamson0a671192013-06-27 16:39:48 -06002326 * to single function devices with the exception of downstream ports.
2327 */
Alex Williamsonad805752012-06-11 05:27:07 +00002328 return true;
2329}
2330
2331/**
2332 * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
2333 * @start: starting downstream device
2334 * @end: ending upstream device or NULL to search to the root bus
2335 * @acs_flags: required flags
2336 *
2337 * Walk up a device tree from start to end testing PCI ACS support. If
2338 * any step along the way does not support the required flags, return false.
2339 */
2340bool pci_acs_path_enabled(struct pci_dev *start,
2341 struct pci_dev *end, u16 acs_flags)
2342{
2343 struct pci_dev *pdev, *parent = start;
2344
2345 do {
2346 pdev = parent;
2347
2348 if (!pci_acs_enabled(pdev, acs_flags))
2349 return false;
2350
2351 if (pci_is_root_bus(pdev->bus))
2352 return (end == NULL);
2353
2354 parent = pdev->bus->self;
2355 } while (pdev != end);
2356
2357 return true;
2358}
2359
2360/**
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002361 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
2362 * @dev: the PCI device
Wang Sheng-Huibb5c2de2013-05-28 11:17:41 +08002363 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002364 *
2365 * Perform INTx swizzling for a device behind one level of bridge. This is
2366 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002367 * behind bridges on add-in cards. For devices with ARI enabled, the slot
2368 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
2369 * the PCI Express Base Specification, Revision 2.1)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002370 */
John Crispin3df425f2012-04-12 17:33:07 +02002371u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002372{
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002373 int slot;
2374
2375 if (pci_ari_enabled(dev->bus))
2376 slot = 0;
2377 else
2378 slot = PCI_SLOT(dev->devfn);
2379
2380 return (((pin - 1) + slot) % 4) + 1;
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002381}
2382
Linus Torvalds1da177e2005-04-16 15:20:36 -07002383int
2384pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
2385{
2386 u8 pin;
2387
Kristen Accardi514d2072005-11-02 16:24:39 -08002388 pin = dev->pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002389 if (!pin)
2390 return -1;
Bjorn Helgaas878f2e52008-12-09 16:11:46 -07002391
Kenji Kaneshige8784fd42009-05-26 16:07:33 +09002392 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002393 pin = pci_swizzle_interrupt_pin(dev, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002394 dev = dev->bus->self;
2395 }
2396 *bridge = dev;
2397 return pin;
2398}
2399
2400/**
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002401 * pci_common_swizzle - swizzle INTx all the way to root bridge
2402 * @dev: the PCI device
2403 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
2404 *
2405 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
2406 * bridges all the way up to a PCI root bus.
2407 */
2408u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
2409{
2410 u8 pin = *pinp;
2411
Kenji Kaneshige1eb39482009-05-26 16:08:36 +09002412 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002413 pin = pci_swizzle_interrupt_pin(dev, pin);
2414 dev = dev->bus->self;
2415 }
2416 *pinp = pin;
2417 return PCI_SLOT(dev->devfn);
2418}
2419
2420/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002421 * pci_release_region - Release a PCI bar
2422 * @pdev: PCI device whose resources were previously reserved by pci_request_region
2423 * @bar: BAR to release
2424 *
2425 * Releases the PCI I/O and memory resources previously reserved by a
2426 * successful call to pci_request_region. Call this function only
2427 * after all use of the PCI regions has ceased.
2428 */
2429void pci_release_region(struct pci_dev *pdev, int bar)
2430{
Tejun Heo9ac78492007-01-20 16:00:26 +09002431 struct pci_devres *dr;
2432
Linus Torvalds1da177e2005-04-16 15:20:36 -07002433 if (pci_resource_len(pdev, bar) == 0)
2434 return;
2435 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
2436 release_region(pci_resource_start(pdev, bar),
2437 pci_resource_len(pdev, bar));
2438 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
2439 release_mem_region(pci_resource_start(pdev, bar),
2440 pci_resource_len(pdev, bar));
Tejun Heo9ac78492007-01-20 16:00:26 +09002441
2442 dr = find_pci_dr(pdev);
2443 if (dr)
2444 dr->region_mask &= ~(1 << bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002445}
2446
2447/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002448 * __pci_request_region - Reserved PCI I/O and memory resource
Linus Torvalds1da177e2005-04-16 15:20:36 -07002449 * @pdev: PCI device whose resources are to be reserved
2450 * @bar: BAR to be reserved
2451 * @res_name: Name to be associated with resource.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002452 * @exclusive: whether the region access is exclusive or not
Linus Torvalds1da177e2005-04-16 15:20:36 -07002453 *
2454 * Mark the PCI region associated with PCI device @pdev BR @bar as
2455 * being reserved by owner @res_name. Do not access any
2456 * address inside the PCI regions unless this call returns
2457 * successfully.
2458 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002459 * If @exclusive is set, then the region is marked so that userspace
2460 * is explicitly not allowed to map the resource via /dev/mem or
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002461 * sysfs MMIO access.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002462 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07002463 * Returns 0 on success, or %EBUSY on error. A warning
2464 * message is also printed on failure.
2465 */
Arjan van de Vene8de1482008-10-22 19:55:31 -07002466static int __pci_request_region(struct pci_dev *pdev, int bar, const char *res_name,
2467 int exclusive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002468{
Tejun Heo9ac78492007-01-20 16:00:26 +09002469 struct pci_devres *dr;
2470
Linus Torvalds1da177e2005-04-16 15:20:36 -07002471 if (pci_resource_len(pdev, bar) == 0)
2472 return 0;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002473
Linus Torvalds1da177e2005-04-16 15:20:36 -07002474 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
2475 if (!request_region(pci_resource_start(pdev, bar),
2476 pci_resource_len(pdev, bar), res_name))
2477 goto err_out;
2478 }
2479 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
Arjan van de Vene8de1482008-10-22 19:55:31 -07002480 if (!__request_mem_region(pci_resource_start(pdev, bar),
2481 pci_resource_len(pdev, bar), res_name,
2482 exclusive))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002483 goto err_out;
2484 }
Tejun Heo9ac78492007-01-20 16:00:26 +09002485
2486 dr = find_pci_dr(pdev);
2487 if (dr)
2488 dr->region_mask |= 1 << bar;
2489
Linus Torvalds1da177e2005-04-16 15:20:36 -07002490 return 0;
2491
2492err_out:
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -06002493 dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +11002494 &pdev->resource[bar]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002495 return -EBUSY;
2496}
2497
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002498/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002499 * pci_request_region - Reserve PCI I/O and memory resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07002500 * @pdev: PCI device whose resources are to be reserved
2501 * @bar: BAR to be reserved
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002502 * @res_name: Name to be associated with resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07002503 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002504 * Mark the PCI region associated with PCI device @pdev BAR @bar as
Arjan van de Vene8de1482008-10-22 19:55:31 -07002505 * being reserved by owner @res_name. Do not access any
2506 * address inside the PCI regions unless this call returns
2507 * successfully.
2508 *
2509 * Returns 0 on success, or %EBUSY on error. A warning
2510 * message is also printed on failure.
2511 */
2512int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
2513{
2514 return __pci_request_region(pdev, bar, res_name, 0);
2515}
2516
2517/**
2518 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
2519 * @pdev: PCI device whose resources are to be reserved
2520 * @bar: BAR to be reserved
2521 * @res_name: Name to be associated with resource.
2522 *
2523 * Mark the PCI region associated with PCI device @pdev BR @bar as
2524 * being reserved by owner @res_name. Do not access any
2525 * address inside the PCI regions unless this call returns
2526 * successfully.
2527 *
2528 * Returns 0 on success, or %EBUSY on error. A warning
2529 * message is also printed on failure.
2530 *
2531 * The key difference that _exclusive makes it that userspace is
2532 * explicitly not allowed to map the resource via /dev/mem or
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002533 * sysfs.
Arjan van de Vene8de1482008-10-22 19:55:31 -07002534 */
2535int pci_request_region_exclusive(struct pci_dev *pdev, int bar, const char *res_name)
2536{
2537 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
2538}
2539/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002540 * pci_release_selected_regions - Release selected PCI I/O and memory resources
2541 * @pdev: PCI device whose resources were previously reserved
2542 * @bars: Bitmask of BARs to be released
2543 *
2544 * Release selected PCI I/O and memory resources previously reserved.
2545 * Call this function only after all use of the PCI regions has ceased.
2546 */
2547void pci_release_selected_regions(struct pci_dev *pdev, int bars)
2548{
2549 int i;
2550
2551 for (i = 0; i < 6; i++)
2552 if (bars & (1 << i))
2553 pci_release_region(pdev, i);
2554}
2555
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06002556static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
Arjan van de Vene8de1482008-10-22 19:55:31 -07002557 const char *res_name, int excl)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002558{
2559 int i;
2560
2561 for (i = 0; i < 6; i++)
2562 if (bars & (1 << i))
Arjan van de Vene8de1482008-10-22 19:55:31 -07002563 if (__pci_request_region(pdev, i, res_name, excl))
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002564 goto err_out;
2565 return 0;
2566
2567err_out:
2568 while(--i >= 0)
2569 if (bars & (1 << i))
2570 pci_release_region(pdev, i);
2571
2572 return -EBUSY;
2573}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002574
Arjan van de Vene8de1482008-10-22 19:55:31 -07002575
2576/**
2577 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
2578 * @pdev: PCI device whose resources are to be reserved
2579 * @bars: Bitmask of BARs to be requested
2580 * @res_name: Name to be associated with resource
2581 */
2582int pci_request_selected_regions(struct pci_dev *pdev, int bars,
2583 const char *res_name)
2584{
2585 return __pci_request_selected_regions(pdev, bars, res_name, 0);
2586}
2587
2588int pci_request_selected_regions_exclusive(struct pci_dev *pdev,
2589 int bars, const char *res_name)
2590{
2591 return __pci_request_selected_regions(pdev, bars, res_name,
2592 IORESOURCE_EXCLUSIVE);
2593}
2594
Linus Torvalds1da177e2005-04-16 15:20:36 -07002595/**
2596 * pci_release_regions - Release reserved PCI I/O and memory resources
2597 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
2598 *
2599 * Releases all PCI I/O and memory resources previously reserved by a
2600 * successful call to pci_request_regions. Call this function only
2601 * after all use of the PCI regions has ceased.
2602 */
2603
2604void pci_release_regions(struct pci_dev *pdev)
2605{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002606 pci_release_selected_regions(pdev, (1 << 6) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002607}
2608
2609/**
2610 * pci_request_regions - Reserved PCI I/O and memory resources
2611 * @pdev: PCI device whose resources are to be reserved
2612 * @res_name: Name to be associated with resource.
2613 *
2614 * Mark all PCI regions associated with PCI device @pdev as
2615 * being reserved by owner @res_name. Do not access any
2616 * address inside the PCI regions unless this call returns
2617 * successfully.
2618 *
2619 * Returns 0 on success, or %EBUSY on error. A warning
2620 * message is also printed on failure.
2621 */
Jeff Garzik3c990e92006-03-04 21:52:42 -05002622int pci_request_regions(struct pci_dev *pdev, const char *res_name)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002623{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002624 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002625}
2626
2627/**
Arjan van de Vene8de1482008-10-22 19:55:31 -07002628 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
2629 * @pdev: PCI device whose resources are to be reserved
2630 * @res_name: Name to be associated with resource.
2631 *
2632 * Mark all PCI regions associated with PCI device @pdev as
2633 * being reserved by owner @res_name. Do not access any
2634 * address inside the PCI regions unless this call returns
2635 * successfully.
2636 *
2637 * pci_request_regions_exclusive() will mark the region so that
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002638 * /dev/mem and the sysfs MMIO access will not be allowed.
Arjan van de Vene8de1482008-10-22 19:55:31 -07002639 *
2640 * Returns 0 on success, or %EBUSY on error. A warning
2641 * message is also printed on failure.
2642 */
2643int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
2644{
2645 return pci_request_selected_regions_exclusive(pdev,
2646 ((1 << 6) - 1), res_name);
2647}
2648
Ben Hutchings6a479072008-12-23 03:08:29 +00002649static void __pci_set_master(struct pci_dev *dev, bool enable)
2650{
2651 u16 old_cmd, cmd;
2652
2653 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
2654 if (enable)
2655 cmd = old_cmd | PCI_COMMAND_MASTER;
2656 else
2657 cmd = old_cmd & ~PCI_COMMAND_MASTER;
2658 if (cmd != old_cmd) {
2659 dev_dbg(&dev->dev, "%s bus mastering\n",
2660 enable ? "enabling" : "disabling");
2661 pci_write_config_word(dev, PCI_COMMAND, cmd);
2662 }
2663 dev->is_busmaster = enable;
2664}
Arjan van de Vene8de1482008-10-22 19:55:31 -07002665
2666/**
Myron Stowe2b6f2c32012-06-25 21:30:57 -06002667 * pcibios_setup - process "pci=" kernel boot arguments
2668 * @str: string used to pass in "pci=" kernel boot arguments
2669 *
2670 * Process kernel boot arguments. This is the default implementation.
2671 * Architecture specific implementations can override this as necessary.
2672 */
2673char * __weak __init pcibios_setup(char *str)
2674{
2675 return str;
2676}
2677
2678/**
Myron Stowe96c55902011-10-28 15:48:38 -06002679 * pcibios_set_master - enable PCI bus-mastering for device dev
2680 * @dev: the PCI device to enable
2681 *
2682 * Enables PCI bus-mastering for the device. This is the default
2683 * implementation. Architecture specific implementations can override
2684 * this if necessary.
2685 */
2686void __weak pcibios_set_master(struct pci_dev *dev)
2687{
2688 u8 lat;
2689
Myron Stowef6766782011-10-28 15:49:20 -06002690 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
2691 if (pci_is_pcie(dev))
2692 return;
2693
Myron Stowe96c55902011-10-28 15:48:38 -06002694 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
2695 if (lat < 16)
2696 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
2697 else if (lat > pcibios_max_latency)
2698 lat = pcibios_max_latency;
2699 else
2700 return;
Bjorn Helgaasa0064822013-09-23 15:25:26 -06002701
Myron Stowe96c55902011-10-28 15:48:38 -06002702 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
2703}
2704
2705/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002706 * pci_set_master - enables bus-mastering for device dev
2707 * @dev: the PCI device to enable
2708 *
2709 * Enables bus-mastering on the device and calls pcibios_set_master()
2710 * to do the needed arch specific settings.
2711 */
Ben Hutchings6a479072008-12-23 03:08:29 +00002712void pci_set_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002713{
Ben Hutchings6a479072008-12-23 03:08:29 +00002714 __pci_set_master(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002715 pcibios_set_master(dev);
2716}
2717
Ben Hutchings6a479072008-12-23 03:08:29 +00002718/**
2719 * pci_clear_master - disables bus-mastering for device dev
2720 * @dev: the PCI device to disable
2721 */
2722void pci_clear_master(struct pci_dev *dev)
2723{
2724 __pci_set_master(dev, false);
2725}
2726
Linus Torvalds1da177e2005-04-16 15:20:36 -07002727/**
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002728 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
2729 * @dev: the PCI device for which MWI is to be enabled
Linus Torvalds1da177e2005-04-16 15:20:36 -07002730 *
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002731 * Helper function for pci_set_mwi.
2732 * Originally copied from drivers/net/acenic.c.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002733 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
2734 *
2735 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2736 */
Tejun Heo15ea76d2009-09-22 17:34:48 +09002737int pci_set_cacheline_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002738{
2739 u8 cacheline_size;
2740
2741 if (!pci_cache_line_size)
Tejun Heo15ea76d2009-09-22 17:34:48 +09002742 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002743
2744 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
2745 equal to or multiple of the right value. */
2746 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2747 if (cacheline_size >= pci_cache_line_size &&
2748 (cacheline_size % pci_cache_line_size) == 0)
2749 return 0;
2750
2751 /* Write the correct value. */
2752 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
2753 /* Read it back. */
2754 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2755 if (cacheline_size == pci_cache_line_size)
2756 return 0;
2757
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06002758 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not "
2759 "supported\n", pci_cache_line_size << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002760
2761 return -EINVAL;
2762}
Tejun Heo15ea76d2009-09-22 17:34:48 +09002763EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
2764
2765#ifdef PCI_DISABLE_MWI
2766int pci_set_mwi(struct pci_dev *dev)
2767{
2768 return 0;
2769}
2770
2771int pci_try_set_mwi(struct pci_dev *dev)
2772{
2773 return 0;
2774}
2775
2776void pci_clear_mwi(struct pci_dev *dev)
2777{
2778}
2779
2780#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07002781
2782/**
2783 * pci_set_mwi - enables memory-write-invalidate PCI transaction
2784 * @dev: the PCI device for which MWI is enabled
2785 *
Randy Dunlap694625c2007-07-09 11:55:54 -07002786 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002787 *
2788 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2789 */
2790int
2791pci_set_mwi(struct pci_dev *dev)
2792{
2793 int rc;
2794 u16 cmd;
2795
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002796 rc = pci_set_cacheline_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002797 if (rc)
2798 return rc;
2799
2800 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2801 if (! (cmd & PCI_COMMAND_INVALIDATE)) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06002802 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002803 cmd |= PCI_COMMAND_INVALIDATE;
2804 pci_write_config_word(dev, PCI_COMMAND, cmd);
2805 }
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002806
Linus Torvalds1da177e2005-04-16 15:20:36 -07002807 return 0;
2808}
2809
2810/**
Randy Dunlap694625c2007-07-09 11:55:54 -07002811 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
2812 * @dev: the PCI device for which MWI is enabled
2813 *
2814 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
2815 * Callers are not required to check the return value.
2816 *
2817 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2818 */
2819int pci_try_set_mwi(struct pci_dev *dev)
2820{
2821 int rc = pci_set_mwi(dev);
2822 return rc;
2823}
2824
2825/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002826 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
2827 * @dev: the PCI device to disable
2828 *
2829 * Disables PCI Memory-Write-Invalidate transaction on the device
2830 */
2831void
2832pci_clear_mwi(struct pci_dev *dev)
2833{
2834 u16 cmd;
2835
2836 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2837 if (cmd & PCI_COMMAND_INVALIDATE) {
2838 cmd &= ~PCI_COMMAND_INVALIDATE;
2839 pci_write_config_word(dev, PCI_COMMAND, cmd);
2840 }
2841}
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002842#endif /* ! PCI_DISABLE_MWI */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002843
Brett M Russa04ce0f2005-08-15 15:23:41 -04002844/**
2845 * pci_intx - enables/disables PCI INTx for device dev
Randy Dunlap8f7020d2005-10-23 11:57:38 -07002846 * @pdev: the PCI device to operate on
2847 * @enable: boolean: whether to enable or disable PCI INTx
Brett M Russa04ce0f2005-08-15 15:23:41 -04002848 *
2849 * Enables/disables PCI INTx for device dev
2850 */
2851void
2852pci_intx(struct pci_dev *pdev, int enable)
2853{
2854 u16 pci_command, new;
2855
2856 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
2857
2858 if (enable) {
2859 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
2860 } else {
2861 new = pci_command | PCI_COMMAND_INTX_DISABLE;
2862 }
2863
2864 if (new != pci_command) {
Tejun Heo9ac78492007-01-20 16:00:26 +09002865 struct pci_devres *dr;
2866
Brett M Russ2fd9d742005-09-09 10:02:22 -07002867 pci_write_config_word(pdev, PCI_COMMAND, new);
Tejun Heo9ac78492007-01-20 16:00:26 +09002868
2869 dr = find_pci_dr(pdev);
2870 if (dr && !dr->restore_intx) {
2871 dr->restore_intx = 1;
2872 dr->orig_intx = !enable;
2873 }
Brett M Russa04ce0f2005-08-15 15:23:41 -04002874 }
2875}
2876
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002877/**
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002878 * pci_intx_mask_supported - probe for INTx masking support
Randy Dunlap6e9292c2012-01-21 11:02:35 -08002879 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002880 *
2881 * Check if the device dev support INTx masking via the config space
2882 * command word.
2883 */
2884bool pci_intx_mask_supported(struct pci_dev *dev)
2885{
2886 bool mask_supported = false;
2887 u16 orig, new;
2888
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06002889 if (dev->broken_intx_masking)
2890 return false;
2891
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002892 pci_cfg_access_lock(dev);
2893
2894 pci_read_config_word(dev, PCI_COMMAND, &orig);
2895 pci_write_config_word(dev, PCI_COMMAND,
2896 orig ^ PCI_COMMAND_INTX_DISABLE);
2897 pci_read_config_word(dev, PCI_COMMAND, &new);
2898
2899 /*
2900 * There's no way to protect against hardware bugs or detect them
2901 * reliably, but as long as we know what the value should be, let's
2902 * go ahead and check it.
2903 */
2904 if ((new ^ orig) & ~PCI_COMMAND_INTX_DISABLE) {
2905 dev_err(&dev->dev, "Command register changed from "
2906 "0x%x to 0x%x: driver or hardware bug?\n", orig, new);
2907 } else if ((new ^ orig) & PCI_COMMAND_INTX_DISABLE) {
2908 mask_supported = true;
2909 pci_write_config_word(dev, PCI_COMMAND, orig);
2910 }
2911
2912 pci_cfg_access_unlock(dev);
2913 return mask_supported;
2914}
2915EXPORT_SYMBOL_GPL(pci_intx_mask_supported);
2916
2917static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
2918{
2919 struct pci_bus *bus = dev->bus;
2920 bool mask_updated = true;
2921 u32 cmd_status_dword;
2922 u16 origcmd, newcmd;
2923 unsigned long flags;
2924 bool irq_pending;
2925
2926 /*
2927 * We do a single dword read to retrieve both command and status.
2928 * Document assumptions that make this possible.
2929 */
2930 BUILD_BUG_ON(PCI_COMMAND % 4);
2931 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
2932
2933 raw_spin_lock_irqsave(&pci_lock, flags);
2934
2935 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
2936
2937 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
2938
2939 /*
2940 * Check interrupt status register to see whether our device
2941 * triggered the interrupt (when masking) or the next IRQ is
2942 * already pending (when unmasking).
2943 */
2944 if (mask != irq_pending) {
2945 mask_updated = false;
2946 goto done;
2947 }
2948
2949 origcmd = cmd_status_dword;
2950 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
2951 if (mask)
2952 newcmd |= PCI_COMMAND_INTX_DISABLE;
2953 if (newcmd != origcmd)
2954 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
2955
2956done:
2957 raw_spin_unlock_irqrestore(&pci_lock, flags);
2958
2959 return mask_updated;
2960}
2961
2962/**
2963 * pci_check_and_mask_intx - mask INTx on pending interrupt
Randy Dunlap6e9292c2012-01-21 11:02:35 -08002964 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002965 *
2966 * Check if the device dev has its INTx line asserted, mask it and
2967 * return true in that case. False is returned if not interrupt was
2968 * pending.
2969 */
2970bool pci_check_and_mask_intx(struct pci_dev *dev)
2971{
2972 return pci_check_and_set_intx_mask(dev, true);
2973}
2974EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
2975
2976/**
Bjorn Helgaasebd50b92014-01-14 17:10:39 -07002977 * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending
Randy Dunlap6e9292c2012-01-21 11:02:35 -08002978 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002979 *
2980 * Check if the device dev has its INTx line asserted, unmask it if not
2981 * and return true. False is returned and the mask remains active if
2982 * there was still an interrupt pending.
2983 */
2984bool pci_check_and_unmask_intx(struct pci_dev *dev)
2985{
2986 return pci_check_and_set_intx_mask(dev, false);
2987}
2988EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
2989
2990/**
Bjorn Helgaasda27f4b2013-08-22 14:45:21 -06002991 * pci_msi_off - disables any MSI or MSI-X capabilities
Randy Dunlap8d7d86e2007-03-16 19:55:52 -07002992 * @dev: the PCI device to operate on
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002993 *
Bjorn Helgaasda27f4b2013-08-22 14:45:21 -06002994 * If you want to use MSI, see pci_enable_msi() and friends.
2995 * This is a lower-level primitive that allows us to disable
2996 * MSI operation at the device level.
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002997 */
2998void pci_msi_off(struct pci_dev *dev)
2999{
3000 int pos;
3001 u16 control;
3002
Bjorn Helgaasda27f4b2013-08-22 14:45:21 -06003003 /*
3004 * This looks like it could go in msi.c, but we need it even when
3005 * CONFIG_PCI_MSI=n. For the same reason, we can't use
3006 * dev->msi_cap or dev->msix_cap here.
3007 */
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003008 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
3009 if (pos) {
3010 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
3011 control &= ~PCI_MSI_FLAGS_ENABLE;
3012 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
3013 }
3014 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
3015 if (pos) {
3016 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
3017 control &= ~PCI_MSIX_FLAGS_ENABLE;
3018 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
3019 }
3020}
Michael S. Tsirkinb03214d2010-06-23 22:49:06 -06003021EXPORT_SYMBOL_GPL(pci_msi_off);
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003022
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08003023int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size)
3024{
3025 return dma_set_max_seg_size(&dev->dev, size);
3026}
3027EXPORT_SYMBOL(pci_set_dma_max_seg_size);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08003028
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08003029int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask)
3030{
3031 return dma_set_seg_boundary(&dev->dev, mask);
3032}
3033EXPORT_SYMBOL(pci_set_dma_seg_boundary);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08003034
Casey Leedom3775a202013-08-06 15:48:36 +05303035/**
3036 * pci_wait_for_pending_transaction - waits for pending transaction
3037 * @dev: the PCI device to operate on
3038 *
3039 * Return 0 if transaction is pending 1 otherwise.
3040 */
3041int pci_wait_for_pending_transaction(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003042{
Alex Williamson157e8762013-12-17 16:43:39 -07003043 if (!pci_is_pcie(dev))
3044 return 1;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003045
Gavin Shanc8b177e2014-05-19 13:06:46 +10003046 return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA,
3047 PCI_EXP_DEVSTA_TRPND);
Casey Leedom3775a202013-08-06 15:48:36 +05303048}
3049EXPORT_SYMBOL(pci_wait_for_pending_transaction);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003050
Casey Leedom3775a202013-08-06 15:48:36 +05303051static int pcie_flr(struct pci_dev *dev, int probe)
3052{
3053 u32 cap;
3054
3055 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
3056 if (!(cap & PCI_EXP_DEVCAP_FLR))
3057 return -ENOTTY;
3058
3059 if (probe)
3060 return 0;
3061
3062 if (!pci_wait_for_pending_transaction(dev))
3063 dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
3064
Jiang Liu59875ae2012-07-24 17:20:06 +08003065 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
Shmulik Ravid04b55c42009-12-03 22:27:51 +02003066
Yu Zhao8c1c6992009-06-13 15:52:13 +08003067 msleep(100);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003068
Sheng Yang8dd7f802008-10-21 17:38:25 +08003069 return 0;
3070}
Sheng Yangd91cdc72008-11-11 17:17:47 +08003071
Yu Zhao8c1c6992009-06-13 15:52:13 +08003072static int pci_af_flr(struct pci_dev *dev, int probe)
Sheng Yang1ca88792008-11-11 17:17:48 +08003073{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003074 int pos;
Sheng Yang1ca88792008-11-11 17:17:48 +08003075 u8 cap;
3076
Yu Zhao8c1c6992009-06-13 15:52:13 +08003077 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
3078 if (!pos)
Sheng Yang1ca88792008-11-11 17:17:48 +08003079 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08003080
3081 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
Sheng Yang1ca88792008-11-11 17:17:48 +08003082 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
3083 return -ENOTTY;
3084
3085 if (probe)
3086 return 0;
3087
Alex Williamsonb03ba962014-06-17 15:40:13 -06003088 /*
3089 * Wait for Transaction Pending bit to clear. A word-aligned test
3090 * is used, so we use the conrol offset rather than status and shift
3091 * the test bit to match.
3092 */
3093 if (pci_wait_for_pending(dev, pos + PCI_AF_CTRL,
3094 PCI_AF_STATUS_TP << 8))
Alex Williamson157e8762013-12-17 16:43:39 -07003095 goto clear;
Yu Zhao8c1c6992009-06-13 15:52:13 +08003096
3097 dev_err(&dev->dev, "transaction is not cleared; "
3098 "proceeding with reset anyway\n");
3099
3100clear:
3101 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
Sheng Yang1ca88792008-11-11 17:17:48 +08003102 msleep(100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003103
Sheng Yang1ca88792008-11-11 17:17:48 +08003104 return 0;
3105}
3106
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01003107/**
3108 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
3109 * @dev: Device to reset.
3110 * @probe: If set, only check if the device can be reset this way.
3111 *
3112 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
3113 * unset, it will be reinitialized internally when going from PCI_D3hot to
3114 * PCI_D0. If that's the case and the device is not in a low-power state
3115 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
3116 *
3117 * NOTE: This causes the caller to sleep for twice the device power transition
3118 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003119 * by default (i.e. unless the @dev's d3_delay field has a different value).
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01003120 * Moreover, only devices in D0 can be reset by this function.
3121 */
Yu Zhaof85876b2009-06-13 15:52:14 +08003122static int pci_pm_reset(struct pci_dev *dev, int probe)
Sheng Yangd91cdc72008-11-11 17:17:47 +08003123{
Yu Zhaof85876b2009-06-13 15:52:14 +08003124 u16 csr;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003125
Yu Zhaof85876b2009-06-13 15:52:14 +08003126 if (!dev->pm_cap)
3127 return -ENOTTY;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003128
Yu Zhaof85876b2009-06-13 15:52:14 +08003129 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
3130 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
3131 return -ENOTTY;
Sheng Yang1ca88792008-11-11 17:17:48 +08003132
Yu Zhaof85876b2009-06-13 15:52:14 +08003133 if (probe)
3134 return 0;
3135
3136 if (dev->current_state != PCI_D0)
3137 return -EINVAL;
3138
3139 csr &= ~PCI_PM_CTRL_STATE_MASK;
3140 csr |= PCI_D3hot;
3141 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003142 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003143
3144 csr &= ~PCI_PM_CTRL_STATE_MASK;
3145 csr |= PCI_D0;
3146 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003147 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003148
3149 return 0;
3150}
3151
Alex Williamson64e86742013-08-08 14:09:24 -06003152/**
3153 * pci_reset_bridge_secondary_bus - Reset the secondary bus on a PCI bridge.
3154 * @dev: Bridge device
3155 *
3156 * Use the bridge control register to assert reset on the secondary bus.
3157 * Devices on the secondary bus are left in power-on state.
3158 */
3159void pci_reset_bridge_secondary_bus(struct pci_dev *dev)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003160{
3161 u16 ctrl;
Alex Williamson64e86742013-08-08 14:09:24 -06003162
3163 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl);
3164 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
3165 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Alex Williamsonde0c5482013-08-08 14:10:13 -06003166 /*
3167 * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003168 * this to 2ms to ensure that we meet the minimum requirement.
Alex Williamsonde0c5482013-08-08 14:10:13 -06003169 */
3170 msleep(2);
Alex Williamson64e86742013-08-08 14:09:24 -06003171
3172 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
3173 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Alex Williamsonde0c5482013-08-08 14:10:13 -06003174
3175 /*
3176 * Trhfa for conventional PCI is 2^25 clock cycles.
3177 * Assuming a minimum 33MHz clock this results in a 1s
3178 * delay before we can consider subordinate devices to
3179 * be re-initialized. PCIe has some ways to shorten this,
3180 * but we don't make use of them yet.
3181 */
3182 ssleep(1);
Alex Williamson64e86742013-08-08 14:09:24 -06003183}
3184EXPORT_SYMBOL_GPL(pci_reset_bridge_secondary_bus);
3185
3186static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
3187{
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003188 struct pci_dev *pdev;
3189
Alex Williamson408f4502015-01-15 18:16:04 -06003190 if (pci_is_root_bus(dev->bus) || dev->subordinate ||
3191 !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003192 return -ENOTTY;
3193
3194 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
3195 if (pdev != dev)
3196 return -ENOTTY;
3197
3198 if (probe)
3199 return 0;
3200
Alex Williamson64e86742013-08-08 14:09:24 -06003201 pci_reset_bridge_secondary_bus(dev->bus->self);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003202
3203 return 0;
3204}
3205
Alex Williamson608c3882013-08-08 14:09:43 -06003206static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, int probe)
3207{
3208 int rc = -ENOTTY;
3209
3210 if (!hotplug || !try_module_get(hotplug->ops->owner))
3211 return rc;
3212
3213 if (hotplug->ops->reset_slot)
3214 rc = hotplug->ops->reset_slot(hotplug, probe);
3215
3216 module_put(hotplug->ops->owner);
3217
3218 return rc;
3219}
3220
3221static int pci_dev_reset_slot_function(struct pci_dev *dev, int probe)
3222{
3223 struct pci_dev *pdev;
3224
Alex Williamson408f4502015-01-15 18:16:04 -06003225 if (dev->subordinate || !dev->slot ||
3226 dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Alex Williamson608c3882013-08-08 14:09:43 -06003227 return -ENOTTY;
3228
3229 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
3230 if (pdev != dev && pdev->slot == dev->slot)
3231 return -ENOTTY;
3232
3233 return pci_reset_hotplug_slot(dev->slot->hotplug, probe);
3234}
3235
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003236static int __pci_dev_reset(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003237{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003238 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003239
Yu Zhao8c1c6992009-06-13 15:52:13 +08003240 might_sleep();
Sheng Yang8dd7f802008-10-21 17:38:25 +08003241
Dexuan Cuib9c3b262009-12-07 13:03:21 +08003242 rc = pci_dev_specific_reset(dev, probe);
3243 if (rc != -ENOTTY)
3244 goto done;
3245
Yu Zhao8c1c6992009-06-13 15:52:13 +08003246 rc = pcie_flr(dev, probe);
3247 if (rc != -ENOTTY)
3248 goto done;
3249
3250 rc = pci_af_flr(dev, probe);
Yu Zhaof85876b2009-06-13 15:52:14 +08003251 if (rc != -ENOTTY)
3252 goto done;
3253
3254 rc = pci_pm_reset(dev, probe);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003255 if (rc != -ENOTTY)
3256 goto done;
3257
Alex Williamson608c3882013-08-08 14:09:43 -06003258 rc = pci_dev_reset_slot_function(dev, probe);
3259 if (rc != -ENOTTY)
3260 goto done;
3261
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003262 rc = pci_parent_bus_reset(dev, probe);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003263done:
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003264 return rc;
3265}
3266
Alex Williamson77cb9852013-08-08 14:09:49 -06003267static void pci_dev_lock(struct pci_dev *dev)
3268{
3269 pci_cfg_access_lock(dev);
3270 /* block PM suspend, driver probe, etc. */
3271 device_lock(&dev->dev);
3272}
3273
Alex Williamson61cf16d2013-12-16 15:14:31 -07003274/* Return 1 on successful lock, 0 on contention */
3275static int pci_dev_trylock(struct pci_dev *dev)
3276{
3277 if (pci_cfg_access_trylock(dev)) {
3278 if (device_trylock(&dev->dev))
3279 return 1;
3280 pci_cfg_access_unlock(dev);
3281 }
3282
3283 return 0;
3284}
3285
Alex Williamson77cb9852013-08-08 14:09:49 -06003286static void pci_dev_unlock(struct pci_dev *dev)
3287{
3288 device_unlock(&dev->dev);
3289 pci_cfg_access_unlock(dev);
3290}
3291
3292static void pci_dev_save_and_disable(struct pci_dev *dev)
3293{
Alex Williamsona6cbaad2013-08-08 14:10:02 -06003294 /*
3295 * Wake-up device prior to save. PM registers default to D0 after
3296 * reset and a simple register restore doesn't reliably return
3297 * to a non-D0 state anyway.
3298 */
3299 pci_set_power_state(dev, PCI_D0);
3300
Alex Williamson77cb9852013-08-08 14:09:49 -06003301 pci_save_state(dev);
3302 /*
3303 * Disable the device by clearing the Command register, except for
3304 * INTx-disable which is set. This not only disables MMIO and I/O port
3305 * BARs, but also prevents the device from being Bus Master, preventing
3306 * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3
3307 * compliant devices, INTx-disable prevents legacy interrupts.
3308 */
3309 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
3310}
3311
3312static void pci_dev_restore(struct pci_dev *dev)
3313{
3314 pci_restore_state(dev);
3315}
3316
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003317static int pci_dev_reset(struct pci_dev *dev, int probe)
3318{
3319 int rc;
3320
Alex Williamson77cb9852013-08-08 14:09:49 -06003321 if (!probe)
3322 pci_dev_lock(dev);
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003323
3324 rc = __pci_dev_reset(dev, probe);
3325
Alex Williamson77cb9852013-08-08 14:09:49 -06003326 if (!probe)
3327 pci_dev_unlock(dev);
3328
Yu Zhao8c1c6992009-06-13 15:52:13 +08003329 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003330}
Sheng Yang8dd7f802008-10-21 17:38:25 +08003331/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08003332 * __pci_reset_function - reset a PCI device function
3333 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08003334 *
3335 * Some devices allow an individual function to be reset without affecting
3336 * other functions in the same device. The PCI device must be responsive
3337 * to PCI config space in order to use this function.
3338 *
3339 * The device function is presumed to be unused when this function is called.
3340 * Resetting the device will make the contents of PCI configuration space
3341 * random, so any caller of this must be prepared to reinitialise the
3342 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
3343 * etc.
3344 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08003345 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08003346 * device doesn't support resetting a single function.
3347 */
Yu Zhao8c1c6992009-06-13 15:52:13 +08003348int __pci_reset_function(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003349{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003350 return pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003351}
Yu Zhao8c1c6992009-06-13 15:52:13 +08003352EXPORT_SYMBOL_GPL(__pci_reset_function);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003353
3354/**
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05003355 * __pci_reset_function_locked - reset a PCI device function while holding
3356 * the @dev mutex lock.
3357 * @dev: PCI device to reset
3358 *
3359 * Some devices allow an individual function to be reset without affecting
3360 * other functions in the same device. The PCI device must be responsive
3361 * to PCI config space in order to use this function.
3362 *
3363 * The device function is presumed to be unused and the caller is holding
3364 * the device mutex lock when this function is called.
3365 * Resetting the device will make the contents of PCI configuration space
3366 * random, so any caller of this must be prepared to reinitialise the
3367 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
3368 * etc.
3369 *
3370 * Returns 0 if the device function was successfully reset or negative if the
3371 * device doesn't support resetting a single function.
3372 */
3373int __pci_reset_function_locked(struct pci_dev *dev)
3374{
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003375 return __pci_dev_reset(dev, 0);
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05003376}
3377EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
3378
3379/**
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03003380 * pci_probe_reset_function - check whether the device can be safely reset
3381 * @dev: PCI device to reset
3382 *
3383 * Some devices allow an individual function to be reset without affecting
3384 * other functions in the same device. The PCI device must be responsive
3385 * to PCI config space in order to use this function.
3386 *
3387 * Returns 0 if the device function can be reset or negative if the
3388 * device doesn't support resetting a single function.
3389 */
3390int pci_probe_reset_function(struct pci_dev *dev)
3391{
3392 return pci_dev_reset(dev, 1);
3393}
3394
3395/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08003396 * pci_reset_function - quiesce and reset a PCI device function
3397 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08003398 *
3399 * Some devices allow an individual function to be reset without affecting
3400 * other functions in the same device. The PCI device must be responsive
3401 * to PCI config space in order to use this function.
3402 *
3403 * This function does not just reset the PCI portion of a device, but
3404 * clears all the state associated with the device. This function differs
Yu Zhao8c1c6992009-06-13 15:52:13 +08003405 * from __pci_reset_function in that it saves and restores device state
Sheng Yang8dd7f802008-10-21 17:38:25 +08003406 * over the reset.
3407 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08003408 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08003409 * device doesn't support resetting a single function.
3410 */
3411int pci_reset_function(struct pci_dev *dev)
3412{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003413 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003414
Yu Zhao8c1c6992009-06-13 15:52:13 +08003415 rc = pci_dev_reset(dev, 1);
3416 if (rc)
3417 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003418
Alex Williamson77cb9852013-08-08 14:09:49 -06003419 pci_dev_save_and_disable(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003420
Yu Zhao8c1c6992009-06-13 15:52:13 +08003421 rc = pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003422
Alex Williamson77cb9852013-08-08 14:09:49 -06003423 pci_dev_restore(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003424
Yu Zhao8c1c6992009-06-13 15:52:13 +08003425 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003426}
3427EXPORT_SYMBOL_GPL(pci_reset_function);
3428
Alex Williamson61cf16d2013-12-16 15:14:31 -07003429/**
3430 * pci_try_reset_function - quiesce and reset a PCI device function
3431 * @dev: PCI device to reset
3432 *
3433 * Same as above, except return -EAGAIN if unable to lock device.
3434 */
3435int pci_try_reset_function(struct pci_dev *dev)
3436{
3437 int rc;
3438
3439 rc = pci_dev_reset(dev, 1);
3440 if (rc)
3441 return rc;
3442
3443 pci_dev_save_and_disable(dev);
3444
3445 if (pci_dev_trylock(dev)) {
3446 rc = __pci_dev_reset(dev, 0);
3447 pci_dev_unlock(dev);
3448 } else
3449 rc = -EAGAIN;
3450
3451 pci_dev_restore(dev);
3452
3453 return rc;
3454}
3455EXPORT_SYMBOL_GPL(pci_try_reset_function);
3456
Alex Williamson408f4502015-01-15 18:16:04 -06003457/* Do any devices on or below this bus prevent a bus reset? */
3458static bool pci_bus_resetable(struct pci_bus *bus)
3459{
3460 struct pci_dev *dev;
3461
3462 list_for_each_entry(dev, &bus->devices, bus_list) {
3463 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
3464 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
3465 return false;
3466 }
3467
3468 return true;
3469}
3470
Alex Williamson090a3c52013-08-08 14:09:55 -06003471/* Lock devices from the top of the tree down */
3472static void pci_bus_lock(struct pci_bus *bus)
3473{
3474 struct pci_dev *dev;
3475
3476 list_for_each_entry(dev, &bus->devices, bus_list) {
3477 pci_dev_lock(dev);
3478 if (dev->subordinate)
3479 pci_bus_lock(dev->subordinate);
3480 }
3481}
3482
3483/* Unlock devices from the bottom of the tree up */
3484static void pci_bus_unlock(struct pci_bus *bus)
3485{
3486 struct pci_dev *dev;
3487
3488 list_for_each_entry(dev, &bus->devices, bus_list) {
3489 if (dev->subordinate)
3490 pci_bus_unlock(dev->subordinate);
3491 pci_dev_unlock(dev);
3492 }
3493}
3494
Alex Williamson61cf16d2013-12-16 15:14:31 -07003495/* Return 1 on successful lock, 0 on contention */
3496static int pci_bus_trylock(struct pci_bus *bus)
3497{
3498 struct pci_dev *dev;
3499
3500 list_for_each_entry(dev, &bus->devices, bus_list) {
3501 if (!pci_dev_trylock(dev))
3502 goto unlock;
3503 if (dev->subordinate) {
3504 if (!pci_bus_trylock(dev->subordinate)) {
3505 pci_dev_unlock(dev);
3506 goto unlock;
3507 }
3508 }
3509 }
3510 return 1;
3511
3512unlock:
3513 list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) {
3514 if (dev->subordinate)
3515 pci_bus_unlock(dev->subordinate);
3516 pci_dev_unlock(dev);
3517 }
3518 return 0;
3519}
3520
Alex Williamson408f4502015-01-15 18:16:04 -06003521/* Do any devices on or below this slot prevent a bus reset? */
3522static bool pci_slot_resetable(struct pci_slot *slot)
3523{
3524 struct pci_dev *dev;
3525
3526 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
3527 if (!dev->slot || dev->slot != slot)
3528 continue;
3529 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
3530 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
3531 return false;
3532 }
3533
3534 return true;
3535}
3536
Alex Williamson090a3c52013-08-08 14:09:55 -06003537/* Lock devices from the top of the tree down */
3538static void pci_slot_lock(struct pci_slot *slot)
3539{
3540 struct pci_dev *dev;
3541
3542 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
3543 if (!dev->slot || dev->slot != slot)
3544 continue;
3545 pci_dev_lock(dev);
3546 if (dev->subordinate)
3547 pci_bus_lock(dev->subordinate);
3548 }
3549}
3550
3551/* Unlock devices from the bottom of the tree up */
3552static void pci_slot_unlock(struct pci_slot *slot)
3553{
3554 struct pci_dev *dev;
3555
3556 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
3557 if (!dev->slot || dev->slot != slot)
3558 continue;
3559 if (dev->subordinate)
3560 pci_bus_unlock(dev->subordinate);
3561 pci_dev_unlock(dev);
3562 }
3563}
3564
Alex Williamson61cf16d2013-12-16 15:14:31 -07003565/* Return 1 on successful lock, 0 on contention */
3566static int pci_slot_trylock(struct pci_slot *slot)
3567{
3568 struct pci_dev *dev;
3569
3570 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
3571 if (!dev->slot || dev->slot != slot)
3572 continue;
3573 if (!pci_dev_trylock(dev))
3574 goto unlock;
3575 if (dev->subordinate) {
3576 if (!pci_bus_trylock(dev->subordinate)) {
3577 pci_dev_unlock(dev);
3578 goto unlock;
3579 }
3580 }
3581 }
3582 return 1;
3583
3584unlock:
3585 list_for_each_entry_continue_reverse(dev,
3586 &slot->bus->devices, bus_list) {
3587 if (!dev->slot || dev->slot != slot)
3588 continue;
3589 if (dev->subordinate)
3590 pci_bus_unlock(dev->subordinate);
3591 pci_dev_unlock(dev);
3592 }
3593 return 0;
3594}
3595
Alex Williamson090a3c52013-08-08 14:09:55 -06003596/* Save and disable devices from the top of the tree down */
3597static void pci_bus_save_and_disable(struct pci_bus *bus)
3598{
3599 struct pci_dev *dev;
3600
3601 list_for_each_entry(dev, &bus->devices, bus_list) {
3602 pci_dev_save_and_disable(dev);
3603 if (dev->subordinate)
3604 pci_bus_save_and_disable(dev->subordinate);
3605 }
3606}
3607
3608/*
3609 * Restore devices from top of the tree down - parent bridges need to be
3610 * restored before we can get to subordinate devices.
3611 */
3612static void pci_bus_restore(struct pci_bus *bus)
3613{
3614 struct pci_dev *dev;
3615
3616 list_for_each_entry(dev, &bus->devices, bus_list) {
3617 pci_dev_restore(dev);
3618 if (dev->subordinate)
3619 pci_bus_restore(dev->subordinate);
3620 }
3621}
3622
3623/* Save and disable devices from the top of the tree down */
3624static void pci_slot_save_and_disable(struct pci_slot *slot)
3625{
3626 struct pci_dev *dev;
3627
3628 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
3629 if (!dev->slot || dev->slot != slot)
3630 continue;
3631 pci_dev_save_and_disable(dev);
3632 if (dev->subordinate)
3633 pci_bus_save_and_disable(dev->subordinate);
3634 }
3635}
3636
3637/*
3638 * Restore devices from top of the tree down - parent bridges need to be
3639 * restored before we can get to subordinate devices.
3640 */
3641static void pci_slot_restore(struct pci_slot *slot)
3642{
3643 struct pci_dev *dev;
3644
3645 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
3646 if (!dev->slot || dev->slot != slot)
3647 continue;
3648 pci_dev_restore(dev);
3649 if (dev->subordinate)
3650 pci_bus_restore(dev->subordinate);
3651 }
3652}
3653
3654static int pci_slot_reset(struct pci_slot *slot, int probe)
3655{
3656 int rc;
3657
Alex Williamson408f4502015-01-15 18:16:04 -06003658 if (!slot || !pci_slot_resetable(slot))
Alex Williamson090a3c52013-08-08 14:09:55 -06003659 return -ENOTTY;
3660
3661 if (!probe)
3662 pci_slot_lock(slot);
3663
3664 might_sleep();
3665
3666 rc = pci_reset_hotplug_slot(slot->hotplug, probe);
3667
3668 if (!probe)
3669 pci_slot_unlock(slot);
3670
3671 return rc;
3672}
3673
3674/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06003675 * pci_probe_reset_slot - probe whether a PCI slot can be reset
3676 * @slot: PCI slot to probe
3677 *
3678 * Return 0 if slot can be reset, negative if a slot reset is not supported.
3679 */
3680int pci_probe_reset_slot(struct pci_slot *slot)
3681{
3682 return pci_slot_reset(slot, 1);
3683}
3684EXPORT_SYMBOL_GPL(pci_probe_reset_slot);
3685
3686/**
Alex Williamson090a3c52013-08-08 14:09:55 -06003687 * pci_reset_slot - reset a PCI slot
3688 * @slot: PCI slot to reset
3689 *
3690 * A PCI bus may host multiple slots, each slot may support a reset mechanism
3691 * independent of other slots. For instance, some slots may support slot power
3692 * control. In the case of a 1:1 bus to slot architecture, this function may
3693 * wrap the bus reset to avoid spurious slot related events such as hotplug.
3694 * Generally a slot reset should be attempted before a bus reset. All of the
3695 * function of the slot and any subordinate buses behind the slot are reset
3696 * through this function. PCI config space of all devices in the slot and
3697 * behind the slot is saved before and restored after reset.
3698 *
3699 * Return 0 on success, non-zero on error.
3700 */
3701int pci_reset_slot(struct pci_slot *slot)
3702{
3703 int rc;
3704
3705 rc = pci_slot_reset(slot, 1);
3706 if (rc)
3707 return rc;
3708
3709 pci_slot_save_and_disable(slot);
3710
3711 rc = pci_slot_reset(slot, 0);
3712
3713 pci_slot_restore(slot);
3714
3715 return rc;
3716}
3717EXPORT_SYMBOL_GPL(pci_reset_slot);
3718
Alex Williamson61cf16d2013-12-16 15:14:31 -07003719/**
3720 * pci_try_reset_slot - Try to reset a PCI slot
3721 * @slot: PCI slot to reset
3722 *
3723 * Same as above except return -EAGAIN if the slot cannot be locked
3724 */
3725int pci_try_reset_slot(struct pci_slot *slot)
3726{
3727 int rc;
3728
3729 rc = pci_slot_reset(slot, 1);
3730 if (rc)
3731 return rc;
3732
3733 pci_slot_save_and_disable(slot);
3734
3735 if (pci_slot_trylock(slot)) {
3736 might_sleep();
3737 rc = pci_reset_hotplug_slot(slot->hotplug, 0);
3738 pci_slot_unlock(slot);
3739 } else
3740 rc = -EAGAIN;
3741
3742 pci_slot_restore(slot);
3743
3744 return rc;
3745}
3746EXPORT_SYMBOL_GPL(pci_try_reset_slot);
3747
Alex Williamson090a3c52013-08-08 14:09:55 -06003748static int pci_bus_reset(struct pci_bus *bus, int probe)
3749{
Alex Williamson408f4502015-01-15 18:16:04 -06003750 if (!bus->self || !pci_bus_resetable(bus))
Alex Williamson090a3c52013-08-08 14:09:55 -06003751 return -ENOTTY;
3752
3753 if (probe)
3754 return 0;
3755
3756 pci_bus_lock(bus);
3757
3758 might_sleep();
3759
3760 pci_reset_bridge_secondary_bus(bus->self);
3761
3762 pci_bus_unlock(bus);
3763
3764 return 0;
3765}
3766
3767/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06003768 * pci_probe_reset_bus - probe whether a PCI bus can be reset
3769 * @bus: PCI bus to probe
3770 *
3771 * Return 0 if bus can be reset, negative if a bus reset is not supported.
3772 */
3773int pci_probe_reset_bus(struct pci_bus *bus)
3774{
3775 return pci_bus_reset(bus, 1);
3776}
3777EXPORT_SYMBOL_GPL(pci_probe_reset_bus);
3778
3779/**
Alex Williamson090a3c52013-08-08 14:09:55 -06003780 * pci_reset_bus - reset a PCI bus
3781 * @bus: top level PCI bus to reset
3782 *
3783 * Do a bus reset on the given bus and any subordinate buses, saving
3784 * and restoring state of all devices.
3785 *
3786 * Return 0 on success, non-zero on error.
3787 */
3788int pci_reset_bus(struct pci_bus *bus)
3789{
3790 int rc;
3791
3792 rc = pci_bus_reset(bus, 1);
3793 if (rc)
3794 return rc;
3795
3796 pci_bus_save_and_disable(bus);
3797
3798 rc = pci_bus_reset(bus, 0);
3799
3800 pci_bus_restore(bus);
3801
3802 return rc;
3803}
3804EXPORT_SYMBOL_GPL(pci_reset_bus);
3805
Sheng Yang8dd7f802008-10-21 17:38:25 +08003806/**
Alex Williamson61cf16d2013-12-16 15:14:31 -07003807 * pci_try_reset_bus - Try to reset a PCI bus
3808 * @bus: top level PCI bus to reset
3809 *
3810 * Same as above except return -EAGAIN if the bus cannot be locked
3811 */
3812int pci_try_reset_bus(struct pci_bus *bus)
3813{
3814 int rc;
3815
3816 rc = pci_bus_reset(bus, 1);
3817 if (rc)
3818 return rc;
3819
3820 pci_bus_save_and_disable(bus);
3821
3822 if (pci_bus_trylock(bus)) {
3823 might_sleep();
3824 pci_reset_bridge_secondary_bus(bus->self);
3825 pci_bus_unlock(bus);
3826 } else
3827 rc = -EAGAIN;
3828
3829 pci_bus_restore(bus);
3830
3831 return rc;
3832}
3833EXPORT_SYMBOL_GPL(pci_try_reset_bus);
3834
3835/**
Peter Orubad556ad42007-05-15 13:59:13 +02003836 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
3837 * @dev: PCI device to query
3838 *
3839 * Returns mmrbc: maximum designed memory read count in bytes
3840 * or appropriate error value.
3841 */
3842int pcix_get_max_mmrbc(struct pci_dev *dev)
3843{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003844 int cap;
Peter Orubad556ad42007-05-15 13:59:13 +02003845 u32 stat;
3846
3847 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3848 if (!cap)
3849 return -EINVAL;
3850
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003851 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
Peter Orubad556ad42007-05-15 13:59:13 +02003852 return -EINVAL;
3853
Dean Nelson25daeb52010-03-09 22:26:40 -05003854 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
Peter Orubad556ad42007-05-15 13:59:13 +02003855}
3856EXPORT_SYMBOL(pcix_get_max_mmrbc);
3857
3858/**
3859 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
3860 * @dev: PCI device to query
3861 *
3862 * Returns mmrbc: maximum memory read count in bytes
3863 * or appropriate error value.
3864 */
3865int pcix_get_mmrbc(struct pci_dev *dev)
3866{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003867 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05003868 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02003869
3870 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3871 if (!cap)
3872 return -EINVAL;
3873
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003874 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
3875 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003876
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003877 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
Peter Orubad556ad42007-05-15 13:59:13 +02003878}
3879EXPORT_SYMBOL(pcix_get_mmrbc);
3880
3881/**
3882 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
3883 * @dev: PCI device to query
3884 * @mmrbc: maximum memory read count in bytes
3885 * valid values are 512, 1024, 2048, 4096
3886 *
3887 * If possible sets maximum memory read byte count, some bridges have erratas
3888 * that prevent this.
3889 */
3890int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
3891{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003892 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05003893 u32 stat, v, o;
3894 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02003895
vignesh babu229f5af2007-08-13 18:23:14 +05303896 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003897 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003898
3899 v = ffs(mmrbc) - 10;
3900
3901 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3902 if (!cap)
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003903 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003904
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003905 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
3906 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003907
3908 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
3909 return -E2BIG;
3910
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003911 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
3912 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003913
3914 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
3915 if (o != v) {
Bjorn Helgaas809a3bf2012-06-20 16:41:16 -06003916 if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
Peter Orubad556ad42007-05-15 13:59:13 +02003917 return -EIO;
3918
3919 cmd &= ~PCI_X_CMD_MAX_READ;
3920 cmd |= v << 2;
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003921 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
3922 return -EIO;
Peter Orubad556ad42007-05-15 13:59:13 +02003923 }
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003924 return 0;
Peter Orubad556ad42007-05-15 13:59:13 +02003925}
3926EXPORT_SYMBOL(pcix_set_mmrbc);
3927
3928/**
3929 * pcie_get_readrq - get PCI Express read request size
3930 * @dev: PCI device to query
3931 *
3932 * Returns maximum memory read request in bytes
3933 * or appropriate error value.
3934 */
3935int pcie_get_readrq(struct pci_dev *dev)
3936{
Peter Orubad556ad42007-05-15 13:59:13 +02003937 u16 ctl;
3938
Jiang Liu59875ae2012-07-24 17:20:06 +08003939 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Peter Orubad556ad42007-05-15 13:59:13 +02003940
Jiang Liu59875ae2012-07-24 17:20:06 +08003941 return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
Peter Orubad556ad42007-05-15 13:59:13 +02003942}
3943EXPORT_SYMBOL(pcie_get_readrq);
3944
3945/**
3946 * pcie_set_readrq - set PCI Express maximum memory read request
3947 * @dev: PCI device to query
Randy Dunlap42e61f42007-07-23 21:42:11 -07003948 * @rq: maximum memory read count in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02003949 * valid values are 128, 256, 512, 1024, 2048, 4096
3950 *
Jon Masonc9b378c2011-06-28 18:26:25 -05003951 * If possible sets maximum memory read request in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02003952 */
3953int pcie_set_readrq(struct pci_dev *dev, int rq)
3954{
Jiang Liu59875ae2012-07-24 17:20:06 +08003955 u16 v;
Peter Orubad556ad42007-05-15 13:59:13 +02003956
vignesh babu229f5af2007-08-13 18:23:14 +05303957 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
Jiang Liu59875ae2012-07-24 17:20:06 +08003958 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003959
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05003960 /*
3961 * If using the "performance" PCIe config, we clamp the
3962 * read rq size to the max packet size to prevent the
3963 * host bridge generating requests larger than we can
3964 * cope with
3965 */
3966 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
3967 int mps = pcie_get_mps(dev);
3968
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05003969 if (mps < rq)
3970 rq = mps;
3971 }
3972
3973 v = (ffs(rq) - 8) << 12;
Peter Orubad556ad42007-05-15 13:59:13 +02003974
Jiang Liu59875ae2012-07-24 17:20:06 +08003975 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
3976 PCI_EXP_DEVCTL_READRQ, v);
Peter Orubad556ad42007-05-15 13:59:13 +02003977}
3978EXPORT_SYMBOL(pcie_set_readrq);
3979
3980/**
Jon Masonb03e7492011-07-20 15:20:54 -05003981 * pcie_get_mps - get PCI Express maximum payload size
3982 * @dev: PCI device to query
3983 *
3984 * Returns maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05003985 */
3986int pcie_get_mps(struct pci_dev *dev)
3987{
Jon Masonb03e7492011-07-20 15:20:54 -05003988 u16 ctl;
3989
Jiang Liu59875ae2012-07-24 17:20:06 +08003990 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Jon Masonb03e7492011-07-20 15:20:54 -05003991
Jiang Liu59875ae2012-07-24 17:20:06 +08003992 return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
Jon Masonb03e7492011-07-20 15:20:54 -05003993}
Yijing Wangf1c66c42013-09-24 12:08:06 -06003994EXPORT_SYMBOL(pcie_get_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05003995
3996/**
3997 * pcie_set_mps - set PCI Express maximum payload size
3998 * @dev: PCI device to query
Randy Dunlap47c08f32011-08-20 11:49:43 -07003999 * @mps: maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05004000 * valid values are 128, 256, 512, 1024, 2048, 4096
4001 *
4002 * If possible sets maximum payload size
4003 */
4004int pcie_set_mps(struct pci_dev *dev, int mps)
4005{
Jiang Liu59875ae2012-07-24 17:20:06 +08004006 u16 v;
Jon Masonb03e7492011-07-20 15:20:54 -05004007
4008 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
Jiang Liu59875ae2012-07-24 17:20:06 +08004009 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05004010
4011 v = ffs(mps) - 8;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07004012 if (v > dev->pcie_mpss)
Jiang Liu59875ae2012-07-24 17:20:06 +08004013 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05004014 v <<= 5;
4015
Jiang Liu59875ae2012-07-24 17:20:06 +08004016 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
4017 PCI_EXP_DEVCTL_PAYLOAD, v);
Jon Masonb03e7492011-07-20 15:20:54 -05004018}
Yijing Wangf1c66c42013-09-24 12:08:06 -06004019EXPORT_SYMBOL(pcie_set_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05004020
4021/**
Jacob Keller81377c82013-07-31 06:53:26 +00004022 * pcie_get_minimum_link - determine minimum link settings of a PCI device
4023 * @dev: PCI device to query
4024 * @speed: storage for minimum speed
4025 * @width: storage for minimum width
4026 *
4027 * This function will walk up the PCI device chain and determine the minimum
4028 * link width and speed of the device.
4029 */
4030int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
4031 enum pcie_link_width *width)
4032{
4033 int ret;
4034
4035 *speed = PCI_SPEED_UNKNOWN;
4036 *width = PCIE_LNK_WIDTH_UNKNOWN;
4037
4038 while (dev) {
4039 u16 lnksta;
4040 enum pci_bus_speed next_speed;
4041 enum pcie_link_width next_width;
4042
4043 ret = pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);
4044 if (ret)
4045 return ret;
4046
4047 next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
4048 next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
4049 PCI_EXP_LNKSTA_NLW_SHIFT;
4050
4051 if (next_speed < *speed)
4052 *speed = next_speed;
4053
4054 if (next_width < *width)
4055 *width = next_width;
4056
4057 dev = dev->bus->self;
4058 }
4059
4060 return 0;
4061}
4062EXPORT_SYMBOL(pcie_get_minimum_link);
4063
4064/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09004065 * pci_select_bars - Make BAR mask from the type of resource
Randy Dunlapf95d8822007-02-10 14:41:56 -08004066 * @dev: the PCI device for which BAR mask is made
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09004067 * @flags: resource type mask to be selected
4068 *
4069 * This helper routine makes bar mask from the type of resource.
4070 */
4071int pci_select_bars(struct pci_dev *dev, unsigned long flags)
4072{
4073 int i, bars = 0;
4074 for (i = 0; i < PCI_NUM_RESOURCES; i++)
4075 if (pci_resource_flags(dev, i) & flags)
4076 bars |= (1 << i);
4077 return bars;
4078}
4079
Yu Zhao613e7ed2008-11-22 02:41:27 +08004080/**
4081 * pci_resource_bar - get position of the BAR associated with a resource
4082 * @dev: the PCI device
4083 * @resno: the resource number
4084 * @type: the BAR type to be filled in
4085 *
4086 * Returns BAR position in config space, or 0 if the BAR is invalid.
4087 */
4088int pci_resource_bar(struct pci_dev *dev, int resno, enum pci_bar_type *type)
4089{
Yu Zhaod1b054d2009-03-20 11:25:11 +08004090 int reg;
4091
Yu Zhao613e7ed2008-11-22 02:41:27 +08004092 if (resno < PCI_ROM_RESOURCE) {
4093 *type = pci_bar_unknown;
4094 return PCI_BASE_ADDRESS_0 + 4 * resno;
4095 } else if (resno == PCI_ROM_RESOURCE) {
4096 *type = pci_bar_mem32;
4097 return dev->rom_base_reg;
Yu Zhaod1b054d2009-03-20 11:25:11 +08004098 } else if (resno < PCI_BRIDGE_RESOURCES) {
4099 /* device specific resource */
4100 reg = pci_iov_resource_bar(dev, resno, type);
4101 if (reg)
4102 return reg;
Yu Zhao613e7ed2008-11-22 02:41:27 +08004103 }
4104
Bjorn Helgaas865df572009-11-04 10:32:57 -07004105 dev_err(&dev->dev, "BAR %d: invalid resource\n", resno);
Yu Zhao613e7ed2008-11-22 02:41:27 +08004106 return 0;
4107}
4108
Mike Travis95a8b6e2010-02-02 14:38:13 -08004109/* Some architectures require additional programming to enable VGA */
4110static arch_set_vga_state_t arch_set_vga_state;
4111
4112void __init pci_register_set_vga_state(arch_set_vga_state_t func)
4113{
4114 arch_set_vga_state = func; /* NULL disables */
4115}
4116
4117static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10004118 unsigned int command_bits, u32 flags)
Mike Travis95a8b6e2010-02-02 14:38:13 -08004119{
4120 if (arch_set_vga_state)
4121 return arch_set_vga_state(dev, decode, command_bits,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10004122 flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08004123 return 0;
4124}
4125
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004126/**
4127 * pci_set_vga_state - set VGA decode state on device and parents if requested
Randy Dunlap19eea632009-09-17 15:28:22 -07004128 * @dev: the PCI device
4129 * @decode: true = enable decoding, false = disable decoding
4130 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
Randy Dunlap3f37d622011-05-25 19:21:25 -07004131 * @flags: traverse ancestors and change bridges
Dave Airlie3448a192010-06-01 15:32:24 +10004132 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004133 */
4134int pci_set_vga_state(struct pci_dev *dev, bool decode,
Dave Airlie3448a192010-06-01 15:32:24 +10004135 unsigned int command_bits, u32 flags)
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004136{
4137 struct pci_bus *bus;
4138 struct pci_dev *bridge;
4139 u16 cmd;
Mike Travis95a8b6e2010-02-02 14:38:13 -08004140 int rc;
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004141
Bjorn Helgaasd3f891a2014-04-05 15:14:22 -06004142 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004143
Mike Travis95a8b6e2010-02-02 14:38:13 -08004144 /* ARCH specific VGA enables */
Dave Airlie3448a192010-06-01 15:32:24 +10004145 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08004146 if (rc)
4147 return rc;
4148
Dave Airlie3448a192010-06-01 15:32:24 +10004149 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
4150 pci_read_config_word(dev, PCI_COMMAND, &cmd);
4151 if (decode == true)
4152 cmd |= command_bits;
4153 else
4154 cmd &= ~command_bits;
4155 pci_write_config_word(dev, PCI_COMMAND, cmd);
4156 }
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004157
Dave Airlie3448a192010-06-01 15:32:24 +10004158 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004159 return 0;
4160
4161 bus = dev->bus;
4162 while (bus) {
4163 bridge = bus->self;
4164 if (bridge) {
4165 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
4166 &cmd);
4167 if (decode == true)
4168 cmd |= PCI_BRIDGE_CTL_VGA;
4169 else
4170 cmd &= ~PCI_BRIDGE_CTL_VGA;
4171 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
4172 cmd);
4173 }
4174 bus = bus->parent;
4175 }
4176 return 0;
4177}
4178
Rafael J. Wysocki8496e852013-12-01 02:34:37 +01004179bool pci_device_is_present(struct pci_dev *pdev)
4180{
4181 u32 v;
4182
4183 return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0);
4184}
4185EXPORT_SYMBOL_GPL(pci_device_is_present);
4186
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004187#define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
4188static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
Thomas Gleixnere9d1e492009-11-06 22:41:23 +00004189static DEFINE_SPINLOCK(resource_alignment_lock);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004190
4191/**
4192 * pci_specified_resource_alignment - get resource alignment specified by user.
4193 * @dev: the PCI device to get
4194 *
4195 * RETURNS: Resource alignment if it is specified.
4196 * Zero if it is not specified.
4197 */
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06004198static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004199{
4200 int seg, bus, slot, func, align_order, count;
4201 resource_size_t align = 0;
4202 char *p;
4203
4204 spin_lock(&resource_alignment_lock);
4205 p = resource_alignment_param;
4206 while (*p) {
4207 count = 0;
4208 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
4209 p[count] == '@') {
4210 p += count + 1;
4211 } else {
4212 align_order = -1;
4213 }
4214 if (sscanf(p, "%x:%x:%x.%x%n",
4215 &seg, &bus, &slot, &func, &count) != 4) {
4216 seg = 0;
4217 if (sscanf(p, "%x:%x.%x%n",
4218 &bus, &slot, &func, &count) != 3) {
4219 /* Invalid format */
4220 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
4221 p);
4222 break;
4223 }
4224 }
4225 p += count;
4226 if (seg == pci_domain_nr(dev->bus) &&
4227 bus == dev->bus->number &&
4228 slot == PCI_SLOT(dev->devfn) &&
4229 func == PCI_FUNC(dev->devfn)) {
4230 if (align_order == -1) {
4231 align = PAGE_SIZE;
4232 } else {
4233 align = 1 << align_order;
4234 }
4235 /* Found */
4236 break;
4237 }
4238 if (*p != ';' && *p != ',') {
4239 /* End of param or invalid format */
4240 break;
4241 }
4242 p++;
4243 }
4244 spin_unlock(&resource_alignment_lock);
4245 return align;
4246}
4247
Yinghai Lu2069ecf2012-02-15 21:40:31 -08004248/*
4249 * This function disables memory decoding and releases memory resources
4250 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
4251 * It also rounds up size to specified alignment.
4252 * Later on, the kernel will assign page-aligned memory resource back
4253 * to the device.
4254 */
4255void pci_reassigndev_resource_alignment(struct pci_dev *dev)
4256{
4257 int i;
4258 struct resource *r;
4259 resource_size_t align, size;
4260 u16 command;
4261
Yinghai Lu10c463a2012-03-18 22:46:26 -07004262 /* check if specified PCI is target device to reassign */
4263 align = pci_specified_resource_alignment(dev);
4264 if (!align)
Yinghai Lu2069ecf2012-02-15 21:40:31 -08004265 return;
4266
4267 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
4268 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
4269 dev_warn(&dev->dev,
4270 "Can't reassign resources to host bridge.\n");
4271 return;
4272 }
4273
4274 dev_info(&dev->dev,
4275 "Disabling memory decoding and releasing memory resources.\n");
4276 pci_read_config_word(dev, PCI_COMMAND, &command);
4277 command &= ~PCI_COMMAND_MEMORY;
4278 pci_write_config_word(dev, PCI_COMMAND, command);
4279
Yinghai Lu2069ecf2012-02-15 21:40:31 -08004280 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
4281 r = &dev->resource[i];
4282 if (!(r->flags & IORESOURCE_MEM))
4283 continue;
4284 size = resource_size(r);
4285 if (size < align) {
4286 size = align;
4287 dev_info(&dev->dev,
4288 "Rounding up size of resource #%d to %#llx.\n",
4289 i, (unsigned long long)size);
4290 }
4291 r->end = size - 1;
4292 r->start = 0;
4293 }
4294 /* Need to disable bridge's resource window,
4295 * to enable the kernel to reassign new resource
4296 * window later on.
4297 */
4298 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
4299 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
4300 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
4301 r = &dev->resource[i];
4302 if (!(r->flags & IORESOURCE_MEM))
4303 continue;
4304 r->end = resource_size(r) - 1;
4305 r->start = 0;
4306 }
4307 pci_disable_bridge_window(dev);
4308 }
4309}
4310
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06004311static ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004312{
4313 if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
4314 count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
4315 spin_lock(&resource_alignment_lock);
4316 strncpy(resource_alignment_param, buf, count);
4317 resource_alignment_param[count] = '\0';
4318 spin_unlock(&resource_alignment_lock);
4319 return count;
4320}
4321
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06004322static ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004323{
4324 size_t count;
4325 spin_lock(&resource_alignment_lock);
4326 count = snprintf(buf, size, "%s", resource_alignment_param);
4327 spin_unlock(&resource_alignment_lock);
4328 return count;
4329}
4330
4331static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
4332{
4333 return pci_get_resource_alignment_param(buf, PAGE_SIZE);
4334}
4335
4336static ssize_t pci_resource_alignment_store(struct bus_type *bus,
4337 const char *buf, size_t count)
4338{
4339 return pci_set_resource_alignment_param(buf, count);
4340}
4341
4342BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
4343 pci_resource_alignment_store);
4344
4345static int __init pci_resource_alignment_sysfs_init(void)
4346{
4347 return bus_create_file(&pci_bus_type,
4348 &bus_attr_resource_alignment);
4349}
4350
4351late_initcall(pci_resource_alignment_sysfs_init);
4352
Bill Pemberton15856ad2012-11-21 15:35:00 -05004353static void pci_no_domains(void)
Jeff Garzik32a2eea72007-10-11 16:57:27 -04004354{
4355#ifdef CONFIG_PCI_DOMAINS
4356 pci_domains_supported = 0;
4357#endif
4358}
4359
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07004360/**
Taku Izumi642c92d2012-10-30 15:26:18 +09004361 * pci_ext_cfg_avail - can we access extended PCI config space?
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07004362 *
4363 * Returns 1 if we can access PCI extended config space (offsets
4364 * greater than 0xff). This is the default implementation. Architecture
4365 * implementations can override this.
4366 */
Taku Izumi642c92d2012-10-30 15:26:18 +09004367int __weak pci_ext_cfg_avail(void)
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07004368{
4369 return 1;
4370}
4371
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11004372void __weak pci_fixup_cardbus(struct pci_bus *bus)
4373{
4374}
4375EXPORT_SYMBOL(pci_fixup_cardbus);
4376
Al Viroad04d312008-11-22 17:37:14 +00004377static int __init pci_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004378{
4379 while (str) {
4380 char *k = strchr(str, ',');
4381 if (k)
4382 *k++ = 0;
4383 if (*str && (str = pcibios_setup(str)) && *str) {
Matthew Wilcox309e57d2006-03-05 22:33:34 -07004384 if (!strcmp(str, "nomsi")) {
4385 pci_no_msi();
Randy Dunlap7f785762007-10-05 13:17:58 -07004386 } else if (!strcmp(str, "noaer")) {
4387 pci_no_aer();
Yinghai Lub55438f2012-02-23 19:23:30 -08004388 } else if (!strncmp(str, "realloc=", 8)) {
4389 pci_realloc_get_opt(str + 8);
Ram Paif483d392011-07-07 11:19:10 -07004390 } else if (!strncmp(str, "realloc", 7)) {
Yinghai Lub55438f2012-02-23 19:23:30 -08004391 pci_realloc_get_opt("on");
Jeff Garzik32a2eea72007-10-11 16:57:27 -04004392 } else if (!strcmp(str, "nodomains")) {
4393 pci_no_domains();
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01004394 } else if (!strncmp(str, "noari", 5)) {
4395 pcie_ari_disabled = true;
Atsushi Nemoto4516a612007-02-05 16:36:06 -08004396 } else if (!strncmp(str, "cbiosize=", 9)) {
4397 pci_cardbus_io_size = memparse(str + 9, &str);
4398 } else if (!strncmp(str, "cbmemsize=", 10)) {
4399 pci_cardbus_mem_size = memparse(str + 10, &str);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004400 } else if (!strncmp(str, "resource_alignment=", 19)) {
4401 pci_set_resource_alignment_param(str + 19,
4402 strlen(str + 19));
Andrew Patterson43c16402009-04-22 16:52:09 -06004403 } else if (!strncmp(str, "ecrc=", 5)) {
4404 pcie_ecrc_get_policy(str + 5);
Eric W. Biederman28760482009-09-09 14:09:24 -07004405 } else if (!strncmp(str, "hpiosize=", 9)) {
4406 pci_hotplug_io_size = memparse(str + 9, &str);
4407 } else if (!strncmp(str, "hpmemsize=", 10)) {
4408 pci_hotplug_mem_size = memparse(str + 10, &str);
Jon Mason5f39e672011-10-03 09:50:20 -05004409 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
4410 pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -05004411 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
4412 pcie_bus_config = PCIE_BUS_SAFE;
4413 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
4414 pcie_bus_config = PCIE_BUS_PERFORMANCE;
Jon Mason5f39e672011-10-03 09:50:20 -05004415 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
4416 pcie_bus_config = PCIE_BUS_PEER2PEER;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06004417 } else if (!strncmp(str, "pcie_scan_all", 13)) {
4418 pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
Matthew Wilcox309e57d2006-03-05 22:33:34 -07004419 } else {
4420 printk(KERN_ERR "PCI: Unknown option `%s'\n",
4421 str);
4422 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004423 }
4424 str = k;
4425 }
Andi Kleen0637a702006-09-26 10:52:41 +02004426 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004427}
Andi Kleen0637a702006-09-26 10:52:41 +02004428early_param("pci", pci_setup);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004429
Tejun Heo0b62e132007-07-27 14:43:35 +09004430EXPORT_SYMBOL(pci_reenable_device);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11004431EXPORT_SYMBOL(pci_enable_device_io);
4432EXPORT_SYMBOL(pci_enable_device_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004433EXPORT_SYMBOL(pci_enable_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09004434EXPORT_SYMBOL(pcim_enable_device);
4435EXPORT_SYMBOL(pcim_pin_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004436EXPORT_SYMBOL(pci_disable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004437EXPORT_SYMBOL(pci_find_capability);
4438EXPORT_SYMBOL(pci_bus_find_capability);
4439EXPORT_SYMBOL(pci_release_regions);
4440EXPORT_SYMBOL(pci_request_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07004441EXPORT_SYMBOL(pci_request_regions_exclusive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004442EXPORT_SYMBOL(pci_release_region);
4443EXPORT_SYMBOL(pci_request_region);
Arjan van de Vene8de1482008-10-22 19:55:31 -07004444EXPORT_SYMBOL(pci_request_region_exclusive);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09004445EXPORT_SYMBOL(pci_release_selected_regions);
4446EXPORT_SYMBOL(pci_request_selected_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07004447EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004448EXPORT_SYMBOL(pci_set_master);
Ben Hutchings6a479072008-12-23 03:08:29 +00004449EXPORT_SYMBOL(pci_clear_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004450EXPORT_SYMBOL(pci_set_mwi);
Randy Dunlap694625c2007-07-09 11:55:54 -07004451EXPORT_SYMBOL(pci_try_set_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004452EXPORT_SYMBOL(pci_clear_mwi);
Brett M Russa04ce0f2005-08-15 15:23:41 -04004453EXPORT_SYMBOL_GPL(pci_intx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004454EXPORT_SYMBOL(pci_assign_resource);
4455EXPORT_SYMBOL(pci_find_parent_resource);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09004456EXPORT_SYMBOL(pci_select_bars);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004457
4458EXPORT_SYMBOL(pci_set_power_state);
4459EXPORT_SYMBOL(pci_save_state);
4460EXPORT_SYMBOL(pci_restore_state);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02004461EXPORT_SYMBOL(pci_pme_capable);
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02004462EXPORT_SYMBOL(pci_pme_active);
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02004463EXPORT_SYMBOL(pci_wake_from_d3);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02004464EXPORT_SYMBOL(pci_prepare_to_sleep);
4465EXPORT_SYMBOL(pci_back_from_sleep);
Brian Kingf7bdd122007-04-06 16:39:36 -05004466EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);