blob: c2148332de0f641fdffcdd395741785cee93af77 [file] [log] [blame]
Komal Shah010d442c42006-08-13 23:44:09 +02001/*
2 * TI OMAP I2C master mode driver
3 *
4 * Copyright (C) 2003 MontaVista Software, Inc.
Komal Shah010d442c42006-08-13 23:44:09 +02005 * Copyright (C) 2005 Nokia Corporation
Tony Lindgrenc1a473b2008-11-21 13:39:47 -08006 * Copyright (C) 2004 - 2007 Texas Instruments.
Komal Shah010d442c42006-08-13 23:44:09 +02007 *
Tony Lindgrenc1a473b2008-11-21 13:39:47 -08008 * Originally written by MontaVista Software, Inc.
9 * Additional contributions by:
10 * Tony Lindgren <tony@atomide.com>
11 * Imre Deak <imre.deak@nokia.com>
12 * Juha Yrjölä <juha.yrjola@solidboot.com>
13 * Syed Khasim <x0khasim@ti.com>
14 * Nishant Menon <nm@ti.com>
Komal Shah010d442c42006-08-13 23:44:09 +020015 *
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License as published by
18 * the Free Software Foundation; either version 2 of the License, or
19 * (at your option) any later version.
20 *
21 * This program is distributed in the hope that it will be useful,
22 * but WITHOUT ANY WARRANTY; without even the implied warranty of
23 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 * GNU General Public License for more details.
25 *
26 * You should have received a copy of the GNU General Public License
27 * along with this program; if not, write to the Free Software
28 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
29 */
30
31#include <linux/module.h>
32#include <linux/delay.h>
33#include <linux/i2c.h>
34#include <linux/err.h>
35#include <linux/interrupt.h>
36#include <linux/completion.h>
37#include <linux/platform_device.h>
38#include <linux/clk.h>
Tony Lindgrenc1a473b2008-11-21 13:39:47 -080039#include <linux/io.h>
Benoit Cousson61451972011-12-22 15:56:36 +010040#include <linux/of.h>
41#include <linux/of_i2c.h>
42#include <linux/of_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090043#include <linux/slab.h>
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -070044#include <linux/i2c-omap.h>
Rajendra Nayak27b1fec2010-09-28 21:02:58 +053045#include <linux/pm_runtime.h>
Komal Shah010d442c42006-08-13 23:44:09 +020046
Paul Walmsley9c76b872008-11-21 13:39:55 -080047/* I2C controller revisions */
Andy Green4e80f722011-05-30 07:43:07 -070048#define OMAP_I2C_OMAP1_REV_2 0x20
Paul Walmsley9c76b872008-11-21 13:39:55 -080049
50/* I2C controller revisions present on specific hardware */
51#define OMAP_I2C_REV_ON_2430 0x36
52#define OMAP_I2C_REV_ON_3430 0x3C
Andy Green4e80f722011-05-30 07:43:07 -070053#define OMAP_I2C_REV_ON_3530_4430 0x40
Paul Walmsley9c76b872008-11-21 13:39:55 -080054
Komal Shah010d442c42006-08-13 23:44:09 +020055/* timeout waiting for the controller to respond */
56#define OMAP_I2C_TIMEOUT (msecs_to_jiffies(1000))
57
Kalle Jokiniemi5043e9e72008-11-21 13:39:55 -080058/* For OMAP3 I2C_IV has changed to I2C_WE (wakeup enable) */
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -070059enum {
60 OMAP_I2C_REV_REG = 0,
61 OMAP_I2C_IE_REG,
62 OMAP_I2C_STAT_REG,
63 OMAP_I2C_IV_REG,
64 OMAP_I2C_WE_REG,
65 OMAP_I2C_SYSS_REG,
66 OMAP_I2C_BUF_REG,
67 OMAP_I2C_CNT_REG,
68 OMAP_I2C_DATA_REG,
69 OMAP_I2C_SYSC_REG,
70 OMAP_I2C_CON_REG,
71 OMAP_I2C_OA_REG,
72 OMAP_I2C_SA_REG,
73 OMAP_I2C_PSC_REG,
74 OMAP_I2C_SCLL_REG,
75 OMAP_I2C_SCLH_REG,
76 OMAP_I2C_SYSTEST_REG,
77 OMAP_I2C_BUFSTAT_REG,
Andy Greenb8853082011-05-30 07:43:04 -070078 /* only on OMAP4430 */
79 OMAP_I2C_IP_V2_REVNB_LO,
80 OMAP_I2C_IP_V2_REVNB_HI,
81 OMAP_I2C_IP_V2_IRQSTATUS_RAW,
82 OMAP_I2C_IP_V2_IRQENABLE_SET,
83 OMAP_I2C_IP_V2_IRQENABLE_CLR,
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -070084};
Komal Shah010d442c42006-08-13 23:44:09 +020085
86/* I2C Interrupt Enable Register (OMAP_I2C_IE): */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -080087#define OMAP_I2C_IE_XDR (1 << 14) /* TX Buffer drain int enable */
88#define OMAP_I2C_IE_RDR (1 << 13) /* RX Buffer drain int enable */
Komal Shah010d442c42006-08-13 23:44:09 +020089#define OMAP_I2C_IE_XRDY (1 << 4) /* TX data ready int enable */
90#define OMAP_I2C_IE_RRDY (1 << 3) /* RX data ready int enable */
91#define OMAP_I2C_IE_ARDY (1 << 2) /* Access ready int enable */
92#define OMAP_I2C_IE_NACK (1 << 1) /* No ack interrupt enable */
93#define OMAP_I2C_IE_AL (1 << 0) /* Arbitration lost int ena */
94
95/* I2C Status Register (OMAP_I2C_STAT): */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -080096#define OMAP_I2C_STAT_XDR (1 << 14) /* TX Buffer draining */
97#define OMAP_I2C_STAT_RDR (1 << 13) /* RX Buffer draining */
Komal Shah010d442c42006-08-13 23:44:09 +020098#define OMAP_I2C_STAT_BB (1 << 12) /* Bus busy */
99#define OMAP_I2C_STAT_ROVR (1 << 11) /* Receive overrun */
100#define OMAP_I2C_STAT_XUDF (1 << 10) /* Transmit underflow */
101#define OMAP_I2C_STAT_AAS (1 << 9) /* Address as slave */
102#define OMAP_I2C_STAT_AD0 (1 << 8) /* Address zero */
103#define OMAP_I2C_STAT_XRDY (1 << 4) /* Transmit data ready */
104#define OMAP_I2C_STAT_RRDY (1 << 3) /* Receive data ready */
105#define OMAP_I2C_STAT_ARDY (1 << 2) /* Register access ready */
106#define OMAP_I2C_STAT_NACK (1 << 1) /* No ack interrupt enable */
107#define OMAP_I2C_STAT_AL (1 << 0) /* Arbitration lost int ena */
108
Kalle Jokiniemi5043e9e72008-11-21 13:39:55 -0800109/* I2C WE wakeup enable register */
110#define OMAP_I2C_WE_XDR_WE (1 << 14) /* TX drain wakup */
111#define OMAP_I2C_WE_RDR_WE (1 << 13) /* RX drain wakeup */
112#define OMAP_I2C_WE_AAS_WE (1 << 9) /* Address as slave wakeup*/
113#define OMAP_I2C_WE_BF_WE (1 << 8) /* Bus free wakeup */
114#define OMAP_I2C_WE_STC_WE (1 << 6) /* Start condition wakeup */
115#define OMAP_I2C_WE_GC_WE (1 << 5) /* General call wakeup */
116#define OMAP_I2C_WE_DRDY_WE (1 << 3) /* TX/RX data ready wakeup */
117#define OMAP_I2C_WE_ARDY_WE (1 << 2) /* Reg access ready wakeup */
118#define OMAP_I2C_WE_NACK_WE (1 << 1) /* No acknowledgment wakeup */
119#define OMAP_I2C_WE_AL_WE (1 << 0) /* Arbitration lost wakeup */
120
121#define OMAP_I2C_WE_ALL (OMAP_I2C_WE_XDR_WE | OMAP_I2C_WE_RDR_WE | \
122 OMAP_I2C_WE_AAS_WE | OMAP_I2C_WE_BF_WE | \
123 OMAP_I2C_WE_STC_WE | OMAP_I2C_WE_GC_WE | \
124 OMAP_I2C_WE_DRDY_WE | OMAP_I2C_WE_ARDY_WE | \
125 OMAP_I2C_WE_NACK_WE | OMAP_I2C_WE_AL_WE)
126
Komal Shah010d442c42006-08-13 23:44:09 +0200127/* I2C Buffer Configuration Register (OMAP_I2C_BUF): */
128#define OMAP_I2C_BUF_RDMA_EN (1 << 15) /* RX DMA channel enable */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800129#define OMAP_I2C_BUF_RXFIF_CLR (1 << 14) /* RX FIFO Clear */
Komal Shah010d442c42006-08-13 23:44:09 +0200130#define OMAP_I2C_BUF_XDMA_EN (1 << 7) /* TX DMA channel enable */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800131#define OMAP_I2C_BUF_TXFIF_CLR (1 << 6) /* TX FIFO Clear */
Komal Shah010d442c42006-08-13 23:44:09 +0200132
133/* I2C Configuration Register (OMAP_I2C_CON): */
134#define OMAP_I2C_CON_EN (1 << 15) /* I2C module enable */
135#define OMAP_I2C_CON_BE (1 << 14) /* Big endian mode */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800136#define OMAP_I2C_CON_OPMODE_HS (1 << 12) /* High Speed support */
Komal Shah010d442c42006-08-13 23:44:09 +0200137#define OMAP_I2C_CON_STB (1 << 11) /* Start byte mode (master) */
138#define OMAP_I2C_CON_MST (1 << 10) /* Master/slave mode */
139#define OMAP_I2C_CON_TRX (1 << 9) /* TX/RX mode (master only) */
140#define OMAP_I2C_CON_XA (1 << 8) /* Expand address */
141#define OMAP_I2C_CON_RM (1 << 2) /* Repeat mode (master only) */
142#define OMAP_I2C_CON_STP (1 << 1) /* Stop cond (master only) */
143#define OMAP_I2C_CON_STT (1 << 0) /* Start condition (master) */
144
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800145/* I2C SCL time value when Master */
146#define OMAP_I2C_SCLL_HSSCLL 8
147#define OMAP_I2C_SCLH_HSSCLH 8
148
Komal Shah010d442c42006-08-13 23:44:09 +0200149/* I2C System Test Register (OMAP_I2C_SYSTEST): */
150#ifdef DEBUG
151#define OMAP_I2C_SYSTEST_ST_EN (1 << 15) /* System test enable */
152#define OMAP_I2C_SYSTEST_FREE (1 << 14) /* Free running mode */
153#define OMAP_I2C_SYSTEST_TMODE_MASK (3 << 12) /* Test mode select */
154#define OMAP_I2C_SYSTEST_TMODE_SHIFT (12) /* Test mode select */
155#define OMAP_I2C_SYSTEST_SCL_I (1 << 3) /* SCL line sense in */
156#define OMAP_I2C_SYSTEST_SCL_O (1 << 2) /* SCL line drive out */
157#define OMAP_I2C_SYSTEST_SDA_I (1 << 1) /* SDA line sense in */
158#define OMAP_I2C_SYSTEST_SDA_O (1 << 0) /* SDA line drive out */
159#endif
160
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800161/* OCP_SYSSTATUS bit definitions */
162#define SYSS_RESETDONE_MASK (1 << 0)
Komal Shah010d442c42006-08-13 23:44:09 +0200163
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800164/* OCP_SYSCONFIG bit definitions */
165#define SYSC_CLOCKACTIVITY_MASK (0x3 << 8)
166#define SYSC_SIDLEMODE_MASK (0x3 << 3)
167#define SYSC_ENAWAKEUP_MASK (1 << 2)
168#define SYSC_SOFTRESET_MASK (1 << 1)
169#define SYSC_AUTOIDLE_MASK (1 << 0)
170
171#define SYSC_IDLEMODE_SMART 0x2
172#define SYSC_CLOCKACTIVITY_FCLK 0x2
173
manjugk manjugkf3083d92010-05-11 11:35:20 -0700174/* Errata definitions */
175#define I2C_OMAP_ERRATA_I207 (1 << 0)
manjugk manjugk8a9d97d2010-05-11 11:35:23 -0700176#define I2C_OMAP3_1P153 (1 << 1)
Komal Shah010d442c42006-08-13 23:44:09 +0200177
Komal Shah010d442c42006-08-13 23:44:09 +0200178struct omap_i2c_dev {
179 struct device *dev;
180 void __iomem *base; /* virtual */
181 int irq;
Cory Maccarroned84d3ea2009-12-12 17:54:02 -0800182 int reg_shift; /* bit shift for I2C register addresses */
Komal Shah010d442c42006-08-13 23:44:09 +0200183 struct completion cmd_complete;
184 struct resource *ioarea;
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -0700185 u32 latency; /* maximum mpu wkup latency */
186 void (*set_mpu_wkup_lat)(struct device *dev,
187 long latency);
Benoit Cousson61451972011-12-22 15:56:36 +0100188 u32 speed; /* Speed of bus in kHz */
189 u32 dtrev; /* extra revision from DT */
190 u32 flags;
Komal Shah010d442c42006-08-13 23:44:09 +0200191 u16 cmd_err;
192 u8 *buf;
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700193 u8 *regs;
Komal Shah010d442c42006-08-13 23:44:09 +0200194 size_t buf_len;
195 struct i2c_adapter adapter;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800196 u8 fifo_size; /* use as flag and value
197 * fifo_size==0 implies no fifo
198 * if set, should be trsh+1
199 */
Paul Walmsley9c76b872008-11-21 13:39:55 -0800200 u8 rev;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800201 unsigned b_hw:1; /* bad h/w fixes */
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100202 u16 iestate; /* Saved interrupt register */
Rajendra Nayakef871432009-11-23 08:59:18 -0800203 u16 pscstate;
204 u16 scllstate;
205 u16 sclhstate;
206 u16 bufstate;
207 u16 syscstate;
208 u16 westate;
manjugk manjugkf3083d92010-05-11 11:35:20 -0700209 u16 errata;
Komal Shah010d442c42006-08-13 23:44:09 +0200210};
211
Andy Greena1295572011-05-30 07:43:06 -0700212static const u8 reg_map_ip_v1[] = {
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700213 [OMAP_I2C_REV_REG] = 0x00,
214 [OMAP_I2C_IE_REG] = 0x01,
215 [OMAP_I2C_STAT_REG] = 0x02,
216 [OMAP_I2C_IV_REG] = 0x03,
217 [OMAP_I2C_WE_REG] = 0x03,
218 [OMAP_I2C_SYSS_REG] = 0x04,
219 [OMAP_I2C_BUF_REG] = 0x05,
220 [OMAP_I2C_CNT_REG] = 0x06,
221 [OMAP_I2C_DATA_REG] = 0x07,
222 [OMAP_I2C_SYSC_REG] = 0x08,
223 [OMAP_I2C_CON_REG] = 0x09,
224 [OMAP_I2C_OA_REG] = 0x0a,
225 [OMAP_I2C_SA_REG] = 0x0b,
226 [OMAP_I2C_PSC_REG] = 0x0c,
227 [OMAP_I2C_SCLL_REG] = 0x0d,
228 [OMAP_I2C_SCLH_REG] = 0x0e,
229 [OMAP_I2C_SYSTEST_REG] = 0x0f,
230 [OMAP_I2C_BUFSTAT_REG] = 0x10,
231};
232
Andy Greena1295572011-05-30 07:43:06 -0700233static const u8 reg_map_ip_v2[] = {
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700234 [OMAP_I2C_REV_REG] = 0x04,
235 [OMAP_I2C_IE_REG] = 0x2c,
236 [OMAP_I2C_STAT_REG] = 0x28,
237 [OMAP_I2C_IV_REG] = 0x34,
238 [OMAP_I2C_WE_REG] = 0x34,
239 [OMAP_I2C_SYSS_REG] = 0x90,
240 [OMAP_I2C_BUF_REG] = 0x94,
241 [OMAP_I2C_CNT_REG] = 0x98,
242 [OMAP_I2C_DATA_REG] = 0x9c,
Alexander Aring2727b172011-12-08 15:43:53 +0100243 [OMAP_I2C_SYSC_REG] = 0x10,
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700244 [OMAP_I2C_CON_REG] = 0xa4,
245 [OMAP_I2C_OA_REG] = 0xa8,
246 [OMAP_I2C_SA_REG] = 0xac,
247 [OMAP_I2C_PSC_REG] = 0xb0,
248 [OMAP_I2C_SCLL_REG] = 0xb4,
249 [OMAP_I2C_SCLH_REG] = 0xb8,
250 [OMAP_I2C_SYSTEST_REG] = 0xbC,
251 [OMAP_I2C_BUFSTAT_REG] = 0xc0,
Andy Greenb8853082011-05-30 07:43:04 -0700252 [OMAP_I2C_IP_V2_REVNB_LO] = 0x00,
253 [OMAP_I2C_IP_V2_REVNB_HI] = 0x04,
254 [OMAP_I2C_IP_V2_IRQSTATUS_RAW] = 0x24,
255 [OMAP_I2C_IP_V2_IRQENABLE_SET] = 0x2c,
256 [OMAP_I2C_IP_V2_IRQENABLE_CLR] = 0x30,
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700257};
258
Komal Shah010d442c42006-08-13 23:44:09 +0200259static inline void omap_i2c_write_reg(struct omap_i2c_dev *i2c_dev,
260 int reg, u16 val)
261{
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700262 __raw_writew(val, i2c_dev->base +
263 (i2c_dev->regs[reg] << i2c_dev->reg_shift));
Komal Shah010d442c42006-08-13 23:44:09 +0200264}
265
266static inline u16 omap_i2c_read_reg(struct omap_i2c_dev *i2c_dev, int reg)
267{
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700268 return __raw_readw(i2c_dev->base +
269 (i2c_dev->regs[reg] << i2c_dev->reg_shift));
Komal Shah010d442c42006-08-13 23:44:09 +0200270}
271
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100272static void omap_i2c_unidle(struct omap_i2c_dev *dev)
Komal Shah010d442c42006-08-13 23:44:09 +0200273{
Benoit Cousson61451972011-12-22 15:56:36 +0100274 if (dev->flags & OMAP_I2C_FLAG_RESET_REGS_POSTIDLE) {
Rajendra Nayakef871432009-11-23 08:59:18 -0800275 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
276 omap_i2c_write_reg(dev, OMAP_I2C_PSC_REG, dev->pscstate);
277 omap_i2c_write_reg(dev, OMAP_I2C_SCLL_REG, dev->scllstate);
278 omap_i2c_write_reg(dev, OMAP_I2C_SCLH_REG, dev->sclhstate);
279 omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, dev->bufstate);
280 omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG, dev->syscstate);
281 omap_i2c_write_reg(dev, OMAP_I2C_WE_REG, dev->westate);
282 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
283 }
Cory Maccarrone07ac31f2009-12-22 18:06:13 -0700284
285 /*
286 * Don't write to this register if the IE state is 0 as it can
287 * cause deadlock.
288 */
289 if (dev->iestate)
290 omap_i2c_write_reg(dev, OMAP_I2C_IE_REG, dev->iestate);
Komal Shah010d442c42006-08-13 23:44:09 +0200291}
292
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100293static void omap_i2c_idle(struct omap_i2c_dev *dev)
Komal Shah010d442c42006-08-13 23:44:09 +0200294{
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100295 u16 iv;
296
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100297 dev->iestate = omap_i2c_read_reg(dev, OMAP_I2C_IE_REG);
Benoit Cousson61451972011-12-22 15:56:36 +0100298 if (dev->dtrev == OMAP_I2C_IP_VERSION_2)
Andy Greenb8853082011-05-30 07:43:04 -0700299 omap_i2c_write_reg(dev, OMAP_I2C_IP_V2_IRQENABLE_CLR, 1);
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700300 else
301 omap_i2c_write_reg(dev, OMAP_I2C_IE_REG, 0);
302
Andy Green4e80f722011-05-30 07:43:07 -0700303 if (dev->rev < OMAP_I2C_OMAP1_REV_2) {
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800304 iv = omap_i2c_read_reg(dev, OMAP_I2C_IV_REG); /* Read clears */
Paul Walmsley0cbbcff2008-11-21 13:39:45 -0800305 } else {
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100306 omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, dev->iestate);
Paul Walmsley0cbbcff2008-11-21 13:39:45 -0800307
Kevin Hilmanfab67af2011-05-17 16:31:38 +0200308 /* Flush posted write */
Paul Walmsley0cbbcff2008-11-21 13:39:45 -0800309 omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
310 }
Komal Shah010d442c42006-08-13 23:44:09 +0200311}
312
313static int omap_i2c_init(struct omap_i2c_dev *dev)
314{
Rajendra Nayakef871432009-11-23 08:59:18 -0800315 u16 psc = 0, scll = 0, sclh = 0, buf = 0;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800316 u16 fsscll = 0, fssclh = 0, hsscll = 0, hssclh = 0;
Komal Shah010d442c42006-08-13 23:44:09 +0200317 unsigned long fclk_rate = 12000000;
318 unsigned long timeout;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800319 unsigned long internal_clk = 0;
Rajendra Nayak27b1fec2010-09-28 21:02:58 +0530320 struct clk *fclk;
Komal Shah010d442c42006-08-13 23:44:09 +0200321
Andy Green4e80f722011-05-30 07:43:07 -0700322 if (dev->rev >= OMAP_I2C_OMAP1_REV_2) {
Manjunatha GK57eb81b2009-12-11 11:09:08 +0530323 /* Disable I2C controller before soft reset */
324 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG,
325 omap_i2c_read_reg(dev, OMAP_I2C_CON_REG) &
326 ~(OMAP_I2C_CON_EN));
327
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800328 omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG, SYSC_SOFTRESET_MASK);
Komal Shah010d442c42006-08-13 23:44:09 +0200329 /* For some reason we need to set the EN bit before the
330 * reset done bit gets set. */
331 timeout = jiffies + OMAP_I2C_TIMEOUT;
332 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
333 while (!(omap_i2c_read_reg(dev, OMAP_I2C_SYSS_REG) &
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800334 SYSS_RESETDONE_MASK)) {
Komal Shah010d442c42006-08-13 23:44:09 +0200335 if (time_after(jiffies, timeout)) {
Joe Perchesfce3ff02007-12-12 13:45:24 +0100336 dev_warn(dev->dev, "timeout waiting "
Komal Shah010d442c42006-08-13 23:44:09 +0200337 "for controller reset\n");
338 return -ETIMEDOUT;
339 }
340 msleep(1);
341 }
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800342
343 /* SYSC register is cleared by the reset; rewrite it */
344 if (dev->rev == OMAP_I2C_REV_ON_2430) {
345
346 omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG,
347 SYSC_AUTOIDLE_MASK);
348
349 } else if (dev->rev >= OMAP_I2C_REV_ON_3430) {
Rajendra Nayakef871432009-11-23 08:59:18 -0800350 dev->syscstate = SYSC_AUTOIDLE_MASK;
351 dev->syscstate |= SYSC_ENAWAKEUP_MASK;
352 dev->syscstate |= (SYSC_IDLEMODE_SMART <<
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800353 __ffs(SYSC_SIDLEMODE_MASK));
Rajendra Nayakef871432009-11-23 08:59:18 -0800354 dev->syscstate |= (SYSC_CLOCKACTIVITY_FCLK <<
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800355 __ffs(SYSC_CLOCKACTIVITY_MASK));
356
Rajendra Nayakef871432009-11-23 08:59:18 -0800357 omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG,
358 dev->syscstate);
Kalle Jokiniemi5043e9e72008-11-21 13:39:55 -0800359 /*
360 * Enabling all wakup sources to stop I2C freezing on
361 * WFI instruction.
362 * REVISIT: Some wkup sources might not be needed.
363 */
Rajendra Nayakef871432009-11-23 08:59:18 -0800364 dev->westate = OMAP_I2C_WE_ALL;
Shubhrajyoti Dcb28e582011-08-03 13:58:08 +0530365 omap_i2c_write_reg(dev, OMAP_I2C_WE_REG,
366 dev->westate);
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800367 }
Komal Shah010d442c42006-08-13 23:44:09 +0200368 }
369 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
370
Benoit Cousson61451972011-12-22 15:56:36 +0100371 if (dev->flags & OMAP_I2C_FLAG_ALWAYS_ARMXOR_CLK) {
Russell King0e9ae102009-01-22 19:31:46 +0000372 /*
373 * The I2C functional clock is the armxor_ck, so there's
374 * no need to get "armxor_ck" separately. Now, if OMAP2420
375 * always returns 12MHz for the functional clock, we can
376 * do this bit unconditionally.
377 */
Rajendra Nayak27b1fec2010-09-28 21:02:58 +0530378 fclk = clk_get(dev->dev, "fck");
379 fclk_rate = clk_get_rate(fclk);
380 clk_put(fclk);
Komal Shah010d442c42006-08-13 23:44:09 +0200381
Komal Shah010d442c42006-08-13 23:44:09 +0200382 /* TRM for 5912 says the I2C clock must be prescaled to be
383 * between 7 - 12 MHz. The XOR input clock is typically
384 * 12, 13 or 19.2 MHz. So we should have code that produces:
385 *
386 * XOR MHz Divider Prescaler
387 * 12 1 0
388 * 13 2 1
389 * 19.2 2 1
390 */
Jean Delvared7aef132006-12-10 21:21:34 +0100391 if (fclk_rate > 12000000)
392 psc = fclk_rate / 12000000;
Komal Shah010d442c42006-08-13 23:44:09 +0200393 }
394
Benoit Cousson61451972011-12-22 15:56:36 +0100395 if (!(dev->flags & OMAP_I2C_FLAG_SIMPLE_CLOCK)) {
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800396
Aaro Koskinen84bf2c82009-05-27 17:54:46 +0300397 /*
398 * HSI2C controller internal clk rate should be 19.2 Mhz for
399 * HS and for all modes on 2430. On 34xx we can use lower rate
400 * to get longer filter period for better noise suppression.
401 * The filter is iclk (fclk for HS) period.
402 */
Andy Green3be00532011-05-30 07:43:09 -0700403 if (dev->speed > 400 ||
Benoit Cousson61451972011-12-22 15:56:36 +0100404 dev->flags & OMAP_I2C_FLAG_FORCE_19200_INT_CLK)
Aaro Koskinen84bf2c82009-05-27 17:54:46 +0300405 internal_clk = 19200;
406 else if (dev->speed > 100)
407 internal_clk = 9600;
408 else
409 internal_clk = 4000;
Rajendra Nayak27b1fec2010-09-28 21:02:58 +0530410 fclk = clk_get(dev->dev, "fck");
411 fclk_rate = clk_get_rate(fclk) / 1000;
412 clk_put(fclk);
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800413
414 /* Compute prescaler divisor */
415 psc = fclk_rate / internal_clk;
416 psc = psc - 1;
417
418 /* If configured for High Speed */
419 if (dev->speed > 400) {
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300420 unsigned long scl;
421
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800422 /* For first phase of HS mode */
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300423 scl = internal_clk / 400;
424 fsscll = scl - (scl / 3) - 7;
425 fssclh = (scl / 3) - 5;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800426
427 /* For second phase of HS mode */
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300428 scl = fclk_rate / dev->speed;
429 hsscll = scl - (scl / 3) - 7;
430 hssclh = (scl / 3) - 5;
431 } else if (dev->speed > 100) {
432 unsigned long scl;
433
434 /* Fast mode */
435 scl = internal_clk / dev->speed;
436 fsscll = scl - (scl / 3) - 7;
437 fssclh = (scl / 3) - 5;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800438 } else {
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300439 /* Standard mode */
440 fsscll = internal_clk / (dev->speed * 2) - 7;
441 fssclh = internal_clk / (dev->speed * 2) - 5;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800442 }
443 scll = (hsscll << OMAP_I2C_SCLL_HSSCLL) | fsscll;
444 sclh = (hssclh << OMAP_I2C_SCLH_HSSCLH) | fssclh;
445 } else {
446 /* Program desired operating rate */
447 fclk_rate /= (psc + 1) * 1000;
448 if (psc > 2)
449 psc = 2;
450 scll = fclk_rate / (dev->speed * 2) - 7 + psc;
451 sclh = fclk_rate / (dev->speed * 2) - 7 + psc;
452 }
453
Komal Shah010d442c42006-08-13 23:44:09 +0200454 /* Setup clock prescaler to obtain approx 12MHz I2C module clock: */
455 omap_i2c_write_reg(dev, OMAP_I2C_PSC_REG, psc);
456
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800457 /* SCL low and high time values */
458 omap_i2c_write_reg(dev, OMAP_I2C_SCLL_REG, scll);
459 omap_i2c_write_reg(dev, OMAP_I2C_SCLH_REG, sclh);
Komal Shah010d442c42006-08-13 23:44:09 +0200460
Rajendra Nayakef871432009-11-23 08:59:18 -0800461 if (dev->fifo_size) {
462 /* Note: setup required fifo size - 1. RTRSH and XTRSH */
463 buf = (dev->fifo_size - 1) << 8 | OMAP_I2C_BUF_RXFIF_CLR |
464 (dev->fifo_size - 1) | OMAP_I2C_BUF_TXFIF_CLR;
465 omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, buf);
466 }
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800467
Komal Shah010d442c42006-08-13 23:44:09 +0200468 /* Take the I2C module out of reset: */
469 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
470
manjugk manjugkf3083d92010-05-11 11:35:20 -0700471 dev->errata = 0;
472
Benoit Cousson61451972011-12-22 15:56:36 +0100473 if (dev->flags & OMAP_I2C_FLAG_APPLY_ERRATA_I207)
manjugk manjugkf3083d92010-05-11 11:35:20 -0700474 dev->errata |= I2C_OMAP_ERRATA_I207;
475
Komal Shah010d442c42006-08-13 23:44:09 +0200476 /* Enable interrupts */
Rajendra Nayakef871432009-11-23 08:59:18 -0800477 dev->iestate = (OMAP_I2C_IE_XRDY | OMAP_I2C_IE_RRDY |
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800478 OMAP_I2C_IE_ARDY | OMAP_I2C_IE_NACK |
479 OMAP_I2C_IE_AL) | ((dev->fifo_size) ?
Rajendra Nayakef871432009-11-23 08:59:18 -0800480 (OMAP_I2C_IE_RDR | OMAP_I2C_IE_XDR) : 0);
481 omap_i2c_write_reg(dev, OMAP_I2C_IE_REG, dev->iestate);
Benoit Cousson61451972011-12-22 15:56:36 +0100482 if (dev->flags & OMAP_I2C_FLAG_RESET_REGS_POSTIDLE) {
Rajendra Nayakef871432009-11-23 08:59:18 -0800483 dev->pscstate = psc;
484 dev->scllstate = scll;
485 dev->sclhstate = sclh;
486 dev->bufstate = buf;
487 }
Komal Shah010d442c42006-08-13 23:44:09 +0200488 return 0;
489}
490
491/*
492 * Waiting on Bus Busy
493 */
494static int omap_i2c_wait_for_bb(struct omap_i2c_dev *dev)
495{
496 unsigned long timeout;
497
498 timeout = jiffies + OMAP_I2C_TIMEOUT;
499 while (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG) & OMAP_I2C_STAT_BB) {
500 if (time_after(jiffies, timeout)) {
501 dev_warn(dev->dev, "timeout waiting for bus ready\n");
502 return -ETIMEDOUT;
503 }
504 msleep(1);
505 }
506
507 return 0;
508}
509
510/*
511 * Low level master read/write transaction.
512 */
513static int omap_i2c_xfer_msg(struct i2c_adapter *adap,
514 struct i2c_msg *msg, int stop)
515{
516 struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
517 int r;
518 u16 w;
519
520 dev_dbg(dev->dev, "addr: 0x%04x, len: %d, flags: 0x%x, stop: %d\n",
521 msg->addr, msg->len, msg->flags, stop);
522
523 if (msg->len == 0)
524 return -EINVAL;
525
526 omap_i2c_write_reg(dev, OMAP_I2C_SA_REG, msg->addr);
527
528 /* REVISIT: Could the STB bit of I2C_CON be used with probing? */
529 dev->buf = msg->buf;
530 dev->buf_len = msg->len;
531
532 omap_i2c_write_reg(dev, OMAP_I2C_CNT_REG, dev->buf_len);
533
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800534 /* Clear the FIFO Buffers */
535 w = omap_i2c_read_reg(dev, OMAP_I2C_BUF_REG);
536 w |= OMAP_I2C_BUF_RXFIF_CLR | OMAP_I2C_BUF_TXFIF_CLR;
537 omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, w);
538
Komal Shah010d442c42006-08-13 23:44:09 +0200539 init_completion(&dev->cmd_complete);
540 dev->cmd_err = 0;
541
542 w = OMAP_I2C_CON_EN | OMAP_I2C_CON_MST | OMAP_I2C_CON_STT;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800543
544 /* High speed configuration */
545 if (dev->speed > 400)
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800546 w |= OMAP_I2C_CON_OPMODE_HS;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800547
Laurent Pinchartfb604a32012-07-24 14:13:59 +0200548 if (msg->flags & I2C_M_STOP)
549 stop = 1;
Komal Shah010d442c42006-08-13 23:44:09 +0200550 if (msg->flags & I2C_M_TEN)
551 w |= OMAP_I2C_CON_XA;
552 if (!(msg->flags & I2C_M_RD))
553 w |= OMAP_I2C_CON_TRX;
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800554
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800555 if (!dev->b_hw && stop)
Komal Shah010d442c42006-08-13 23:44:09 +0200556 w |= OMAP_I2C_CON_STP;
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800557
Komal Shah010d442c42006-08-13 23:44:09 +0200558 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
559
Jarkko Nikulab7af3492008-11-21 13:39:45 -0800560 /*
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800561 * Don't write stt and stp together on some hardware.
562 */
563 if (dev->b_hw && stop) {
564 unsigned long delay = jiffies + OMAP_I2C_TIMEOUT;
565 u16 con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
566 while (con & OMAP_I2C_CON_STT) {
567 con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
568
569 /* Let the user know if i2c is in a bad state */
570 if (time_after(jiffies, delay)) {
571 dev_err(dev->dev, "controller timed out "
572 "waiting for start condition to finish\n");
573 return -ETIMEDOUT;
574 }
575 cpu_relax();
576 }
577
578 w |= OMAP_I2C_CON_STP;
579 w &= ~OMAP_I2C_CON_STT;
580 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
581 }
582
583 /*
Jarkko Nikulab7af3492008-11-21 13:39:45 -0800584 * REVISIT: We should abort the transfer on signals, but the bus goes
585 * into arbitration and we're currently unable to recover from it.
586 */
587 r = wait_for_completion_timeout(&dev->cmd_complete,
588 OMAP_I2C_TIMEOUT);
Komal Shah010d442c42006-08-13 23:44:09 +0200589 dev->buf_len = 0;
590 if (r < 0)
591 return r;
592 if (r == 0) {
593 dev_err(dev->dev, "controller timed out\n");
594 omap_i2c_init(dev);
595 return -ETIMEDOUT;
596 }
597
598 if (likely(!dev->cmd_err))
599 return 0;
600
601 /* We have an error */
602 if (dev->cmd_err & (OMAP_I2C_STAT_AL | OMAP_I2C_STAT_ROVR |
603 OMAP_I2C_STAT_XUDF)) {
604 omap_i2c_init(dev);
605 return -EIO;
606 }
607
608 if (dev->cmd_err & OMAP_I2C_STAT_NACK) {
609 if (msg->flags & I2C_M_IGNORE_NAK)
610 return 0;
611 if (stop) {
612 w = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
613 w |= OMAP_I2C_CON_STP;
614 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
615 }
616 return -EREMOTEIO;
617 }
618 return -EIO;
619}
620
621
622/*
623 * Prepare controller for a transaction and call omap_i2c_xfer_msg
624 * to do the work during IRQ processing.
625 */
626static int
627omap_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
628{
629 struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
630 int i;
631 int r;
632
Kevin Hilmanfab67af2011-05-17 16:31:38 +0200633 pm_runtime_get_sync(dev->dev);
Komal Shah010d442c42006-08-13 23:44:09 +0200634
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800635 r = omap_i2c_wait_for_bb(dev);
636 if (r < 0)
Komal Shah010d442c42006-08-13 23:44:09 +0200637 goto out;
638
Samu Onkalo6a91b552010-11-18 12:04:20 +0200639 if (dev->set_mpu_wkup_lat != NULL)
640 dev->set_mpu_wkup_lat(dev->dev, dev->latency);
641
Komal Shah010d442c42006-08-13 23:44:09 +0200642 for (i = 0; i < num; i++) {
643 r = omap_i2c_xfer_msg(adap, &msgs[i], (i == (num - 1)));
644 if (r != 0)
645 break;
646 }
647
Samu Onkalo6a91b552010-11-18 12:04:20 +0200648 if (dev->set_mpu_wkup_lat != NULL)
649 dev->set_mpu_wkup_lat(dev->dev, -1);
650
Komal Shah010d442c42006-08-13 23:44:09 +0200651 if (r == 0)
652 r = num;
Mathias Nyman5c64eb22010-08-26 07:36:44 +0000653
654 omap_i2c_wait_for_bb(dev);
Komal Shah010d442c42006-08-13 23:44:09 +0200655out:
Kevin Hilmanfab67af2011-05-17 16:31:38 +0200656 pm_runtime_put(dev->dev);
Komal Shah010d442c42006-08-13 23:44:09 +0200657 return r;
658}
659
660static u32
661omap_i2c_func(struct i2c_adapter *adap)
662{
Laurent Pinchartfb604a32012-07-24 14:13:59 +0200663 return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK) |
664 I2C_FUNC_PROTOCOL_MANGLING;
Komal Shah010d442c42006-08-13 23:44:09 +0200665}
666
667static inline void
668omap_i2c_complete_cmd(struct omap_i2c_dev *dev, u16 err)
669{
670 dev->cmd_err |= err;
671 complete(&dev->cmd_complete);
672}
673
674static inline void
675omap_i2c_ack_stat(struct omap_i2c_dev *dev, u16 stat)
676{
677 omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, stat);
678}
679
manjugk manjugkf3083d92010-05-11 11:35:20 -0700680static inline void i2c_omap_errata_i207(struct omap_i2c_dev *dev, u16 stat)
681{
682 /*
683 * I2C Errata(Errata Nos. OMAP2: 1.67, OMAP3: 1.8)
684 * Not applicable for OMAP4.
685 * Under certain rare conditions, RDR could be set again
686 * when the bus is busy, then ignore the interrupt and
687 * clear the interrupt.
688 */
689 if (stat & OMAP_I2C_STAT_RDR) {
690 /* Step 1: If RDR is set, clear it */
691 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_RDR);
692
693 /* Step 2: */
694 if (!(omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG)
695 & OMAP_I2C_STAT_BB)) {
696
697 /* Step 3: */
698 if (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG)
699 & OMAP_I2C_STAT_RDR) {
700 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_RDR);
701 dev_dbg(dev->dev, "RDR when bus is busy.\n");
702 }
703
704 }
705 }
706}
707
Paul Walmsley43469d8e2008-11-21 13:39:47 -0800708/* rev1 devices are apparently only on some 15xx */
709#ifdef CONFIG_ARCH_OMAP15XX
710
Komal Shah010d442c42006-08-13 23:44:09 +0200711static irqreturn_t
Andy Green4e80f722011-05-30 07:43:07 -0700712omap_i2c_omap1_isr(int this_irq, void *dev_id)
Komal Shah010d442c42006-08-13 23:44:09 +0200713{
714 struct omap_i2c_dev *dev = dev_id;
715 u16 iv, w;
716
Kevin Hilmanfab67af2011-05-17 16:31:38 +0200717 if (pm_runtime_suspended(dev->dev))
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100718 return IRQ_NONE;
719
Komal Shah010d442c42006-08-13 23:44:09 +0200720 iv = omap_i2c_read_reg(dev, OMAP_I2C_IV_REG);
721 switch (iv) {
722 case 0x00: /* None */
723 break;
724 case 0x01: /* Arbitration lost */
725 dev_err(dev->dev, "Arbitration lost\n");
726 omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_AL);
727 break;
728 case 0x02: /* No acknowledgement */
729 omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_NACK);
730 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_STP);
731 break;
732 case 0x03: /* Register access ready */
733 omap_i2c_complete_cmd(dev, 0);
734 break;
735 case 0x04: /* Receive data ready */
736 if (dev->buf_len) {
737 w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
738 *dev->buf++ = w;
739 dev->buf_len--;
740 if (dev->buf_len) {
741 *dev->buf++ = w >> 8;
742 dev->buf_len--;
743 }
744 } else
745 dev_err(dev->dev, "RRDY IRQ while no data requested\n");
746 break;
747 case 0x05: /* Transmit data ready */
748 if (dev->buf_len) {
749 w = *dev->buf++;
750 dev->buf_len--;
751 if (dev->buf_len) {
752 w |= *dev->buf++ << 8;
753 dev->buf_len--;
754 }
755 omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
756 } else
757 dev_err(dev->dev, "XRDY IRQ while no data to send\n");
758 break;
759 default:
760 return IRQ_NONE;
761 }
762
763 return IRQ_HANDLED;
764}
Paul Walmsley43469d8e2008-11-21 13:39:47 -0800765#else
Andy Green4e80f722011-05-30 07:43:07 -0700766#define omap_i2c_omap1_isr NULL
Paul Walmsley43469d8e2008-11-21 13:39:47 -0800767#endif
Komal Shah010d442c42006-08-13 23:44:09 +0200768
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700769/*
770 * OMAP3430 Errata 1.153: When an XRDY/XDR is hit, wait for XUDF before writing
771 * data to DATA_REG. Otherwise some data bytes can be lost while transferring
772 * them from the memory to the I2C interface.
773 */
774static int errata_omap3_1p153(struct omap_i2c_dev *dev, u16 *stat, int *err)
775{
Alexander Shishkine9f59b92010-05-11 11:35:17 -0700776 unsigned long timeout = 10000;
777
778 while (--timeout && !(*stat & OMAP_I2C_STAT_XUDF)) {
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700779 if (*stat & (OMAP_I2C_STAT_NACK | OMAP_I2C_STAT_AL)) {
780 omap_i2c_ack_stat(dev, *stat & (OMAP_I2C_STAT_XRDY |
781 OMAP_I2C_STAT_XDR));
782 *err |= OMAP_I2C_STAT_XUDF;
783 return -ETIMEDOUT;
784 }
Alexander Shishkine9f59b92010-05-11 11:35:17 -0700785
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700786 cpu_relax();
787 *stat = omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
788 }
789
Alexander Shishkine9f59b92010-05-11 11:35:17 -0700790 if (!timeout) {
791 dev_err(dev->dev, "timeout waiting on XUDF bit\n");
792 return 0;
793 }
794
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700795 return 0;
796}
797
Komal Shah010d442c42006-08-13 23:44:09 +0200798static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +0100799omap_i2c_isr(int this_irq, void *dev_id)
Komal Shah010d442c42006-08-13 23:44:09 +0200800{
801 struct omap_i2c_dev *dev = dev_id;
802 u16 bits;
803 u16 stat, w;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800804 int err, count = 0;
Komal Shah010d442c42006-08-13 23:44:09 +0200805
Kevin Hilmanfab67af2011-05-17 16:31:38 +0200806 if (pm_runtime_suspended(dev->dev))
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100807 return IRQ_NONE;
808
Komal Shah010d442c42006-08-13 23:44:09 +0200809 bits = omap_i2c_read_reg(dev, OMAP_I2C_IE_REG);
810 while ((stat = (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG))) & bits) {
811 dev_dbg(dev->dev, "IRQ (ISR = 0x%04x)\n", stat);
812 if (count++ == 100) {
813 dev_warn(dev->dev, "Too much work in one IRQ\n");
814 break;
815 }
816
Sonasath, Moizcd086d32009-07-21 10:15:12 -0500817 err = 0;
818complete:
Nishanth Menondcc4ec22009-08-20 11:21:14 -0500819 /*
820 * Ack the stat in one go, but [R/X]DR and [R/X]RDY should be
821 * acked after the data operation is complete.
822 * Ref: TRM SWPU114Q Figure 18-31
823 */
824 omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, stat &
825 ~(OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR |
826 OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR));
Komal Shah010d442c42006-08-13 23:44:09 +0200827
Jan Weitzel78e1cf42011-12-07 11:50:16 -0800828 if (stat & OMAP_I2C_STAT_NACK)
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800829 err |= OMAP_I2C_STAT_NACK;
Jan Weitzel78e1cf42011-12-07 11:50:16 -0800830
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800831 if (stat & OMAP_I2C_STAT_AL) {
832 dev_err(dev->dev, "Arbitration lost\n");
833 err |= OMAP_I2C_STAT_AL;
834 }
Ben Dooksa5a595c2011-02-23 00:43:55 +0000835 /*
Richard woodruffcb527ed2011-02-16 10:24:16 +0530836 * ProDB0017052: Clear ARDY bit twice
Ben Dooksa5a595c2011-02-23 00:43:55 +0000837 */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800838 if (stat & (OMAP_I2C_STAT_ARDY | OMAP_I2C_STAT_NACK |
Sonasath, Moiz04c688d2009-07-21 10:14:40 -0500839 OMAP_I2C_STAT_AL)) {
Moiz Sonasathdd11976a2009-08-20 11:21:15 -0500840 omap_i2c_ack_stat(dev, stat &
841 (OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR |
Richard woodruffcb527ed2011-02-16 10:24:16 +0530842 OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR |
843 OMAP_I2C_STAT_ARDY));
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800844 omap_i2c_complete_cmd(dev, err);
Sonasath, Moiz04c688d2009-07-21 10:14:40 -0500845 return IRQ_HANDLED;
846 }
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800847 if (stat & (OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR)) {
848 u8 num_bytes = 1;
manjugk manjugkf3083d92010-05-11 11:35:20 -0700849
850 if (dev->errata & I2C_OMAP_ERRATA_I207)
851 i2c_omap_errata_i207(dev, stat);
852
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800853 if (dev->fifo_size) {
854 if (stat & OMAP_I2C_STAT_RRDY)
855 num_bytes = dev->fifo_size;
Sonasath, Moizbfb6b652009-07-21 10:14:06 -0500856 else /* read RXSTAT on RDR interrupt */
857 num_bytes = (omap_i2c_read_reg(dev,
858 OMAP_I2C_BUFSTAT_REG)
859 >> 8) & 0x3F;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800860 }
861 while (num_bytes) {
862 num_bytes--;
863 w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
864 if (dev->buf_len) {
865 *dev->buf++ = w;
866 dev->buf_len--;
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700867 /*
868 * Data reg in 2430, omap3 and
869 * omap4 is 8 bit wide
870 */
Benoit Cousson61451972011-12-22 15:56:36 +0100871 if (dev->flags &
Andy Green3be00532011-05-30 07:43:09 -0700872 OMAP_I2C_FLAG_16BIT_DATA_REG) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800873 if (dev->buf_len) {
874 *dev->buf++ = w >> 8;
875 dev->buf_len--;
876 }
877 }
878 } else {
879 if (stat & OMAP_I2C_STAT_RRDY)
880 dev_err(dev->dev,
881 "RRDY IRQ while no data"
882 " requested\n");
883 if (stat & OMAP_I2C_STAT_RDR)
884 dev_err(dev->dev,
885 "RDR IRQ while no data"
886 " requested\n");
887 break;
888 }
889 }
890 omap_i2c_ack_stat(dev,
891 stat & (OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR));
Komal Shah010d442c42006-08-13 23:44:09 +0200892 continue;
893 }
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800894 if (stat & (OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR)) {
895 u8 num_bytes = 1;
896 if (dev->fifo_size) {
897 if (stat & OMAP_I2C_STAT_XRDY)
898 num_bytes = dev->fifo_size;
Sonasath, Moizbfb6b652009-07-21 10:14:06 -0500899 else /* read TXSTAT on XDR interrupt */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800900 num_bytes = omap_i2c_read_reg(dev,
Sonasath, Moizbfb6b652009-07-21 10:14:06 -0500901 OMAP_I2C_BUFSTAT_REG)
902 & 0x3F;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800903 }
904 while (num_bytes) {
905 num_bytes--;
906 w = 0;
Komal Shah010d442c42006-08-13 23:44:09 +0200907 if (dev->buf_len) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800908 w = *dev->buf++;
Komal Shah010d442c42006-08-13 23:44:09 +0200909 dev->buf_len--;
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700910 /*
911 * Data reg in 2430, omap3 and
912 * omap4 is 8 bit wide
913 */
Benoit Cousson61451972011-12-22 15:56:36 +0100914 if (dev->flags &
Andy Green3be00532011-05-30 07:43:09 -0700915 OMAP_I2C_FLAG_16BIT_DATA_REG) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800916 if (dev->buf_len) {
917 w |= *dev->buf++ << 8;
918 dev->buf_len--;
919 }
920 }
921 } else {
922 if (stat & OMAP_I2C_STAT_XRDY)
923 dev_err(dev->dev,
924 "XRDY IRQ while no "
925 "data to send\n");
926 if (stat & OMAP_I2C_STAT_XDR)
927 dev_err(dev->dev,
928 "XDR IRQ while no "
929 "data to send\n");
930 break;
Komal Shah010d442c42006-08-13 23:44:09 +0200931 }
Sonasath, Moizcd086d32009-07-21 10:15:12 -0500932
manjugk manjugk8a9d97d2010-05-11 11:35:23 -0700933 if ((dev->errata & I2C_OMAP3_1P153) &&
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700934 errata_omap3_1p153(dev, &stat, &err))
935 goto complete;
Sonasath, Moizcd086d32009-07-21 10:15:12 -0500936
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800937 omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
938 }
939 omap_i2c_ack_stat(dev,
940 stat & (OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR));
Komal Shah010d442c42006-08-13 23:44:09 +0200941 continue;
942 }
943 if (stat & OMAP_I2C_STAT_ROVR) {
944 dev_err(dev->dev, "Receive overrun\n");
945 dev->cmd_err |= OMAP_I2C_STAT_ROVR;
946 }
947 if (stat & OMAP_I2C_STAT_XUDF) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800948 dev_err(dev->dev, "Transmit underflow\n");
Komal Shah010d442c42006-08-13 23:44:09 +0200949 dev->cmd_err |= OMAP_I2C_STAT_XUDF;
950 }
Komal Shah010d442c42006-08-13 23:44:09 +0200951 }
952
953 return count ? IRQ_HANDLED : IRQ_NONE;
954}
955
Jean Delvare8f9082c2006-09-03 22:39:46 +0200956static const struct i2c_algorithm omap_i2c_algo = {
Komal Shah010d442c42006-08-13 23:44:09 +0200957 .master_xfer = omap_i2c_xfer,
958 .functionality = omap_i2c_func,
959};
960
Benoit Cousson61451972011-12-22 15:56:36 +0100961#ifdef CONFIG_OF
962static struct omap_i2c_bus_platform_data omap3_pdata = {
963 .rev = OMAP_I2C_IP_VERSION_1,
964 .flags = OMAP_I2C_FLAG_APPLY_ERRATA_I207 |
965 OMAP_I2C_FLAG_RESET_REGS_POSTIDLE |
966 OMAP_I2C_FLAG_BUS_SHIFT_2,
967};
968
969static struct omap_i2c_bus_platform_data omap4_pdata = {
970 .rev = OMAP_I2C_IP_VERSION_2,
971};
972
973static const struct of_device_id omap_i2c_of_match[] = {
974 {
975 .compatible = "ti,omap4-i2c",
976 .data = &omap4_pdata,
977 },
978 {
979 .compatible = "ti,omap3-i2c",
980 .data = &omap3_pdata,
981 },
982 { },
983};
984MODULE_DEVICE_TABLE(of, omap_i2c_of_match);
985#endif
986
Uwe Kleine-König1139aea2010-02-04 20:56:53 +0100987static int __devinit
Komal Shah010d442c42006-08-13 23:44:09 +0200988omap_i2c_probe(struct platform_device *pdev)
989{
990 struct omap_i2c_dev *dev;
991 struct i2c_adapter *adap;
992 struct resource *mem, *irq, *ioarea;
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -0700993 struct omap_i2c_bus_platform_data *pdata = pdev->dev.platform_data;
Benoit Cousson61451972011-12-22 15:56:36 +0100994 struct device_node *node = pdev->dev.of_node;
995 const struct of_device_id *match;
Ben Dookse3552042008-12-16 22:08:08 +0000996 irq_handler_t isr;
Komal Shah010d442c42006-08-13 23:44:09 +0200997 int r;
998
999 /* NOTE: driver uses the static register mapping */
1000 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1001 if (!mem) {
1002 dev_err(&pdev->dev, "no mem resource?\n");
1003 return -ENODEV;
1004 }
1005 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1006 if (!irq) {
1007 dev_err(&pdev->dev, "no irq resource?\n");
1008 return -ENODEV;
1009 }
1010
Julia Lawall59330822009-07-05 08:37:50 +02001011 ioarea = request_mem_region(mem->start, resource_size(mem),
Komal Shah010d442c42006-08-13 23:44:09 +02001012 pdev->name);
1013 if (!ioarea) {
1014 dev_err(&pdev->dev, "I2C region already claimed\n");
1015 return -EBUSY;
1016 }
1017
Komal Shah010d442c42006-08-13 23:44:09 +02001018 dev = kzalloc(sizeof(struct omap_i2c_dev), GFP_KERNEL);
1019 if (!dev) {
1020 r = -ENOMEM;
1021 goto err_release_region;
1022 }
1023
Cousson, Benoit6c5aa402012-01-20 16:55:04 +01001024 match = of_match_device(of_match_ptr(omap_i2c_of_match), &pdev->dev);
Benoit Cousson61451972011-12-22 15:56:36 +01001025 if (match) {
1026 u32 freq = 100000; /* default to 100000 Hz */
1027
1028 pdata = match->data;
1029 dev->dtrev = pdata->rev;
1030 dev->flags = pdata->flags;
1031
1032 of_property_read_u32(node, "clock-frequency", &freq);
1033 /* convert DT freq value in Hz into kHz for speed */
1034 dev->speed = freq / 1000;
1035 } else if (pdata != NULL) {
1036 dev->speed = pdata->clkrate;
1037 dev->flags = pdata->flags;
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -07001038 dev->set_mpu_wkup_lat = pdata->set_mpu_wkup_lat;
Benoit Cousson61451972011-12-22 15:56:36 +01001039 dev->dtrev = pdata->rev;
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -07001040 }
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -08001041
Komal Shah010d442c42006-08-13 23:44:09 +02001042 dev->dev = &pdev->dev;
1043 dev->irq = irq->start;
Linus Walleijc6ffdde2009-06-14 00:20:36 +02001044 dev->base = ioremap(mem->start, resource_size(mem));
Russell King55c381e2008-09-04 14:07:22 +01001045 if (!dev->base) {
1046 r = -ENOMEM;
1047 goto err_free_mem;
1048 }
1049
Komal Shah010d442c42006-08-13 23:44:09 +02001050 platform_set_drvdata(pdev, dev);
1051
Benoit Cousson61451972011-12-22 15:56:36 +01001052 dev->reg_shift = (dev->flags >> OMAP_I2C_FLAG_BUS_SHIFT__SHIFT) & 3;
Mika Westerberg7c6bd202010-03-23 12:12:56 +02001053
Benoit Cousson61451972011-12-22 15:56:36 +01001054 if (dev->dtrev == OMAP_I2C_IP_VERSION_2)
Andy Greena1295572011-05-30 07:43:06 -07001055 dev->regs = (u8 *)reg_map_ip_v2;
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -07001056 else
Andy Greena1295572011-05-30 07:43:06 -07001057 dev->regs = (u8 *)reg_map_ip_v1;
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -07001058
Kevin Hilman7f4b08e2011-05-17 16:31:37 +02001059 pm_runtime_enable(dev->dev);
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001060 pm_runtime_get_sync(dev->dev);
Komal Shah010d442c42006-08-13 23:44:09 +02001061
Paul Walmsley9c76b872008-11-21 13:39:55 -08001062 dev->rev = omap_i2c_read_reg(dev, OMAP_I2C_REV_REG) & 0xff;
Komal Shah010d442c42006-08-13 23:44:09 +02001063
manjugk manjugk8a9d97d2010-05-11 11:35:23 -07001064 if (dev->rev <= OMAP_I2C_REV_ON_3430)
1065 dev->errata |= I2C_OMAP3_1P153;
1066
Benoit Cousson61451972011-12-22 15:56:36 +01001067 if (!(dev->flags & OMAP_I2C_FLAG_NO_FIFO)) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -08001068 u16 s;
1069
1070 /* Set up the fifo size - Get total size */
1071 s = (omap_i2c_read_reg(dev, OMAP_I2C_BUFSTAT_REG) >> 14) & 0x3;
1072 dev->fifo_size = 0x8 << s;
1073
1074 /*
1075 * Set up notification threshold as half the total available
1076 * size. This is to ensure that we can handle the status on int
1077 * call back latencies.
1078 */
Shubhrajyoti D1d5a34f2011-12-06 10:25:58 -08001079
1080 dev->fifo_size = (dev->fifo_size / 2);
1081
1082 if (dev->rev >= OMAP_I2C_REV_ON_3530_4430)
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -07001083 dev->b_hw = 0; /* Disable hardware fixes */
Shubhrajyoti D1d5a34f2011-12-06 10:25:58 -08001084 else
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -07001085 dev->b_hw = 1; /* Enable hardware fixes */
Shubhrajyoti D1d5a34f2011-12-06 10:25:58 -08001086
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -07001087 /* calculate wakeup latency constraint for MPU */
1088 if (dev->set_mpu_wkup_lat != NULL)
1089 dev->latency = (1000000 * dev->fifo_size) /
Benoit Cousson61451972011-12-22 15:56:36 +01001090 (1000 * dev->speed / 8);
Nishanth Menonb6ee52c2008-11-21 13:39:46 -08001091 }
1092
Komal Shah010d442c42006-08-13 23:44:09 +02001093 /* reset ASAP, clearing any IRQs */
1094 omap_i2c_init(dev);
1095
Andy Green4e80f722011-05-30 07:43:07 -07001096 isr = (dev->rev < OMAP_I2C_OMAP1_REV_2) ? omap_i2c_omap1_isr :
1097 omap_i2c_isr;
Paul Walmsley9c76b872008-11-21 13:39:55 -08001098 r = request_irq(dev->irq, isr, 0, pdev->name, dev);
Komal Shah010d442c42006-08-13 23:44:09 +02001099
1100 if (r) {
1101 dev_err(dev->dev, "failure requesting irq %i\n", dev->irq);
1102 goto err_unuse_clocks;
1103 }
Paul Walmsley9c76b872008-11-21 13:39:55 -08001104
Andy Green9550d4d2011-05-30 07:43:10 -07001105 dev_info(dev->dev, "bus %d rev%d.%d.%d at %d kHz\n", pdev->id,
Benoit Cousson61451972011-12-22 15:56:36 +01001106 dev->dtrev, dev->rev >> 4, dev->rev & 0xf, dev->speed);
Komal Shah010d442c42006-08-13 23:44:09 +02001107
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001108 pm_runtime_put(dev->dev);
Paul Walmsley3831f152008-11-21 13:39:47 -08001109
Komal Shah010d442c42006-08-13 23:44:09 +02001110 adap = &dev->adapter;
1111 i2c_set_adapdata(adap, dev);
1112 adap->owner = THIS_MODULE;
1113 adap->class = I2C_CLASS_HWMON;
Roel Kluin783fd6f2009-07-17 15:24:00 +02001114 strlcpy(adap->name, "OMAP I2C adapter", sizeof(adap->name));
Komal Shah010d442c42006-08-13 23:44:09 +02001115 adap->algo = &omap_i2c_algo;
1116 adap->dev.parent = &pdev->dev;
Benoit Cousson61451972011-12-22 15:56:36 +01001117 adap->dev.of_node = pdev->dev.of_node;
Komal Shah010d442c42006-08-13 23:44:09 +02001118
1119 /* i2c device drivers may be active on return from add_adapter() */
David Brownell7c175492007-05-01 23:26:32 +02001120 adap->nr = pdev->id;
1121 r = i2c_add_numbered_adapter(adap);
Komal Shah010d442c42006-08-13 23:44:09 +02001122 if (r) {
1123 dev_err(dev->dev, "failure adding adapter\n");
1124 goto err_free_irq;
1125 }
1126
Benoit Cousson61451972011-12-22 15:56:36 +01001127 of_i2c_register_devices(adap);
1128
Komal Shah010d442c42006-08-13 23:44:09 +02001129 return 0;
1130
1131err_free_irq:
1132 free_irq(dev->irq, dev);
1133err_unuse_clocks:
Tony Lindgren3e397522008-01-14 21:53:30 +01001134 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001135 pm_runtime_put(dev->dev);
Russell King55c381e2008-09-04 14:07:22 +01001136 iounmap(dev->base);
Komal Shah010d442c42006-08-13 23:44:09 +02001137err_free_mem:
1138 platform_set_drvdata(pdev, NULL);
1139 kfree(dev);
1140err_release_region:
Julia Lawall59330822009-07-05 08:37:50 +02001141 release_mem_region(mem->start, resource_size(mem));
Komal Shah010d442c42006-08-13 23:44:09 +02001142
1143 return r;
1144}
1145
1146static int
1147omap_i2c_remove(struct platform_device *pdev)
1148{
1149 struct omap_i2c_dev *dev = platform_get_drvdata(pdev);
1150 struct resource *mem;
1151
1152 platform_set_drvdata(pdev, NULL);
1153
1154 free_irq(dev->irq, dev);
1155 i2c_del_adapter(&dev->adapter);
1156 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
Russell King55c381e2008-09-04 14:07:22 +01001157 iounmap(dev->base);
Komal Shah010d442c42006-08-13 23:44:09 +02001158 kfree(dev);
1159 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Julia Lawall59330822009-07-05 08:37:50 +02001160 release_mem_region(mem->start, resource_size(mem));
Komal Shah010d442c42006-08-13 23:44:09 +02001161 return 0;
1162}
1163
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001164#ifdef CONFIG_PM_RUNTIME
1165static int omap_i2c_runtime_suspend(struct device *dev)
1166{
1167 struct platform_device *pdev = to_platform_device(dev);
1168 struct omap_i2c_dev *_dev = platform_get_drvdata(pdev);
1169
1170 omap_i2c_idle(_dev);
1171
1172 return 0;
1173}
1174
1175static int omap_i2c_runtime_resume(struct device *dev)
1176{
1177 struct platform_device *pdev = to_platform_device(dev);
1178 struct omap_i2c_dev *_dev = platform_get_drvdata(pdev);
1179
1180 omap_i2c_unidle(_dev);
1181
1182 return 0;
1183}
1184
1185static struct dev_pm_ops omap_i2c_pm_ops = {
1186 .runtime_suspend = omap_i2c_runtime_suspend,
1187 .runtime_resume = omap_i2c_runtime_resume,
1188};
1189#define OMAP_I2C_PM_OPS (&omap_i2c_pm_ops)
1190#else
1191#define OMAP_I2C_PM_OPS NULL
1192#endif
1193
Komal Shah010d442c42006-08-13 23:44:09 +02001194static struct platform_driver omap_i2c_driver = {
1195 .probe = omap_i2c_probe,
1196 .remove = omap_i2c_remove,
1197 .driver = {
Benoit Coussonf7bb0d92010-12-09 14:24:16 +00001198 .name = "omap_i2c",
Komal Shah010d442c42006-08-13 23:44:09 +02001199 .owner = THIS_MODULE,
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001200 .pm = OMAP_I2C_PM_OPS,
Benoit Cousson61451972011-12-22 15:56:36 +01001201 .of_match_table = of_match_ptr(omap_i2c_of_match),
Komal Shah010d442c42006-08-13 23:44:09 +02001202 },
1203};
1204
1205/* I2C may be needed to bring up other drivers */
1206static int __init
1207omap_i2c_init_driver(void)
1208{
1209 return platform_driver_register(&omap_i2c_driver);
1210}
1211subsys_initcall(omap_i2c_init_driver);
1212
1213static void __exit omap_i2c_exit_driver(void)
1214{
1215 platform_driver_unregister(&omap_i2c_driver);
1216}
1217module_exit(omap_i2c_exit_driver);
1218
1219MODULE_AUTHOR("MontaVista Software, Inc. (and others)");
1220MODULE_DESCRIPTION("TI OMAP I2C bus adapter");
1221MODULE_LICENSE("GPL");
Benoit Coussonf7bb0d92010-12-09 14:24:16 +00001222MODULE_ALIAS("platform:omap_i2c");