Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 1 | /* |
| 2 | * isppreview.c |
| 3 | * |
| 4 | * TI OMAP3 ISP driver - Preview module |
| 5 | * |
| 6 | * Copyright (C) 2010 Nokia Corporation |
| 7 | * Copyright (C) 2009 Texas Instruments, Inc. |
| 8 | * |
| 9 | * Contacts: Laurent Pinchart <laurent.pinchart@ideasonboard.com> |
| 10 | * Sakari Ailus <sakari.ailus@iki.fi> |
| 11 | * |
| 12 | * This program is free software; you can redistribute it and/or modify |
| 13 | * it under the terms of the GNU General Public License version 2 as |
| 14 | * published by the Free Software Foundation. |
| 15 | * |
| 16 | * This program is distributed in the hope that it will be useful, but |
| 17 | * WITHOUT ANY WARRANTY; without even the implied warranty of |
| 18 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU |
| 19 | * General Public License for more details. |
| 20 | * |
| 21 | * You should have received a copy of the GNU General Public License |
| 22 | * along with this program; if not, write to the Free Software |
| 23 | * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA |
| 24 | * 02110-1301 USA |
| 25 | */ |
| 26 | |
| 27 | #include <linux/device.h> |
| 28 | #include <linux/mm.h> |
| 29 | #include <linux/module.h> |
| 30 | #include <linux/mutex.h> |
| 31 | #include <linux/uaccess.h> |
| 32 | |
| 33 | #include "isp.h" |
| 34 | #include "ispreg.h" |
| 35 | #include "isppreview.h" |
| 36 | |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 37 | /* Default values in Office Fluorescent Light for RGBtoRGB Blending */ |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 38 | static struct omap3isp_prev_rgbtorgb flr_rgb2rgb = { |
| 39 | { /* RGB-RGB Matrix */ |
| 40 | {0x01E2, 0x0F30, 0x0FEE}, |
| 41 | {0x0F9B, 0x01AC, 0x0FB9}, |
| 42 | {0x0FE0, 0x0EC0, 0x0260} |
| 43 | }, /* RGB Offset */ |
| 44 | {0x0000, 0x0000, 0x0000} |
| 45 | }; |
| 46 | |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 47 | /* Default values in Office Fluorescent Light for RGB to YUV Conversion*/ |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 48 | static struct omap3isp_prev_csc flr_prev_csc = { |
| 49 | { /* CSC Coef Matrix */ |
| 50 | {66, 129, 25}, |
| 51 | {-38, -75, 112}, |
| 52 | {112, -94 , -18} |
| 53 | }, /* CSC Offset */ |
| 54 | {0x0, 0x0, 0x0} |
| 55 | }; |
| 56 | |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 57 | /* Default values in Office Fluorescent Light for CFA Gradient*/ |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 58 | #define FLR_CFA_GRADTHRS_HORZ 0x28 |
| 59 | #define FLR_CFA_GRADTHRS_VERT 0x28 |
| 60 | |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 61 | /* Default values in Office Fluorescent Light for Chroma Suppression*/ |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 62 | #define FLR_CSUP_GAIN 0x0D |
| 63 | #define FLR_CSUP_THRES 0xEB |
| 64 | |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 65 | /* Default values in Office Fluorescent Light for Noise Filter*/ |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 66 | #define FLR_NF_STRGTH 0x03 |
| 67 | |
| 68 | /* Default values for White Balance */ |
| 69 | #define FLR_WBAL_DGAIN 0x100 |
| 70 | #define FLR_WBAL_COEF 0x20 |
| 71 | |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 72 | /* Default values in Office Fluorescent Light for Black Adjustment*/ |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 73 | #define FLR_BLKADJ_BLUE 0x0 |
| 74 | #define FLR_BLKADJ_GREEN 0x0 |
| 75 | #define FLR_BLKADJ_RED 0x0 |
| 76 | |
| 77 | #define DEF_DETECT_CORRECT_VAL 0xe |
| 78 | |
Laurent Pinchart | 1f69fd9 | 2011-09-21 20:05:45 -0300 | [diff] [blame] | 79 | /* |
| 80 | * Margins and image size limits. |
| 81 | * |
| 82 | * The preview engine crops several rows and columns internally depending on |
| 83 | * which filters are enabled. To avoid format changes when the filters are |
| 84 | * enabled or disabled (which would prevent them from being turned on or off |
| 85 | * during streaming), the driver assumes all the filters are enabled when |
| 86 | * computing sink crop and source format limits. |
| 87 | * |
| 88 | * If a filter is disabled, additional cropping is automatically added at the |
| 89 | * preview engine input by the driver to avoid overflow at line and frame end. |
| 90 | * This is completely transparent for applications. |
| 91 | * |
| 92 | * Median filter 4 pixels |
| 93 | * Noise filter, |
| 94 | * Faulty pixels correction 4 pixels, 4 lines |
| 95 | * CFA filter 4 pixels, 4 lines in Bayer mode |
| 96 | * 2 lines in other modes |
| 97 | * Color suppression 2 pixels |
| 98 | * or luma enhancement |
| 99 | * ------------------------------------------------------------- |
| 100 | * Maximum total 14 pixels, 8 lines |
| 101 | * |
| 102 | * The color suppression and luma enhancement filters are applied after bayer to |
| 103 | * YUV conversion. They thus can crop one pixel on the left and one pixel on the |
| 104 | * right side of the image without changing the color pattern. When both those |
| 105 | * filters are disabled, the driver must crop the two pixels on the same side of |
| 106 | * the image to avoid changing the bayer pattern. The left margin is thus set to |
| 107 | * 8 pixels and the right margin to 6 pixels. |
| 108 | */ |
| 109 | |
| 110 | #define PREV_MARGIN_LEFT 8 |
| 111 | #define PREV_MARGIN_RIGHT 6 |
| 112 | #define PREV_MARGIN_TOP 4 |
| 113 | #define PREV_MARGIN_BOTTOM 4 |
| 114 | |
Laurent Pinchart | 059dc1d | 2011-10-03 07:56:15 -0300 | [diff] [blame] | 115 | #define PREV_MIN_IN_WIDTH 64 |
| 116 | #define PREV_MIN_IN_HEIGHT 8 |
| 117 | #define PREV_MAX_IN_HEIGHT 16384 |
| 118 | |
Laurent Pinchart | ec0cae7 | 2011-10-03 07:56:15 -0300 | [diff] [blame] | 119 | #define PREV_MIN_OUT_WIDTH 0 |
| 120 | #define PREV_MIN_OUT_HEIGHT 0 |
| 121 | #define PREV_MAX_OUT_WIDTH_REV_1 1280 |
| 122 | #define PREV_MAX_OUT_WIDTH_REV_2 3300 |
| 123 | #define PREV_MAX_OUT_WIDTH_REV_15 4096 |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 124 | |
| 125 | /* |
| 126 | * Coeficient Tables for the submodules in Preview. |
| 127 | * Array is initialised with the values from.the tables text file. |
| 128 | */ |
| 129 | |
| 130 | /* |
| 131 | * CFA Filter Coefficient Table |
| 132 | * |
| 133 | */ |
| 134 | static u32 cfa_coef_table[] = { |
| 135 | #include "cfa_coef_table.h" |
| 136 | }; |
| 137 | |
| 138 | /* |
| 139 | * Default Gamma Correction Table - All components |
| 140 | */ |
| 141 | static u32 gamma_table[] = { |
| 142 | #include "gamma_table.h" |
| 143 | }; |
| 144 | |
| 145 | /* |
| 146 | * Noise Filter Threshold table |
| 147 | */ |
| 148 | static u32 noise_filter_table[] = { |
| 149 | #include "noise_filter_table.h" |
| 150 | }; |
| 151 | |
| 152 | /* |
| 153 | * Luminance Enhancement Table |
| 154 | */ |
| 155 | static u32 luma_enhance_table[] = { |
| 156 | #include "luma_enhance_table.h" |
| 157 | }; |
| 158 | |
| 159 | /* |
| 160 | * preview_enable_invalaw - Enable/Disable Inverse A-Law module in Preview. |
| 161 | * @enable: 1 - Reverse the A-Law done in CCDC. |
| 162 | */ |
| 163 | static void |
| 164 | preview_enable_invalaw(struct isp_prev_device *prev, u8 enable) |
| 165 | { |
| 166 | struct isp_device *isp = to_isp_device(prev); |
| 167 | |
| 168 | if (enable) |
| 169 | isp_reg_set(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR, |
| 170 | ISPPRV_PCR_WIDTH | ISPPRV_PCR_INVALAW); |
| 171 | else |
| 172 | isp_reg_clr(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR, |
| 173 | ISPPRV_PCR_WIDTH | ISPPRV_PCR_INVALAW); |
| 174 | } |
| 175 | |
| 176 | /* |
| 177 | * preview_enable_drkframe_capture - Enable/Disable of the darkframe capture. |
| 178 | * @prev - |
| 179 | * @enable: 1 - Enable, 0 - Disable |
| 180 | * |
| 181 | * NOTE: PRV_WSDR_ADDR and PRV_WADD_OFFSET must be set also |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 182 | * The process is applied for each captured frame. |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 183 | */ |
| 184 | static void |
| 185 | preview_enable_drkframe_capture(struct isp_prev_device *prev, u8 enable) |
| 186 | { |
| 187 | struct isp_device *isp = to_isp_device(prev); |
| 188 | |
| 189 | if (enable) |
| 190 | isp_reg_set(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR, |
| 191 | ISPPRV_PCR_DRKFCAP); |
| 192 | else |
| 193 | isp_reg_clr(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR, |
| 194 | ISPPRV_PCR_DRKFCAP); |
| 195 | } |
| 196 | |
| 197 | /* |
| 198 | * preview_enable_drkframe - Enable/Disable of the darkframe subtract. |
| 199 | * @enable: 1 - Acquires memory bandwidth since the pixels in each frame is |
| 200 | * subtracted with the pixels in the current frame. |
| 201 | * |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 202 | * The process is applied for each captured frame. |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 203 | */ |
| 204 | static void |
| 205 | preview_enable_drkframe(struct isp_prev_device *prev, u8 enable) |
| 206 | { |
| 207 | struct isp_device *isp = to_isp_device(prev); |
| 208 | |
| 209 | if (enable) |
| 210 | isp_reg_set(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR, |
| 211 | ISPPRV_PCR_DRKFEN); |
| 212 | else |
| 213 | isp_reg_clr(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR, |
| 214 | ISPPRV_PCR_DRKFEN); |
| 215 | } |
| 216 | |
| 217 | /* |
| 218 | * preview_config_drkf_shadcomp - Configures shift value in shading comp. |
| 219 | * @scomp_shtval: 3bit value of shift used in shading compensation. |
| 220 | */ |
| 221 | static void |
| 222 | preview_config_drkf_shadcomp(struct isp_prev_device *prev, |
| 223 | const void *scomp_shtval) |
| 224 | { |
| 225 | struct isp_device *isp = to_isp_device(prev); |
| 226 | const u32 *shtval = scomp_shtval; |
| 227 | |
| 228 | isp_reg_clr_set(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR, |
| 229 | ISPPRV_PCR_SCOMP_SFT_MASK, |
| 230 | *shtval << ISPPRV_PCR_SCOMP_SFT_SHIFT); |
| 231 | } |
| 232 | |
| 233 | /* |
| 234 | * preview_enable_hmed - Enables/Disables of the Horizontal Median Filter. |
| 235 | * @enable: 1 - Enables Horizontal Median Filter. |
| 236 | */ |
| 237 | static void |
| 238 | preview_enable_hmed(struct isp_prev_device *prev, u8 enable) |
| 239 | { |
| 240 | struct isp_device *isp = to_isp_device(prev); |
| 241 | |
| 242 | if (enable) |
| 243 | isp_reg_set(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR, |
| 244 | ISPPRV_PCR_HMEDEN); |
| 245 | else |
| 246 | isp_reg_clr(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR, |
| 247 | ISPPRV_PCR_HMEDEN); |
| 248 | } |
| 249 | |
| 250 | /* |
| 251 | * preview_config_hmed - Configures the Horizontal Median Filter. |
| 252 | * @prev_hmed: Structure containing the odd and even distance between the |
| 253 | * pixels in the image along with the filter threshold. |
| 254 | */ |
| 255 | static void |
| 256 | preview_config_hmed(struct isp_prev_device *prev, const void *prev_hmed) |
| 257 | { |
| 258 | struct isp_device *isp = to_isp_device(prev); |
| 259 | const struct omap3isp_prev_hmed *hmed = prev_hmed; |
| 260 | |
| 261 | isp_reg_writel(isp, (hmed->odddist == 1 ? 0 : ISPPRV_HMED_ODDDIST) | |
| 262 | (hmed->evendist == 1 ? 0 : ISPPRV_HMED_EVENDIST) | |
| 263 | (hmed->thres << ISPPRV_HMED_THRESHOLD_SHIFT), |
| 264 | OMAP3_ISP_IOMEM_PREV, ISPPRV_HMED); |
| 265 | } |
| 266 | |
| 267 | /* |
| 268 | * preview_config_noisefilter - Configures the Noise Filter. |
| 269 | * @prev_nf: Structure containing the noisefilter table, strength to be used |
| 270 | * for the noise filter and the defect correction enable flag. |
| 271 | */ |
| 272 | static void |
| 273 | preview_config_noisefilter(struct isp_prev_device *prev, const void *prev_nf) |
| 274 | { |
| 275 | struct isp_device *isp = to_isp_device(prev); |
| 276 | const struct omap3isp_prev_nf *nf = prev_nf; |
| 277 | unsigned int i; |
| 278 | |
| 279 | isp_reg_writel(isp, nf->spread, OMAP3_ISP_IOMEM_PREV, ISPPRV_NF); |
| 280 | isp_reg_writel(isp, ISPPRV_NF_TABLE_ADDR, |
| 281 | OMAP3_ISP_IOMEM_PREV, ISPPRV_SET_TBL_ADDR); |
| 282 | for (i = 0; i < OMAP3ISP_PREV_NF_TBL_SIZE; i++) { |
| 283 | isp_reg_writel(isp, nf->table[i], |
| 284 | OMAP3_ISP_IOMEM_PREV, ISPPRV_SET_TBL_DATA); |
| 285 | } |
| 286 | } |
| 287 | |
| 288 | /* |
| 289 | * preview_config_dcor - Configures the defect correction |
| 290 | * @prev_dcor: Structure containing the defect correct thresholds |
| 291 | */ |
| 292 | static void |
| 293 | preview_config_dcor(struct isp_prev_device *prev, const void *prev_dcor) |
| 294 | { |
| 295 | struct isp_device *isp = to_isp_device(prev); |
| 296 | const struct omap3isp_prev_dcor *dcor = prev_dcor; |
| 297 | |
| 298 | isp_reg_writel(isp, dcor->detect_correct[0], |
| 299 | OMAP3_ISP_IOMEM_PREV, ISPPRV_CDC_THR0); |
| 300 | isp_reg_writel(isp, dcor->detect_correct[1], |
| 301 | OMAP3_ISP_IOMEM_PREV, ISPPRV_CDC_THR1); |
| 302 | isp_reg_writel(isp, dcor->detect_correct[2], |
| 303 | OMAP3_ISP_IOMEM_PREV, ISPPRV_CDC_THR2); |
| 304 | isp_reg_writel(isp, dcor->detect_correct[3], |
| 305 | OMAP3_ISP_IOMEM_PREV, ISPPRV_CDC_THR3); |
| 306 | isp_reg_clr_set(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR, |
| 307 | ISPPRV_PCR_DCCOUP, |
| 308 | dcor->couplet_mode_en ? ISPPRV_PCR_DCCOUP : 0); |
| 309 | } |
| 310 | |
| 311 | /* |
| 312 | * preview_config_cfa - Configures the CFA Interpolation parameters. |
| 313 | * @prev_cfa: Structure containing the CFA interpolation table, CFA format |
| 314 | * in the image, vertical and horizontal gradient threshold. |
| 315 | */ |
| 316 | static void |
| 317 | preview_config_cfa(struct isp_prev_device *prev, const void *prev_cfa) |
| 318 | { |
| 319 | struct isp_device *isp = to_isp_device(prev); |
| 320 | const struct omap3isp_prev_cfa *cfa = prev_cfa; |
| 321 | unsigned int i; |
| 322 | |
| 323 | isp_reg_clr_set(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR, |
| 324 | ISPPRV_PCR_CFAFMT_MASK, |
| 325 | cfa->format << ISPPRV_PCR_CFAFMT_SHIFT); |
| 326 | |
| 327 | isp_reg_writel(isp, |
| 328 | (cfa->gradthrs_vert << ISPPRV_CFA_GRADTH_VER_SHIFT) | |
| 329 | (cfa->gradthrs_horz << ISPPRV_CFA_GRADTH_HOR_SHIFT), |
| 330 | OMAP3_ISP_IOMEM_PREV, ISPPRV_CFA); |
| 331 | |
| 332 | isp_reg_writel(isp, ISPPRV_CFA_TABLE_ADDR, |
| 333 | OMAP3_ISP_IOMEM_PREV, ISPPRV_SET_TBL_ADDR); |
| 334 | |
| 335 | for (i = 0; i < OMAP3ISP_PREV_CFA_TBL_SIZE; i++) { |
| 336 | isp_reg_writel(isp, cfa->table[i], |
| 337 | OMAP3_ISP_IOMEM_PREV, ISPPRV_SET_TBL_DATA); |
| 338 | } |
| 339 | } |
| 340 | |
| 341 | /* |
| 342 | * preview_config_gammacorrn - Configures the Gamma Correction table values |
| 343 | * @gtable: Structure containing the table for red, blue, green gamma table. |
| 344 | */ |
| 345 | static void |
| 346 | preview_config_gammacorrn(struct isp_prev_device *prev, const void *gtable) |
| 347 | { |
| 348 | struct isp_device *isp = to_isp_device(prev); |
| 349 | const struct omap3isp_prev_gtables *gt = gtable; |
| 350 | unsigned int i; |
| 351 | |
| 352 | isp_reg_writel(isp, ISPPRV_REDGAMMA_TABLE_ADDR, |
| 353 | OMAP3_ISP_IOMEM_PREV, ISPPRV_SET_TBL_ADDR); |
| 354 | for (i = 0; i < OMAP3ISP_PREV_GAMMA_TBL_SIZE; i++) |
| 355 | isp_reg_writel(isp, gt->red[i], OMAP3_ISP_IOMEM_PREV, |
| 356 | ISPPRV_SET_TBL_DATA); |
| 357 | |
| 358 | isp_reg_writel(isp, ISPPRV_GREENGAMMA_TABLE_ADDR, |
| 359 | OMAP3_ISP_IOMEM_PREV, ISPPRV_SET_TBL_ADDR); |
| 360 | for (i = 0; i < OMAP3ISP_PREV_GAMMA_TBL_SIZE; i++) |
| 361 | isp_reg_writel(isp, gt->green[i], OMAP3_ISP_IOMEM_PREV, |
| 362 | ISPPRV_SET_TBL_DATA); |
| 363 | |
| 364 | isp_reg_writel(isp, ISPPRV_BLUEGAMMA_TABLE_ADDR, |
| 365 | OMAP3_ISP_IOMEM_PREV, ISPPRV_SET_TBL_ADDR); |
| 366 | for (i = 0; i < OMAP3ISP_PREV_GAMMA_TBL_SIZE; i++) |
| 367 | isp_reg_writel(isp, gt->blue[i], OMAP3_ISP_IOMEM_PREV, |
| 368 | ISPPRV_SET_TBL_DATA); |
| 369 | } |
| 370 | |
| 371 | /* |
| 372 | * preview_config_luma_enhancement - Sets the Luminance Enhancement table. |
| 373 | * @ytable: Structure containing the table for Luminance Enhancement table. |
| 374 | */ |
| 375 | static void |
| 376 | preview_config_luma_enhancement(struct isp_prev_device *prev, |
| 377 | const void *ytable) |
| 378 | { |
| 379 | struct isp_device *isp = to_isp_device(prev); |
| 380 | const struct omap3isp_prev_luma *yt = ytable; |
| 381 | unsigned int i; |
| 382 | |
| 383 | isp_reg_writel(isp, ISPPRV_YENH_TABLE_ADDR, |
| 384 | OMAP3_ISP_IOMEM_PREV, ISPPRV_SET_TBL_ADDR); |
| 385 | for (i = 0; i < OMAP3ISP_PREV_YENH_TBL_SIZE; i++) { |
| 386 | isp_reg_writel(isp, yt->table[i], |
| 387 | OMAP3_ISP_IOMEM_PREV, ISPPRV_SET_TBL_DATA); |
| 388 | } |
| 389 | } |
| 390 | |
| 391 | /* |
| 392 | * preview_config_chroma_suppression - Configures the Chroma Suppression. |
| 393 | * @csup: Structure containing the threshold value for suppression |
| 394 | * and the hypass filter enable flag. |
| 395 | */ |
| 396 | static void |
| 397 | preview_config_chroma_suppression(struct isp_prev_device *prev, |
| 398 | const void *csup) |
| 399 | { |
| 400 | struct isp_device *isp = to_isp_device(prev); |
| 401 | const struct omap3isp_prev_csup *cs = csup; |
| 402 | |
| 403 | isp_reg_writel(isp, |
| 404 | cs->gain | (cs->thres << ISPPRV_CSUP_THRES_SHIFT) | |
| 405 | (cs->hypf_en << ISPPRV_CSUP_HPYF_SHIFT), |
| 406 | OMAP3_ISP_IOMEM_PREV, ISPPRV_CSUP); |
| 407 | } |
| 408 | |
| 409 | /* |
| 410 | * preview_enable_noisefilter - Enables/Disables the Noise Filter. |
| 411 | * @enable: 1 - Enables the Noise Filter. |
| 412 | */ |
| 413 | static void |
| 414 | preview_enable_noisefilter(struct isp_prev_device *prev, u8 enable) |
| 415 | { |
| 416 | struct isp_device *isp = to_isp_device(prev); |
| 417 | |
| 418 | if (enable) |
| 419 | isp_reg_set(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR, |
| 420 | ISPPRV_PCR_NFEN); |
| 421 | else |
| 422 | isp_reg_clr(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR, |
| 423 | ISPPRV_PCR_NFEN); |
| 424 | } |
| 425 | |
| 426 | /* |
| 427 | * preview_enable_dcor - Enables/Disables the defect correction. |
| 428 | * @enable: 1 - Enables the defect correction. |
| 429 | */ |
| 430 | static void |
| 431 | preview_enable_dcor(struct isp_prev_device *prev, u8 enable) |
| 432 | { |
| 433 | struct isp_device *isp = to_isp_device(prev); |
| 434 | |
| 435 | if (enable) |
| 436 | isp_reg_set(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR, |
| 437 | ISPPRV_PCR_DCOREN); |
| 438 | else |
| 439 | isp_reg_clr(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR, |
| 440 | ISPPRV_PCR_DCOREN); |
| 441 | } |
| 442 | |
| 443 | /* |
| 444 | * preview_enable_cfa - Enable/Disable the CFA Interpolation. |
| 445 | * @enable: 1 - Enables the CFA. |
| 446 | */ |
| 447 | static void |
| 448 | preview_enable_cfa(struct isp_prev_device *prev, u8 enable) |
| 449 | { |
| 450 | struct isp_device *isp = to_isp_device(prev); |
| 451 | |
| 452 | if (enable) |
| 453 | isp_reg_set(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR, |
| 454 | ISPPRV_PCR_CFAEN); |
| 455 | else |
| 456 | isp_reg_clr(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR, |
| 457 | ISPPRV_PCR_CFAEN); |
| 458 | } |
| 459 | |
| 460 | /* |
| 461 | * preview_enable_gammabypass - Enables/Disables the GammaByPass |
| 462 | * @enable: 1 - Bypasses Gamma - 10bit input is cropped to 8MSB. |
| 463 | * 0 - Goes through Gamma Correction. input and output is 10bit. |
| 464 | */ |
| 465 | static void |
| 466 | preview_enable_gammabypass(struct isp_prev_device *prev, u8 enable) |
| 467 | { |
| 468 | struct isp_device *isp = to_isp_device(prev); |
| 469 | |
| 470 | if (enable) |
| 471 | isp_reg_set(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR, |
| 472 | ISPPRV_PCR_GAMMA_BYPASS); |
| 473 | else |
| 474 | isp_reg_clr(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR, |
| 475 | ISPPRV_PCR_GAMMA_BYPASS); |
| 476 | } |
| 477 | |
| 478 | /* |
| 479 | * preview_enable_luma_enhancement - Enables/Disables Luminance Enhancement |
| 480 | * @enable: 1 - Enable the Luminance Enhancement. |
| 481 | */ |
| 482 | static void |
| 483 | preview_enable_luma_enhancement(struct isp_prev_device *prev, u8 enable) |
| 484 | { |
| 485 | struct isp_device *isp = to_isp_device(prev); |
| 486 | |
| 487 | if (enable) |
| 488 | isp_reg_set(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR, |
| 489 | ISPPRV_PCR_YNENHEN); |
| 490 | else |
| 491 | isp_reg_clr(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR, |
| 492 | ISPPRV_PCR_YNENHEN); |
| 493 | } |
| 494 | |
| 495 | /* |
| 496 | * preview_enable_chroma_suppression - Enables/Disables Chrominance Suppr. |
| 497 | * @enable: 1 - Enable the Chrominance Suppression. |
| 498 | */ |
| 499 | static void |
| 500 | preview_enable_chroma_suppression(struct isp_prev_device *prev, u8 enable) |
| 501 | { |
| 502 | struct isp_device *isp = to_isp_device(prev); |
| 503 | |
| 504 | if (enable) |
| 505 | isp_reg_set(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR, |
| 506 | ISPPRV_PCR_SUPEN); |
| 507 | else |
| 508 | isp_reg_clr(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR, |
| 509 | ISPPRV_PCR_SUPEN); |
| 510 | } |
| 511 | |
| 512 | /* |
| 513 | * preview_config_whitebalance - Configures the White Balance parameters. |
| 514 | * @prev_wbal: Structure containing the digital gain and white balance |
| 515 | * coefficient. |
| 516 | * |
| 517 | * Coefficient matrix always with default values. |
| 518 | */ |
| 519 | static void |
| 520 | preview_config_whitebalance(struct isp_prev_device *prev, const void *prev_wbal) |
| 521 | { |
| 522 | struct isp_device *isp = to_isp_device(prev); |
| 523 | const struct omap3isp_prev_wbal *wbal = prev_wbal; |
| 524 | u32 val; |
| 525 | |
| 526 | isp_reg_writel(isp, wbal->dgain, OMAP3_ISP_IOMEM_PREV, ISPPRV_WB_DGAIN); |
| 527 | |
| 528 | val = wbal->coef0 << ISPPRV_WBGAIN_COEF0_SHIFT; |
| 529 | val |= wbal->coef1 << ISPPRV_WBGAIN_COEF1_SHIFT; |
| 530 | val |= wbal->coef2 << ISPPRV_WBGAIN_COEF2_SHIFT; |
| 531 | val |= wbal->coef3 << ISPPRV_WBGAIN_COEF3_SHIFT; |
| 532 | isp_reg_writel(isp, val, OMAP3_ISP_IOMEM_PREV, ISPPRV_WBGAIN); |
| 533 | |
| 534 | isp_reg_writel(isp, |
| 535 | ISPPRV_WBSEL_COEF0 << ISPPRV_WBSEL_N0_0_SHIFT | |
| 536 | ISPPRV_WBSEL_COEF1 << ISPPRV_WBSEL_N0_1_SHIFT | |
| 537 | ISPPRV_WBSEL_COEF0 << ISPPRV_WBSEL_N0_2_SHIFT | |
| 538 | ISPPRV_WBSEL_COEF1 << ISPPRV_WBSEL_N0_3_SHIFT | |
| 539 | ISPPRV_WBSEL_COEF2 << ISPPRV_WBSEL_N1_0_SHIFT | |
| 540 | ISPPRV_WBSEL_COEF3 << ISPPRV_WBSEL_N1_1_SHIFT | |
| 541 | ISPPRV_WBSEL_COEF2 << ISPPRV_WBSEL_N1_2_SHIFT | |
| 542 | ISPPRV_WBSEL_COEF3 << ISPPRV_WBSEL_N1_3_SHIFT | |
| 543 | ISPPRV_WBSEL_COEF0 << ISPPRV_WBSEL_N2_0_SHIFT | |
| 544 | ISPPRV_WBSEL_COEF1 << ISPPRV_WBSEL_N2_1_SHIFT | |
| 545 | ISPPRV_WBSEL_COEF0 << ISPPRV_WBSEL_N2_2_SHIFT | |
| 546 | ISPPRV_WBSEL_COEF1 << ISPPRV_WBSEL_N2_3_SHIFT | |
| 547 | ISPPRV_WBSEL_COEF2 << ISPPRV_WBSEL_N3_0_SHIFT | |
| 548 | ISPPRV_WBSEL_COEF3 << ISPPRV_WBSEL_N3_1_SHIFT | |
| 549 | ISPPRV_WBSEL_COEF2 << ISPPRV_WBSEL_N3_2_SHIFT | |
| 550 | ISPPRV_WBSEL_COEF3 << ISPPRV_WBSEL_N3_3_SHIFT, |
| 551 | OMAP3_ISP_IOMEM_PREV, ISPPRV_WBSEL); |
| 552 | } |
| 553 | |
| 554 | /* |
| 555 | * preview_config_blkadj - Configures the Black Adjustment parameters. |
| 556 | * @prev_blkadj: Structure containing the black adjustment towards red, green, |
| 557 | * blue. |
| 558 | */ |
| 559 | static void |
| 560 | preview_config_blkadj(struct isp_prev_device *prev, const void *prev_blkadj) |
| 561 | { |
| 562 | struct isp_device *isp = to_isp_device(prev); |
| 563 | const struct omap3isp_prev_blkadj *blkadj = prev_blkadj; |
| 564 | |
| 565 | isp_reg_writel(isp, (blkadj->blue << ISPPRV_BLKADJOFF_B_SHIFT) | |
| 566 | (blkadj->green << ISPPRV_BLKADJOFF_G_SHIFT) | |
| 567 | (blkadj->red << ISPPRV_BLKADJOFF_R_SHIFT), |
| 568 | OMAP3_ISP_IOMEM_PREV, ISPPRV_BLKADJOFF); |
| 569 | } |
| 570 | |
| 571 | /* |
| 572 | * preview_config_rgb_blending - Configures the RGB-RGB Blending matrix. |
| 573 | * @rgb2rgb: Structure containing the rgb to rgb blending matrix and the rgb |
| 574 | * offset. |
| 575 | */ |
| 576 | static void |
| 577 | preview_config_rgb_blending(struct isp_prev_device *prev, const void *rgb2rgb) |
| 578 | { |
| 579 | struct isp_device *isp = to_isp_device(prev); |
| 580 | const struct omap3isp_prev_rgbtorgb *rgbrgb = rgb2rgb; |
| 581 | u32 val; |
| 582 | |
| 583 | val = (rgbrgb->matrix[0][0] & 0xfff) << ISPPRV_RGB_MAT1_MTX_RR_SHIFT; |
| 584 | val |= (rgbrgb->matrix[0][1] & 0xfff) << ISPPRV_RGB_MAT1_MTX_GR_SHIFT; |
| 585 | isp_reg_writel(isp, val, OMAP3_ISP_IOMEM_PREV, ISPPRV_RGB_MAT1); |
| 586 | |
| 587 | val = (rgbrgb->matrix[0][2] & 0xfff) << ISPPRV_RGB_MAT2_MTX_BR_SHIFT; |
| 588 | val |= (rgbrgb->matrix[1][0] & 0xfff) << ISPPRV_RGB_MAT2_MTX_RG_SHIFT; |
| 589 | isp_reg_writel(isp, val, OMAP3_ISP_IOMEM_PREV, ISPPRV_RGB_MAT2); |
| 590 | |
| 591 | val = (rgbrgb->matrix[1][1] & 0xfff) << ISPPRV_RGB_MAT3_MTX_GG_SHIFT; |
| 592 | val |= (rgbrgb->matrix[1][2] & 0xfff) << ISPPRV_RGB_MAT3_MTX_BG_SHIFT; |
| 593 | isp_reg_writel(isp, val, OMAP3_ISP_IOMEM_PREV, ISPPRV_RGB_MAT3); |
| 594 | |
| 595 | val = (rgbrgb->matrix[2][0] & 0xfff) << ISPPRV_RGB_MAT4_MTX_RB_SHIFT; |
| 596 | val |= (rgbrgb->matrix[2][1] & 0xfff) << ISPPRV_RGB_MAT4_MTX_GB_SHIFT; |
| 597 | isp_reg_writel(isp, val, OMAP3_ISP_IOMEM_PREV, ISPPRV_RGB_MAT4); |
| 598 | |
| 599 | val = (rgbrgb->matrix[2][2] & 0xfff) << ISPPRV_RGB_MAT5_MTX_BB_SHIFT; |
| 600 | isp_reg_writel(isp, val, OMAP3_ISP_IOMEM_PREV, ISPPRV_RGB_MAT5); |
| 601 | |
| 602 | val = (rgbrgb->offset[0] & 0x3ff) << ISPPRV_RGB_OFF1_MTX_OFFR_SHIFT; |
| 603 | val |= (rgbrgb->offset[1] & 0x3ff) << ISPPRV_RGB_OFF1_MTX_OFFG_SHIFT; |
| 604 | isp_reg_writel(isp, val, OMAP3_ISP_IOMEM_PREV, ISPPRV_RGB_OFF1); |
| 605 | |
| 606 | val = (rgbrgb->offset[2] & 0x3ff) << ISPPRV_RGB_OFF2_MTX_OFFB_SHIFT; |
| 607 | isp_reg_writel(isp, val, OMAP3_ISP_IOMEM_PREV, ISPPRV_RGB_OFF2); |
| 608 | } |
| 609 | |
| 610 | /* |
| 611 | * Configures the RGB-YCbYCr conversion matrix |
| 612 | * @prev_csc: Structure containing the RGB to YCbYCr matrix and the |
| 613 | * YCbCr offset. |
| 614 | */ |
| 615 | static void |
| 616 | preview_config_rgb_to_ycbcr(struct isp_prev_device *prev, const void *prev_csc) |
| 617 | { |
| 618 | struct isp_device *isp = to_isp_device(prev); |
| 619 | const struct omap3isp_prev_csc *csc = prev_csc; |
| 620 | u32 val; |
| 621 | |
| 622 | val = (csc->matrix[0][0] & 0x3ff) << ISPPRV_CSC0_RY_SHIFT; |
| 623 | val |= (csc->matrix[0][1] & 0x3ff) << ISPPRV_CSC0_GY_SHIFT; |
| 624 | val |= (csc->matrix[0][2] & 0x3ff) << ISPPRV_CSC0_BY_SHIFT; |
| 625 | isp_reg_writel(isp, val, OMAP3_ISP_IOMEM_PREV, ISPPRV_CSC0); |
| 626 | |
| 627 | val = (csc->matrix[1][0] & 0x3ff) << ISPPRV_CSC1_RCB_SHIFT; |
| 628 | val |= (csc->matrix[1][1] & 0x3ff) << ISPPRV_CSC1_GCB_SHIFT; |
| 629 | val |= (csc->matrix[1][2] & 0x3ff) << ISPPRV_CSC1_BCB_SHIFT; |
| 630 | isp_reg_writel(isp, val, OMAP3_ISP_IOMEM_PREV, ISPPRV_CSC1); |
| 631 | |
| 632 | val = (csc->matrix[2][0] & 0x3ff) << ISPPRV_CSC2_RCR_SHIFT; |
| 633 | val |= (csc->matrix[2][1] & 0x3ff) << ISPPRV_CSC2_GCR_SHIFT; |
| 634 | val |= (csc->matrix[2][2] & 0x3ff) << ISPPRV_CSC2_BCR_SHIFT; |
| 635 | isp_reg_writel(isp, val, OMAP3_ISP_IOMEM_PREV, ISPPRV_CSC2); |
| 636 | |
| 637 | val = (csc->offset[0] & 0xff) << ISPPRV_CSC_OFFSET_Y_SHIFT; |
| 638 | val |= (csc->offset[1] & 0xff) << ISPPRV_CSC_OFFSET_CB_SHIFT; |
| 639 | val |= (csc->offset[2] & 0xff) << ISPPRV_CSC_OFFSET_CR_SHIFT; |
| 640 | isp_reg_writel(isp, val, OMAP3_ISP_IOMEM_PREV, ISPPRV_CSC_OFFSET); |
| 641 | } |
| 642 | |
| 643 | /* |
| 644 | * preview_update_contrast - Updates the contrast. |
| 645 | * @contrast: Pointer to hold the current programmed contrast value. |
| 646 | * |
| 647 | * Value should be programmed before enabling the module. |
| 648 | */ |
| 649 | static void |
| 650 | preview_update_contrast(struct isp_prev_device *prev, u8 contrast) |
| 651 | { |
| 652 | struct prev_params *params = &prev->params; |
| 653 | |
| 654 | if (params->contrast != (contrast * ISPPRV_CONTRAST_UNITS)) { |
| 655 | params->contrast = contrast * ISPPRV_CONTRAST_UNITS; |
| 656 | prev->update |= PREV_CONTRAST; |
| 657 | } |
| 658 | } |
| 659 | |
| 660 | /* |
| 661 | * preview_config_contrast - Configures the Contrast. |
| 662 | * @params: Contrast value (u8 pointer, U8Q0 format). |
| 663 | * |
| 664 | * Value should be programmed before enabling the module. |
| 665 | */ |
| 666 | static void |
| 667 | preview_config_contrast(struct isp_prev_device *prev, const void *params) |
| 668 | { |
| 669 | struct isp_device *isp = to_isp_device(prev); |
| 670 | |
| 671 | isp_reg_clr_set(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_CNT_BRT, |
| 672 | 0xff << ISPPRV_CNT_BRT_CNT_SHIFT, |
| 673 | *(u8 *)params << ISPPRV_CNT_BRT_CNT_SHIFT); |
| 674 | } |
| 675 | |
| 676 | /* |
| 677 | * preview_update_brightness - Updates the brightness in preview module. |
| 678 | * @brightness: Pointer to hold the current programmed brightness value. |
| 679 | * |
| 680 | */ |
| 681 | static void |
| 682 | preview_update_brightness(struct isp_prev_device *prev, u8 brightness) |
| 683 | { |
| 684 | struct prev_params *params = &prev->params; |
| 685 | |
| 686 | if (params->brightness != (brightness * ISPPRV_BRIGHT_UNITS)) { |
| 687 | params->brightness = brightness * ISPPRV_BRIGHT_UNITS; |
| 688 | prev->update |= PREV_BRIGHTNESS; |
| 689 | } |
| 690 | } |
| 691 | |
| 692 | /* |
| 693 | * preview_config_brightness - Configures the brightness. |
| 694 | * @params: Brightness value (u8 pointer, U8Q0 format). |
| 695 | */ |
| 696 | static void |
| 697 | preview_config_brightness(struct isp_prev_device *prev, const void *params) |
| 698 | { |
| 699 | struct isp_device *isp = to_isp_device(prev); |
| 700 | |
| 701 | isp_reg_clr_set(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_CNT_BRT, |
| 702 | 0xff << ISPPRV_CNT_BRT_BRT_SHIFT, |
| 703 | *(u8 *)params << ISPPRV_CNT_BRT_BRT_SHIFT); |
| 704 | } |
| 705 | |
| 706 | /* |
| 707 | * preview_config_yc_range - Configures the max and min Y and C values. |
| 708 | * @yclimit: Structure containing the range of Y and C values. |
| 709 | */ |
| 710 | static void |
| 711 | preview_config_yc_range(struct isp_prev_device *prev, const void *yclimit) |
| 712 | { |
| 713 | struct isp_device *isp = to_isp_device(prev); |
| 714 | const struct omap3isp_prev_yclimit *yc = yclimit; |
| 715 | |
| 716 | isp_reg_writel(isp, |
| 717 | yc->maxC << ISPPRV_SETUP_YC_MAXC_SHIFT | |
| 718 | yc->maxY << ISPPRV_SETUP_YC_MAXY_SHIFT | |
| 719 | yc->minC << ISPPRV_SETUP_YC_MINC_SHIFT | |
| 720 | yc->minY << ISPPRV_SETUP_YC_MINY_SHIFT, |
| 721 | OMAP3_ISP_IOMEM_PREV, ISPPRV_SETUP_YC); |
| 722 | } |
| 723 | |
| 724 | /* preview parameters update structure */ |
| 725 | struct preview_update { |
| 726 | int cfg_bit; |
| 727 | int feature_bit; |
| 728 | void (*config)(struct isp_prev_device *, const void *); |
| 729 | void (*enable)(struct isp_prev_device *, u8); |
| 730 | }; |
| 731 | |
| 732 | static struct preview_update update_attrs[] = { |
| 733 | {OMAP3ISP_PREV_LUMAENH, PREV_LUMA_ENHANCE, |
| 734 | preview_config_luma_enhancement, |
| 735 | preview_enable_luma_enhancement}, |
| 736 | {OMAP3ISP_PREV_INVALAW, PREV_INVERSE_ALAW, |
| 737 | NULL, |
| 738 | preview_enable_invalaw}, |
| 739 | {OMAP3ISP_PREV_HRZ_MED, PREV_HORZ_MEDIAN_FILTER, |
| 740 | preview_config_hmed, |
| 741 | preview_enable_hmed}, |
| 742 | {OMAP3ISP_PREV_CFA, PREV_CFA, |
| 743 | preview_config_cfa, |
| 744 | preview_enable_cfa}, |
| 745 | {OMAP3ISP_PREV_CHROMA_SUPP, PREV_CHROMA_SUPPRESS, |
| 746 | preview_config_chroma_suppression, |
| 747 | preview_enable_chroma_suppression}, |
| 748 | {OMAP3ISP_PREV_WB, PREV_WB, |
| 749 | preview_config_whitebalance, |
| 750 | NULL}, |
| 751 | {OMAP3ISP_PREV_BLKADJ, PREV_BLKADJ, |
| 752 | preview_config_blkadj, |
| 753 | NULL}, |
| 754 | {OMAP3ISP_PREV_RGB2RGB, PREV_RGB2RGB, |
| 755 | preview_config_rgb_blending, |
| 756 | NULL}, |
| 757 | {OMAP3ISP_PREV_COLOR_CONV, PREV_COLOR_CONV, |
| 758 | preview_config_rgb_to_ycbcr, |
| 759 | NULL}, |
| 760 | {OMAP3ISP_PREV_YC_LIMIT, PREV_YCLIMITS, |
| 761 | preview_config_yc_range, |
| 762 | NULL}, |
| 763 | {OMAP3ISP_PREV_DEFECT_COR, PREV_DEFECT_COR, |
| 764 | preview_config_dcor, |
| 765 | preview_enable_dcor}, |
| 766 | {OMAP3ISP_PREV_GAMMABYPASS, PREV_GAMMA_BYPASS, |
| 767 | NULL, |
| 768 | preview_enable_gammabypass}, |
| 769 | {OMAP3ISP_PREV_DRK_FRM_CAPTURE, PREV_DARK_FRAME_CAPTURE, |
| 770 | NULL, |
| 771 | preview_enable_drkframe_capture}, |
| 772 | {OMAP3ISP_PREV_DRK_FRM_SUBTRACT, PREV_DARK_FRAME_SUBTRACT, |
| 773 | NULL, |
| 774 | preview_enable_drkframe}, |
| 775 | {OMAP3ISP_PREV_LENS_SHADING, PREV_LENS_SHADING, |
| 776 | preview_config_drkf_shadcomp, |
| 777 | preview_enable_drkframe}, |
| 778 | {OMAP3ISP_PREV_NF, PREV_NOISE_FILTER, |
| 779 | preview_config_noisefilter, |
| 780 | preview_enable_noisefilter}, |
| 781 | {OMAP3ISP_PREV_GAMMA, PREV_GAMMA, |
| 782 | preview_config_gammacorrn, |
| 783 | NULL}, |
| 784 | {-1, PREV_CONTRAST, |
| 785 | preview_config_contrast, |
| 786 | NULL}, |
| 787 | {-1, PREV_BRIGHTNESS, |
| 788 | preview_config_brightness, |
| 789 | NULL}, |
| 790 | }; |
| 791 | |
| 792 | /* |
| 793 | * __preview_get_ptrs - helper function which return pointers to members |
| 794 | * of params and config structures. |
| 795 | * @params - pointer to preview_params structure. |
| 796 | * @param - return pointer to appropriate structure field. |
| 797 | * @configs - pointer to update config structure. |
| 798 | * @config - return pointer to appropriate structure field. |
| 799 | * @bit - for which feature to return pointers. |
Michael Jones | 2d4e9d1 | 2011-02-28 08:29:03 -0300 | [diff] [blame] | 800 | * Return size of corresponding prev_params member |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 801 | */ |
| 802 | static u32 |
| 803 | __preview_get_ptrs(struct prev_params *params, void **param, |
| 804 | struct omap3isp_prev_update_config *configs, |
| 805 | void __user **config, u32 bit) |
| 806 | { |
| 807 | #define CHKARG(cfgs, cfg, field) \ |
| 808 | if (cfgs && cfg) { \ |
| 809 | *(cfg) = (cfgs)->field; \ |
| 810 | } |
| 811 | |
| 812 | switch (bit) { |
| 813 | case PREV_HORZ_MEDIAN_FILTER: |
| 814 | *param = ¶ms->hmed; |
| 815 | CHKARG(configs, config, hmed) |
| 816 | return sizeof(params->hmed); |
| 817 | case PREV_NOISE_FILTER: |
| 818 | *param = ¶ms->nf; |
| 819 | CHKARG(configs, config, nf) |
| 820 | return sizeof(params->nf); |
| 821 | break; |
| 822 | case PREV_CFA: |
| 823 | *param = ¶ms->cfa; |
| 824 | CHKARG(configs, config, cfa) |
| 825 | return sizeof(params->cfa); |
| 826 | case PREV_LUMA_ENHANCE: |
| 827 | *param = ¶ms->luma; |
| 828 | CHKARG(configs, config, luma) |
| 829 | return sizeof(params->luma); |
| 830 | case PREV_CHROMA_SUPPRESS: |
| 831 | *param = ¶ms->csup; |
| 832 | CHKARG(configs, config, csup) |
| 833 | return sizeof(params->csup); |
| 834 | case PREV_DEFECT_COR: |
| 835 | *param = ¶ms->dcor; |
| 836 | CHKARG(configs, config, dcor) |
| 837 | return sizeof(params->dcor); |
| 838 | case PREV_BLKADJ: |
| 839 | *param = ¶ms->blk_adj; |
| 840 | CHKARG(configs, config, blkadj) |
| 841 | return sizeof(params->blk_adj); |
| 842 | case PREV_YCLIMITS: |
| 843 | *param = ¶ms->yclimit; |
| 844 | CHKARG(configs, config, yclimit) |
| 845 | return sizeof(params->yclimit); |
| 846 | case PREV_RGB2RGB: |
| 847 | *param = ¶ms->rgb2rgb; |
| 848 | CHKARG(configs, config, rgb2rgb) |
| 849 | return sizeof(params->rgb2rgb); |
| 850 | case PREV_COLOR_CONV: |
| 851 | *param = ¶ms->rgb2ycbcr; |
| 852 | CHKARG(configs, config, csc) |
| 853 | return sizeof(params->rgb2ycbcr); |
| 854 | case PREV_WB: |
| 855 | *param = ¶ms->wbal; |
| 856 | CHKARG(configs, config, wbal) |
| 857 | return sizeof(params->wbal); |
| 858 | case PREV_GAMMA: |
| 859 | *param = ¶ms->gamma; |
| 860 | CHKARG(configs, config, gamma) |
| 861 | return sizeof(params->gamma); |
| 862 | case PREV_CONTRAST: |
| 863 | *param = ¶ms->contrast; |
| 864 | return 0; |
| 865 | case PREV_BRIGHTNESS: |
| 866 | *param = ¶ms->brightness; |
| 867 | return 0; |
| 868 | default: |
| 869 | *param = NULL; |
| 870 | *config = NULL; |
| 871 | break; |
| 872 | } |
| 873 | return 0; |
| 874 | } |
| 875 | |
| 876 | /* |
| 877 | * preview_config - Copy and update local structure with userspace preview |
| 878 | * configuration. |
| 879 | * @prev: ISP preview engine |
| 880 | * @cfg: Configuration |
| 881 | * |
| 882 | * Return zero if success or -EFAULT if the configuration can't be copied from |
| 883 | * userspace. |
| 884 | */ |
| 885 | static int preview_config(struct isp_prev_device *prev, |
| 886 | struct omap3isp_prev_update_config *cfg) |
| 887 | { |
| 888 | struct prev_params *params; |
| 889 | struct preview_update *attr; |
| 890 | int i, bit, rval = 0; |
| 891 | |
Laurent Pinchart | f22926e | 2012-03-26 10:24:50 -0300 | [diff] [blame^] | 892 | if (cfg->update == 0) |
| 893 | return 0; |
| 894 | |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 895 | params = &prev->params; |
| 896 | |
| 897 | if (prev->state != ISP_PIPELINE_STREAM_STOPPED) { |
| 898 | unsigned long flags; |
| 899 | |
| 900 | spin_lock_irqsave(&prev->lock, flags); |
| 901 | prev->shadow_update = 1; |
| 902 | spin_unlock_irqrestore(&prev->lock, flags); |
| 903 | } |
| 904 | |
| 905 | for (i = 0; i < ARRAY_SIZE(update_attrs); i++) { |
| 906 | attr = &update_attrs[i]; |
| 907 | bit = 0; |
| 908 | |
Laurent Pinchart | 213cf90 | 2012-03-26 08:54:26 -0300 | [diff] [blame] | 909 | if (attr->cfg_bit == -1 || !(cfg->update & attr->cfg_bit)) |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 910 | continue; |
| 911 | |
| 912 | bit = cfg->flag & attr->cfg_bit; |
| 913 | if (bit) { |
| 914 | void *to = NULL, __user *from = NULL; |
| 915 | unsigned long sz = 0; |
| 916 | |
| 917 | sz = __preview_get_ptrs(params, &to, cfg, &from, |
| 918 | bit); |
| 919 | if (to && from && sz) { |
| 920 | if (copy_from_user(to, from, sz)) { |
| 921 | rval = -EFAULT; |
| 922 | break; |
| 923 | } |
| 924 | } |
| 925 | params->features |= attr->feature_bit; |
| 926 | } else { |
| 927 | params->features &= ~attr->feature_bit; |
| 928 | } |
| 929 | |
| 930 | prev->update |= attr->feature_bit; |
| 931 | } |
| 932 | |
| 933 | prev->shadow_update = 0; |
| 934 | return rval; |
| 935 | } |
| 936 | |
| 937 | /* |
| 938 | * preview_setup_hw - Setup preview registers and/or internal memory |
| 939 | * @prev: pointer to preview private structure |
| 940 | * Note: can be called from interrupt context |
| 941 | * Return none |
| 942 | */ |
| 943 | static void preview_setup_hw(struct isp_prev_device *prev) |
| 944 | { |
| 945 | struct prev_params *params = &prev->params; |
| 946 | struct preview_update *attr; |
| 947 | int i, bit; |
| 948 | void *param_ptr; |
| 949 | |
Laurent Pinchart | f22926e | 2012-03-26 10:24:50 -0300 | [diff] [blame^] | 950 | if (prev->update == 0) |
| 951 | return; |
| 952 | |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 953 | for (i = 0; i < ARRAY_SIZE(update_attrs); i++) { |
| 954 | attr = &update_attrs[i]; |
| 955 | |
| 956 | if (!(prev->update & attr->feature_bit)) |
| 957 | continue; |
| 958 | bit = params->features & attr->feature_bit; |
| 959 | if (bit) { |
| 960 | if (attr->config) { |
| 961 | __preview_get_ptrs(params, ¶m_ptr, NULL, |
| 962 | NULL, bit); |
| 963 | attr->config(prev, param_ptr); |
| 964 | } |
| 965 | if (attr->enable) |
| 966 | attr->enable(prev, 1); |
| 967 | } else |
| 968 | if (attr->enable) |
| 969 | attr->enable(prev, 0); |
| 970 | |
| 971 | prev->update &= ~attr->feature_bit; |
| 972 | } |
| 973 | } |
| 974 | |
| 975 | /* |
| 976 | * preview_config_ycpos - Configure byte layout of YUV image. |
| 977 | * @mode: Indicates the required byte layout. |
| 978 | */ |
| 979 | static void |
| 980 | preview_config_ycpos(struct isp_prev_device *prev, |
| 981 | enum v4l2_mbus_pixelcode pixelcode) |
| 982 | { |
| 983 | struct isp_device *isp = to_isp_device(prev); |
| 984 | enum preview_ycpos_mode mode; |
| 985 | |
| 986 | switch (pixelcode) { |
| 987 | case V4L2_MBUS_FMT_YUYV8_1X16: |
| 988 | mode = YCPOS_CrYCbY; |
| 989 | break; |
| 990 | case V4L2_MBUS_FMT_UYVY8_1X16: |
| 991 | mode = YCPOS_YCrYCb; |
| 992 | break; |
| 993 | default: |
| 994 | return; |
| 995 | } |
| 996 | |
| 997 | isp_reg_clr_set(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR, |
| 998 | ISPPRV_PCR_YCPOS_CrYCbY, |
| 999 | mode << ISPPRV_PCR_YCPOS_SHIFT); |
| 1000 | } |
| 1001 | |
| 1002 | /* |
| 1003 | * preview_config_averager - Enable / disable / configure averager |
| 1004 | * @average: Average value to be configured. |
| 1005 | */ |
| 1006 | static void preview_config_averager(struct isp_prev_device *prev, u8 average) |
| 1007 | { |
| 1008 | struct isp_device *isp = to_isp_device(prev); |
| 1009 | int reg = 0; |
| 1010 | |
| 1011 | if (prev->params.cfa.format == OMAP3ISP_CFAFMT_BAYER) |
| 1012 | reg = ISPPRV_AVE_EVENDIST_2 << ISPPRV_AVE_EVENDIST_SHIFT | |
| 1013 | ISPPRV_AVE_ODDDIST_2 << ISPPRV_AVE_ODDDIST_SHIFT | |
| 1014 | average; |
| 1015 | else if (prev->params.cfa.format == OMAP3ISP_CFAFMT_RGBFOVEON) |
| 1016 | reg = ISPPRV_AVE_EVENDIST_3 << ISPPRV_AVE_EVENDIST_SHIFT | |
| 1017 | ISPPRV_AVE_ODDDIST_3 << ISPPRV_AVE_ODDDIST_SHIFT | |
| 1018 | average; |
| 1019 | isp_reg_writel(isp, reg, OMAP3_ISP_IOMEM_PREV, ISPPRV_AVE); |
| 1020 | } |
| 1021 | |
| 1022 | /* |
| 1023 | * preview_config_input_size - Configure the input frame size |
| 1024 | * |
| 1025 | * The preview engine crops several rows and columns internally depending on |
| 1026 | * which processing blocks are enabled. The driver assumes all those blocks are |
| 1027 | * enabled when reporting source pad formats to userspace. If this assumption is |
| 1028 | * not true, rows and columns must be manually cropped at the preview engine |
| 1029 | * input to avoid overflows at the end of lines and frames. |
Laurent Pinchart | 1f69fd9 | 2011-09-21 20:05:45 -0300 | [diff] [blame] | 1030 | * |
| 1031 | * See the explanation at the PREV_MARGIN_* definitions for more details. |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 1032 | */ |
| 1033 | static void preview_config_input_size(struct isp_prev_device *prev) |
| 1034 | { |
| 1035 | struct isp_device *isp = to_isp_device(prev); |
| 1036 | struct prev_params *params = &prev->params; |
Laurent Pinchart | 1f69fd9 | 2011-09-21 20:05:45 -0300 | [diff] [blame] | 1037 | unsigned int sph = prev->crop.left; |
| 1038 | unsigned int eph = prev->crop.left + prev->crop.width - 1; |
| 1039 | unsigned int slv = prev->crop.top; |
| 1040 | unsigned int elv = prev->crop.top + prev->crop.height - 1; |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 1041 | |
Laurent Pinchart | 1f69fd9 | 2011-09-21 20:05:45 -0300 | [diff] [blame] | 1042 | if (params->features & PREV_CFA) { |
| 1043 | sph -= 2; |
| 1044 | eph += 2; |
| 1045 | slv -= 2; |
| 1046 | elv += 2; |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 1047 | } |
Laurent Pinchart | 1f69fd9 | 2011-09-21 20:05:45 -0300 | [diff] [blame] | 1048 | if (params->features & (PREV_DEFECT_COR | PREV_NOISE_FILTER)) { |
| 1049 | sph -= 2; |
| 1050 | eph += 2; |
| 1051 | slv -= 2; |
| 1052 | elv += 2; |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 1053 | } |
Laurent Pinchart | 1f69fd9 | 2011-09-21 20:05:45 -0300 | [diff] [blame] | 1054 | if (params->features & PREV_HORZ_MEDIAN_FILTER) { |
| 1055 | sph -= 2; |
| 1056 | eph += 2; |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 1057 | } |
Laurent Pinchart | 1f69fd9 | 2011-09-21 20:05:45 -0300 | [diff] [blame] | 1058 | if (params->features & (PREV_CHROMA_SUPPRESS | PREV_LUMA_ENHANCE)) |
| 1059 | sph -= 2; |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 1060 | |
| 1061 | isp_reg_writel(isp, (sph << ISPPRV_HORZ_INFO_SPH_SHIFT) | eph, |
| 1062 | OMAP3_ISP_IOMEM_PREV, ISPPRV_HORZ_INFO); |
| 1063 | isp_reg_writel(isp, (slv << ISPPRV_VERT_INFO_SLV_SHIFT) | elv, |
| 1064 | OMAP3_ISP_IOMEM_PREV, ISPPRV_VERT_INFO); |
| 1065 | } |
| 1066 | |
| 1067 | /* |
| 1068 | * preview_config_inlineoffset - Configures the Read address line offset. |
| 1069 | * @prev: Preview module |
| 1070 | * @offset: Line offset |
| 1071 | * |
| 1072 | * According to the TRM, the line offset must be aligned on a 32 bytes boundary. |
| 1073 | * However, a hardware bug requires the memory start address to be aligned on a |
| 1074 | * 64 bytes boundary, so the offset probably should be aligned on 64 bytes as |
| 1075 | * well. |
| 1076 | */ |
| 1077 | static void |
| 1078 | preview_config_inlineoffset(struct isp_prev_device *prev, u32 offset) |
| 1079 | { |
| 1080 | struct isp_device *isp = to_isp_device(prev); |
| 1081 | |
| 1082 | isp_reg_writel(isp, offset & 0xffff, OMAP3_ISP_IOMEM_PREV, |
| 1083 | ISPPRV_RADR_OFFSET); |
| 1084 | } |
| 1085 | |
| 1086 | /* |
| 1087 | * preview_set_inaddr - Sets memory address of input frame. |
| 1088 | * @addr: 32bit memory address aligned on 32byte boundary. |
| 1089 | * |
| 1090 | * Configures the memory address from which the input frame is to be read. |
| 1091 | */ |
| 1092 | static void preview_set_inaddr(struct isp_prev_device *prev, u32 addr) |
| 1093 | { |
| 1094 | struct isp_device *isp = to_isp_device(prev); |
| 1095 | |
| 1096 | isp_reg_writel(isp, addr, OMAP3_ISP_IOMEM_PREV, ISPPRV_RSDR_ADDR); |
| 1097 | } |
| 1098 | |
| 1099 | /* |
| 1100 | * preview_config_outlineoffset - Configures the Write address line offset. |
| 1101 | * @offset: Line Offset for the preview output. |
| 1102 | * |
| 1103 | * The offset must be a multiple of 32 bytes. |
| 1104 | */ |
| 1105 | static void preview_config_outlineoffset(struct isp_prev_device *prev, |
| 1106 | u32 offset) |
| 1107 | { |
| 1108 | struct isp_device *isp = to_isp_device(prev); |
| 1109 | |
| 1110 | isp_reg_writel(isp, offset & 0xffff, OMAP3_ISP_IOMEM_PREV, |
| 1111 | ISPPRV_WADD_OFFSET); |
| 1112 | } |
| 1113 | |
| 1114 | /* |
| 1115 | * preview_set_outaddr - Sets the memory address to store output frame |
| 1116 | * @addr: 32bit memory address aligned on 32byte boundary. |
| 1117 | * |
| 1118 | * Configures the memory address to which the output frame is written. |
| 1119 | */ |
| 1120 | static void preview_set_outaddr(struct isp_prev_device *prev, u32 addr) |
| 1121 | { |
| 1122 | struct isp_device *isp = to_isp_device(prev); |
| 1123 | |
| 1124 | isp_reg_writel(isp, addr, OMAP3_ISP_IOMEM_PREV, ISPPRV_WSDR_ADDR); |
| 1125 | } |
| 1126 | |
| 1127 | static void preview_adjust_bandwidth(struct isp_prev_device *prev) |
| 1128 | { |
| 1129 | struct isp_pipeline *pipe = to_isp_pipeline(&prev->subdev.entity); |
| 1130 | struct isp_device *isp = to_isp_device(prev); |
| 1131 | const struct v4l2_mbus_framefmt *ifmt = &prev->formats[PREV_PAD_SINK]; |
| 1132 | unsigned long l3_ick = pipe->l3_ick; |
| 1133 | struct v4l2_fract *timeperframe; |
| 1134 | unsigned int cycles_per_frame; |
| 1135 | unsigned int requests_per_frame; |
| 1136 | unsigned int cycles_per_request; |
| 1137 | unsigned int minimum; |
| 1138 | unsigned int maximum; |
| 1139 | unsigned int value; |
| 1140 | |
| 1141 | if (prev->input != PREVIEW_INPUT_MEMORY) { |
| 1142 | isp_reg_clr(isp, OMAP3_ISP_IOMEM_SBL, ISPSBL_SDR_REQ_EXP, |
| 1143 | ISPSBL_SDR_REQ_PRV_EXP_MASK); |
| 1144 | return; |
| 1145 | } |
| 1146 | |
| 1147 | /* Compute the minimum number of cycles per request, based on the |
| 1148 | * pipeline maximum data rate. This is an absolute lower bound if we |
| 1149 | * don't want SBL overflows, so round the value up. |
| 1150 | */ |
| 1151 | cycles_per_request = div_u64((u64)l3_ick / 2 * 256 + pipe->max_rate - 1, |
| 1152 | pipe->max_rate); |
| 1153 | minimum = DIV_ROUND_UP(cycles_per_request, 32); |
| 1154 | |
| 1155 | /* Compute the maximum number of cycles per request, based on the |
| 1156 | * requested frame rate. This is a soft upper bound to achieve a frame |
| 1157 | * rate equal or higher than the requested value, so round the value |
| 1158 | * down. |
| 1159 | */ |
| 1160 | timeperframe = &pipe->max_timeperframe; |
| 1161 | |
| 1162 | requests_per_frame = DIV_ROUND_UP(ifmt->width * 2, 256) * ifmt->height; |
| 1163 | cycles_per_frame = div_u64((u64)l3_ick * timeperframe->numerator, |
| 1164 | timeperframe->denominator); |
| 1165 | cycles_per_request = cycles_per_frame / requests_per_frame; |
| 1166 | |
| 1167 | maximum = cycles_per_request / 32; |
| 1168 | |
| 1169 | value = max(minimum, maximum); |
| 1170 | |
| 1171 | dev_dbg(isp->dev, "%s: cycles per request = %u\n", __func__, value); |
| 1172 | isp_reg_clr_set(isp, OMAP3_ISP_IOMEM_SBL, ISPSBL_SDR_REQ_EXP, |
| 1173 | ISPSBL_SDR_REQ_PRV_EXP_MASK, |
| 1174 | value << ISPSBL_SDR_REQ_PRV_EXP_SHIFT); |
| 1175 | } |
| 1176 | |
| 1177 | /* |
| 1178 | * omap3isp_preview_busy - Gets busy state of preview module. |
| 1179 | */ |
| 1180 | int omap3isp_preview_busy(struct isp_prev_device *prev) |
| 1181 | { |
| 1182 | struct isp_device *isp = to_isp_device(prev); |
| 1183 | |
| 1184 | return isp_reg_readl(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR) |
| 1185 | & ISPPRV_PCR_BUSY; |
| 1186 | } |
| 1187 | |
| 1188 | /* |
| 1189 | * omap3isp_preview_restore_context - Restores the values of preview registers |
| 1190 | */ |
| 1191 | void omap3isp_preview_restore_context(struct isp_device *isp) |
| 1192 | { |
| 1193 | isp->isp_prev.update = PREV_FEATURES_END - 1; |
| 1194 | preview_setup_hw(&isp->isp_prev); |
| 1195 | } |
| 1196 | |
| 1197 | /* |
| 1198 | * preview_print_status - Dump preview module registers to the kernel log |
| 1199 | */ |
| 1200 | #define PREV_PRINT_REGISTER(isp, name)\ |
| 1201 | dev_dbg(isp->dev, "###PRV " #name "=0x%08x\n", \ |
| 1202 | isp_reg_readl(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_##name)) |
| 1203 | |
| 1204 | static void preview_print_status(struct isp_prev_device *prev) |
| 1205 | { |
| 1206 | struct isp_device *isp = to_isp_device(prev); |
| 1207 | |
| 1208 | dev_dbg(isp->dev, "-------------Preview Register dump----------\n"); |
| 1209 | |
| 1210 | PREV_PRINT_REGISTER(isp, PCR); |
| 1211 | PREV_PRINT_REGISTER(isp, HORZ_INFO); |
| 1212 | PREV_PRINT_REGISTER(isp, VERT_INFO); |
| 1213 | PREV_PRINT_REGISTER(isp, RSDR_ADDR); |
| 1214 | PREV_PRINT_REGISTER(isp, RADR_OFFSET); |
| 1215 | PREV_PRINT_REGISTER(isp, DSDR_ADDR); |
| 1216 | PREV_PRINT_REGISTER(isp, DRKF_OFFSET); |
| 1217 | PREV_PRINT_REGISTER(isp, WSDR_ADDR); |
| 1218 | PREV_PRINT_REGISTER(isp, WADD_OFFSET); |
| 1219 | PREV_PRINT_REGISTER(isp, AVE); |
| 1220 | PREV_PRINT_REGISTER(isp, HMED); |
| 1221 | PREV_PRINT_REGISTER(isp, NF); |
| 1222 | PREV_PRINT_REGISTER(isp, WB_DGAIN); |
| 1223 | PREV_PRINT_REGISTER(isp, WBGAIN); |
| 1224 | PREV_PRINT_REGISTER(isp, WBSEL); |
| 1225 | PREV_PRINT_REGISTER(isp, CFA); |
| 1226 | PREV_PRINT_REGISTER(isp, BLKADJOFF); |
| 1227 | PREV_PRINT_REGISTER(isp, RGB_MAT1); |
| 1228 | PREV_PRINT_REGISTER(isp, RGB_MAT2); |
| 1229 | PREV_PRINT_REGISTER(isp, RGB_MAT3); |
| 1230 | PREV_PRINT_REGISTER(isp, RGB_MAT4); |
| 1231 | PREV_PRINT_REGISTER(isp, RGB_MAT5); |
| 1232 | PREV_PRINT_REGISTER(isp, RGB_OFF1); |
| 1233 | PREV_PRINT_REGISTER(isp, RGB_OFF2); |
| 1234 | PREV_PRINT_REGISTER(isp, CSC0); |
| 1235 | PREV_PRINT_REGISTER(isp, CSC1); |
| 1236 | PREV_PRINT_REGISTER(isp, CSC2); |
| 1237 | PREV_PRINT_REGISTER(isp, CSC_OFFSET); |
| 1238 | PREV_PRINT_REGISTER(isp, CNT_BRT); |
| 1239 | PREV_PRINT_REGISTER(isp, CSUP); |
| 1240 | PREV_PRINT_REGISTER(isp, SETUP_YC); |
| 1241 | PREV_PRINT_REGISTER(isp, SET_TBL_ADDR); |
| 1242 | PREV_PRINT_REGISTER(isp, CDC_THR0); |
| 1243 | PREV_PRINT_REGISTER(isp, CDC_THR1); |
| 1244 | PREV_PRINT_REGISTER(isp, CDC_THR2); |
| 1245 | PREV_PRINT_REGISTER(isp, CDC_THR3); |
| 1246 | |
| 1247 | dev_dbg(isp->dev, "--------------------------------------------\n"); |
| 1248 | } |
| 1249 | |
| 1250 | /* |
| 1251 | * preview_init_params - init image processing parameters. |
| 1252 | * @prev: pointer to previewer private structure |
| 1253 | * return none |
| 1254 | */ |
| 1255 | static void preview_init_params(struct isp_prev_device *prev) |
| 1256 | { |
| 1257 | struct prev_params *params = &prev->params; |
| 1258 | int i = 0; |
| 1259 | |
| 1260 | /* Init values */ |
| 1261 | params->contrast = ISPPRV_CONTRAST_DEF * ISPPRV_CONTRAST_UNITS; |
| 1262 | params->brightness = ISPPRV_BRIGHT_DEF * ISPPRV_BRIGHT_UNITS; |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 1263 | params->cfa.format = OMAP3ISP_CFAFMT_BAYER; |
| 1264 | memcpy(params->cfa.table, cfa_coef_table, |
| 1265 | sizeof(params->cfa.table)); |
| 1266 | params->cfa.gradthrs_horz = FLR_CFA_GRADTHRS_HORZ; |
| 1267 | params->cfa.gradthrs_vert = FLR_CFA_GRADTHRS_VERT; |
| 1268 | params->csup.gain = FLR_CSUP_GAIN; |
| 1269 | params->csup.thres = FLR_CSUP_THRES; |
| 1270 | params->csup.hypf_en = 0; |
| 1271 | memcpy(params->luma.table, luma_enhance_table, |
| 1272 | sizeof(params->luma.table)); |
| 1273 | params->nf.spread = FLR_NF_STRGTH; |
| 1274 | memcpy(params->nf.table, noise_filter_table, sizeof(params->nf.table)); |
| 1275 | params->dcor.couplet_mode_en = 1; |
| 1276 | for (i = 0; i < OMAP3ISP_PREV_DETECT_CORRECT_CHANNELS; i++) |
| 1277 | params->dcor.detect_correct[i] = DEF_DETECT_CORRECT_VAL; |
| 1278 | memcpy(params->gamma.blue, gamma_table, sizeof(params->gamma.blue)); |
| 1279 | memcpy(params->gamma.green, gamma_table, sizeof(params->gamma.green)); |
| 1280 | memcpy(params->gamma.red, gamma_table, sizeof(params->gamma.red)); |
| 1281 | params->wbal.dgain = FLR_WBAL_DGAIN; |
| 1282 | params->wbal.coef0 = FLR_WBAL_COEF; |
| 1283 | params->wbal.coef1 = FLR_WBAL_COEF; |
| 1284 | params->wbal.coef2 = FLR_WBAL_COEF; |
| 1285 | params->wbal.coef3 = FLR_WBAL_COEF; |
| 1286 | params->blk_adj.red = FLR_BLKADJ_RED; |
| 1287 | params->blk_adj.green = FLR_BLKADJ_GREEN; |
| 1288 | params->blk_adj.blue = FLR_BLKADJ_BLUE; |
| 1289 | params->rgb2rgb = flr_rgb2rgb; |
| 1290 | params->rgb2ycbcr = flr_prev_csc; |
| 1291 | params->yclimit.minC = ISPPRV_YC_MIN; |
| 1292 | params->yclimit.maxC = ISPPRV_YC_MAX; |
| 1293 | params->yclimit.minY = ISPPRV_YC_MIN; |
| 1294 | params->yclimit.maxY = ISPPRV_YC_MAX; |
| 1295 | |
| 1296 | params->features = PREV_CFA | PREV_DEFECT_COR | PREV_NOISE_FILTER |
| 1297 | | PREV_GAMMA | PREV_BLKADJ | PREV_YCLIMITS |
| 1298 | | PREV_RGB2RGB | PREV_COLOR_CONV | PREV_WB |
| 1299 | | PREV_BRIGHTNESS | PREV_CONTRAST; |
| 1300 | |
| 1301 | prev->update = PREV_FEATURES_END - 1; |
| 1302 | } |
| 1303 | |
| 1304 | /* |
| 1305 | * preview_max_out_width - Handle previewer hardware ouput limitations |
| 1306 | * @isp_revision : ISP revision |
| 1307 | * returns maximum width output for current isp revision |
| 1308 | */ |
| 1309 | static unsigned int preview_max_out_width(struct isp_prev_device *prev) |
| 1310 | { |
| 1311 | struct isp_device *isp = to_isp_device(prev); |
| 1312 | |
| 1313 | switch (isp->revision) { |
| 1314 | case ISP_REVISION_1_0: |
Laurent Pinchart | ec0cae7 | 2011-10-03 07:56:15 -0300 | [diff] [blame] | 1315 | return PREV_MAX_OUT_WIDTH_REV_1; |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 1316 | |
| 1317 | case ISP_REVISION_2_0: |
| 1318 | default: |
Laurent Pinchart | ec0cae7 | 2011-10-03 07:56:15 -0300 | [diff] [blame] | 1319 | return PREV_MAX_OUT_WIDTH_REV_2; |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 1320 | |
| 1321 | case ISP_REVISION_15_0: |
Laurent Pinchart | ec0cae7 | 2011-10-03 07:56:15 -0300 | [diff] [blame] | 1322 | return PREV_MAX_OUT_WIDTH_REV_15; |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 1323 | } |
| 1324 | } |
| 1325 | |
| 1326 | static void preview_configure(struct isp_prev_device *prev) |
| 1327 | { |
| 1328 | struct isp_device *isp = to_isp_device(prev); |
| 1329 | struct v4l2_mbus_framefmt *format; |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 1330 | |
| 1331 | preview_setup_hw(prev); |
| 1332 | |
| 1333 | if (prev->output & PREVIEW_OUTPUT_MEMORY) |
| 1334 | isp_reg_set(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR, |
| 1335 | ISPPRV_PCR_SDRPORT); |
| 1336 | else |
| 1337 | isp_reg_clr(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR, |
| 1338 | ISPPRV_PCR_SDRPORT); |
| 1339 | |
| 1340 | if (prev->output & PREVIEW_OUTPUT_RESIZER) |
| 1341 | isp_reg_set(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR, |
| 1342 | ISPPRV_PCR_RSZPORT); |
| 1343 | else |
| 1344 | isp_reg_clr(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR, |
| 1345 | ISPPRV_PCR_RSZPORT); |
| 1346 | |
| 1347 | /* PREV_PAD_SINK */ |
| 1348 | format = &prev->formats[PREV_PAD_SINK]; |
| 1349 | |
| 1350 | preview_adjust_bandwidth(prev); |
| 1351 | |
| 1352 | preview_config_input_size(prev); |
| 1353 | |
| 1354 | if (prev->input == PREVIEW_INPUT_CCDC) |
| 1355 | preview_config_inlineoffset(prev, 0); |
| 1356 | else |
| 1357 | preview_config_inlineoffset(prev, |
| 1358 | ALIGN(format->width, 0x20) * 2); |
| 1359 | |
| 1360 | /* PREV_PAD_SOURCE */ |
| 1361 | format = &prev->formats[PREV_PAD_SOURCE]; |
| 1362 | |
| 1363 | if (prev->output & PREVIEW_OUTPUT_MEMORY) |
| 1364 | preview_config_outlineoffset(prev, |
| 1365 | ALIGN(format->width, 0x10) * 2); |
| 1366 | |
Laurent Pinchart | e4bc627 | 2011-09-21 07:54:44 -0300 | [diff] [blame] | 1367 | preview_config_averager(prev, 0); |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 1368 | preview_config_ycpos(prev, format->code); |
| 1369 | } |
| 1370 | |
| 1371 | /* ----------------------------------------------------------------------------- |
| 1372 | * Interrupt handling |
| 1373 | */ |
| 1374 | |
| 1375 | static void preview_enable_oneshot(struct isp_prev_device *prev) |
| 1376 | { |
| 1377 | struct isp_device *isp = to_isp_device(prev); |
| 1378 | |
| 1379 | /* The PCR.SOURCE bit is automatically reset to 0 when the PCR.ENABLE |
| 1380 | * bit is set. As the preview engine is used in single-shot mode, we |
| 1381 | * need to set PCR.SOURCE before enabling the preview engine. |
| 1382 | */ |
| 1383 | if (prev->input == PREVIEW_INPUT_MEMORY) |
| 1384 | isp_reg_set(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR, |
| 1385 | ISPPRV_PCR_SOURCE); |
| 1386 | |
| 1387 | isp_reg_set(isp, OMAP3_ISP_IOMEM_PREV, ISPPRV_PCR, |
| 1388 | ISPPRV_PCR_EN | ISPPRV_PCR_ONESHOT); |
| 1389 | } |
| 1390 | |
| 1391 | void omap3isp_preview_isr_frame_sync(struct isp_prev_device *prev) |
| 1392 | { |
| 1393 | /* |
| 1394 | * If ISP_VIDEO_DMAQUEUE_QUEUED is set, DMA queue had an underrun |
| 1395 | * condition, the module was paused and now we have a buffer queued |
| 1396 | * on the output again. Restart the pipeline if running in continuous |
| 1397 | * mode. |
| 1398 | */ |
| 1399 | if (prev->state == ISP_PIPELINE_STREAM_CONTINUOUS && |
| 1400 | prev->video_out.dmaqueue_flags & ISP_VIDEO_DMAQUEUE_QUEUED) { |
| 1401 | preview_enable_oneshot(prev); |
| 1402 | isp_video_dmaqueue_flags_clr(&prev->video_out); |
| 1403 | } |
| 1404 | } |
| 1405 | |
| 1406 | static void preview_isr_buffer(struct isp_prev_device *prev) |
| 1407 | { |
| 1408 | struct isp_pipeline *pipe = to_isp_pipeline(&prev->subdev.entity); |
| 1409 | struct isp_buffer *buffer; |
| 1410 | int restart = 0; |
| 1411 | |
| 1412 | if (prev->input == PREVIEW_INPUT_MEMORY) { |
Laurent Pinchart | 875e2e3 | 2011-12-07 08:34:50 -0300 | [diff] [blame] | 1413 | buffer = omap3isp_video_buffer_next(&prev->video_in); |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 1414 | if (buffer != NULL) |
| 1415 | preview_set_inaddr(prev, buffer->isp_addr); |
| 1416 | pipe->state |= ISP_PIPELINE_IDLE_INPUT; |
| 1417 | } |
| 1418 | |
| 1419 | if (prev->output & PREVIEW_OUTPUT_MEMORY) { |
Laurent Pinchart | 875e2e3 | 2011-12-07 08:34:50 -0300 | [diff] [blame] | 1420 | buffer = omap3isp_video_buffer_next(&prev->video_out); |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 1421 | if (buffer != NULL) { |
| 1422 | preview_set_outaddr(prev, buffer->isp_addr); |
| 1423 | restart = 1; |
| 1424 | } |
| 1425 | pipe->state |= ISP_PIPELINE_IDLE_OUTPUT; |
| 1426 | } |
| 1427 | |
| 1428 | switch (prev->state) { |
| 1429 | case ISP_PIPELINE_STREAM_SINGLESHOT: |
| 1430 | if (isp_pipeline_ready(pipe)) |
| 1431 | omap3isp_pipeline_set_stream(pipe, |
| 1432 | ISP_PIPELINE_STREAM_SINGLESHOT); |
| 1433 | break; |
| 1434 | |
| 1435 | case ISP_PIPELINE_STREAM_CONTINUOUS: |
| 1436 | /* If an underrun occurs, the video queue operation handler will |
| 1437 | * restart the preview engine. Otherwise restart it immediately. |
| 1438 | */ |
| 1439 | if (restart) |
| 1440 | preview_enable_oneshot(prev); |
| 1441 | break; |
| 1442 | |
| 1443 | case ISP_PIPELINE_STREAM_STOPPED: |
| 1444 | default: |
| 1445 | return; |
| 1446 | } |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 1447 | } |
| 1448 | |
| 1449 | /* |
| 1450 | * omap3isp_preview_isr - ISP preview engine interrupt handler |
| 1451 | * |
| 1452 | * Manage the preview engine video buffers and configure shadowed registers. |
| 1453 | */ |
| 1454 | void omap3isp_preview_isr(struct isp_prev_device *prev) |
| 1455 | { |
| 1456 | unsigned long flags; |
| 1457 | |
| 1458 | if (omap3isp_module_sync_is_stopping(&prev->wait, &prev->stopping)) |
| 1459 | return; |
| 1460 | |
| 1461 | spin_lock_irqsave(&prev->lock, flags); |
| 1462 | if (prev->shadow_update) |
| 1463 | goto done; |
| 1464 | |
| 1465 | preview_setup_hw(prev); |
| 1466 | preview_config_input_size(prev); |
| 1467 | |
| 1468 | done: |
| 1469 | spin_unlock_irqrestore(&prev->lock, flags); |
| 1470 | |
| 1471 | if (prev->input == PREVIEW_INPUT_MEMORY || |
| 1472 | prev->output & PREVIEW_OUTPUT_MEMORY) |
| 1473 | preview_isr_buffer(prev); |
| 1474 | else if (prev->state == ISP_PIPELINE_STREAM_CONTINUOUS) |
| 1475 | preview_enable_oneshot(prev); |
| 1476 | } |
| 1477 | |
| 1478 | /* ----------------------------------------------------------------------------- |
| 1479 | * ISP video operations |
| 1480 | */ |
| 1481 | |
| 1482 | static int preview_video_queue(struct isp_video *video, |
| 1483 | struct isp_buffer *buffer) |
| 1484 | { |
| 1485 | struct isp_prev_device *prev = &video->isp->isp_prev; |
| 1486 | |
| 1487 | if (video->type == V4L2_BUF_TYPE_VIDEO_OUTPUT) |
| 1488 | preview_set_inaddr(prev, buffer->isp_addr); |
| 1489 | |
| 1490 | if (video->type == V4L2_BUF_TYPE_VIDEO_CAPTURE) |
| 1491 | preview_set_outaddr(prev, buffer->isp_addr); |
| 1492 | |
| 1493 | return 0; |
| 1494 | } |
| 1495 | |
| 1496 | static const struct isp_video_operations preview_video_ops = { |
| 1497 | .queue = preview_video_queue, |
| 1498 | }; |
| 1499 | |
| 1500 | /* ----------------------------------------------------------------------------- |
| 1501 | * V4L2 subdev operations |
| 1502 | */ |
| 1503 | |
| 1504 | /* |
| 1505 | * preview_s_ctrl - Handle set control subdev method |
| 1506 | * @ctrl: pointer to v4l2 control structure |
| 1507 | */ |
| 1508 | static int preview_s_ctrl(struct v4l2_ctrl *ctrl) |
| 1509 | { |
| 1510 | struct isp_prev_device *prev = |
| 1511 | container_of(ctrl->handler, struct isp_prev_device, ctrls); |
| 1512 | |
| 1513 | switch (ctrl->id) { |
| 1514 | case V4L2_CID_BRIGHTNESS: |
| 1515 | preview_update_brightness(prev, ctrl->val); |
| 1516 | break; |
| 1517 | case V4L2_CID_CONTRAST: |
| 1518 | preview_update_contrast(prev, ctrl->val); |
| 1519 | break; |
| 1520 | } |
| 1521 | |
| 1522 | return 0; |
| 1523 | } |
| 1524 | |
| 1525 | static const struct v4l2_ctrl_ops preview_ctrl_ops = { |
| 1526 | .s_ctrl = preview_s_ctrl, |
| 1527 | }; |
| 1528 | |
| 1529 | /* |
| 1530 | * preview_ioctl - Handle preview module private ioctl's |
| 1531 | * @prev: pointer to preview context structure |
| 1532 | * @cmd: configuration command |
| 1533 | * @arg: configuration argument |
| 1534 | * return -EINVAL or zero on success |
| 1535 | */ |
| 1536 | static long preview_ioctl(struct v4l2_subdev *sd, unsigned int cmd, void *arg) |
| 1537 | { |
| 1538 | struct isp_prev_device *prev = v4l2_get_subdevdata(sd); |
| 1539 | |
| 1540 | switch (cmd) { |
| 1541 | case VIDIOC_OMAP3ISP_PRV_CFG: |
| 1542 | return preview_config(prev, arg); |
| 1543 | |
| 1544 | default: |
| 1545 | return -ENOIOCTLCMD; |
| 1546 | } |
| 1547 | } |
| 1548 | |
| 1549 | /* |
| 1550 | * preview_set_stream - Enable/Disable streaming on preview subdev |
| 1551 | * @sd : pointer to v4l2 subdev structure |
| 1552 | * @enable: 1 == Enable, 0 == Disable |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 1553 | * return -EINVAL or zero on success |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 1554 | */ |
| 1555 | static int preview_set_stream(struct v4l2_subdev *sd, int enable) |
| 1556 | { |
| 1557 | struct isp_prev_device *prev = v4l2_get_subdevdata(sd); |
| 1558 | struct isp_video *video_out = &prev->video_out; |
| 1559 | struct isp_device *isp = to_isp_device(prev); |
| 1560 | struct device *dev = to_device(prev); |
| 1561 | unsigned long flags; |
| 1562 | |
| 1563 | if (prev->state == ISP_PIPELINE_STREAM_STOPPED) { |
| 1564 | if (enable == ISP_PIPELINE_STREAM_STOPPED) |
| 1565 | return 0; |
| 1566 | |
| 1567 | omap3isp_subclk_enable(isp, OMAP3_ISP_SUBCLK_PREVIEW); |
| 1568 | preview_configure(prev); |
| 1569 | atomic_set(&prev->stopping, 0); |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 1570 | preview_print_status(prev); |
| 1571 | } |
| 1572 | |
| 1573 | switch (enable) { |
| 1574 | case ISP_PIPELINE_STREAM_CONTINUOUS: |
| 1575 | if (prev->output & PREVIEW_OUTPUT_MEMORY) |
| 1576 | omap3isp_sbl_enable(isp, OMAP3_ISP_SBL_PREVIEW_WRITE); |
| 1577 | |
| 1578 | if (video_out->dmaqueue_flags & ISP_VIDEO_DMAQUEUE_QUEUED || |
| 1579 | !(prev->output & PREVIEW_OUTPUT_MEMORY)) |
| 1580 | preview_enable_oneshot(prev); |
| 1581 | |
| 1582 | isp_video_dmaqueue_flags_clr(video_out); |
| 1583 | break; |
| 1584 | |
| 1585 | case ISP_PIPELINE_STREAM_SINGLESHOT: |
| 1586 | if (prev->input == PREVIEW_INPUT_MEMORY) |
| 1587 | omap3isp_sbl_enable(isp, OMAP3_ISP_SBL_PREVIEW_READ); |
| 1588 | if (prev->output & PREVIEW_OUTPUT_MEMORY) |
| 1589 | omap3isp_sbl_enable(isp, OMAP3_ISP_SBL_PREVIEW_WRITE); |
| 1590 | |
| 1591 | preview_enable_oneshot(prev); |
| 1592 | break; |
| 1593 | |
| 1594 | case ISP_PIPELINE_STREAM_STOPPED: |
| 1595 | if (omap3isp_module_sync_idle(&sd->entity, &prev->wait, |
| 1596 | &prev->stopping)) |
| 1597 | dev_dbg(dev, "%s: stop timeout.\n", sd->name); |
| 1598 | spin_lock_irqsave(&prev->lock, flags); |
| 1599 | omap3isp_sbl_disable(isp, OMAP3_ISP_SBL_PREVIEW_READ); |
| 1600 | omap3isp_sbl_disable(isp, OMAP3_ISP_SBL_PREVIEW_WRITE); |
| 1601 | omap3isp_subclk_disable(isp, OMAP3_ISP_SUBCLK_PREVIEW); |
| 1602 | spin_unlock_irqrestore(&prev->lock, flags); |
| 1603 | isp_video_dmaqueue_flags_clr(video_out); |
| 1604 | break; |
| 1605 | } |
| 1606 | |
| 1607 | prev->state = enable; |
| 1608 | return 0; |
| 1609 | } |
| 1610 | |
| 1611 | static struct v4l2_mbus_framefmt * |
| 1612 | __preview_get_format(struct isp_prev_device *prev, struct v4l2_subdev_fh *fh, |
| 1613 | unsigned int pad, enum v4l2_subdev_format_whence which) |
| 1614 | { |
| 1615 | if (which == V4L2_SUBDEV_FORMAT_TRY) |
| 1616 | return v4l2_subdev_get_try_format(fh, pad); |
| 1617 | else |
| 1618 | return &prev->formats[pad]; |
| 1619 | } |
| 1620 | |
Laurent Pinchart | 1f69fd9 | 2011-09-21 20:05:45 -0300 | [diff] [blame] | 1621 | static struct v4l2_rect * |
| 1622 | __preview_get_crop(struct isp_prev_device *prev, struct v4l2_subdev_fh *fh, |
| 1623 | enum v4l2_subdev_format_whence which) |
| 1624 | { |
| 1625 | if (which == V4L2_SUBDEV_FORMAT_TRY) |
| 1626 | return v4l2_subdev_get_try_crop(fh, PREV_PAD_SINK); |
| 1627 | else |
| 1628 | return &prev->crop; |
| 1629 | } |
| 1630 | |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 1631 | /* previewer format descriptions */ |
| 1632 | static const unsigned int preview_input_fmts[] = { |
| 1633 | V4L2_MBUS_FMT_SGRBG10_1X10, |
| 1634 | V4L2_MBUS_FMT_SRGGB10_1X10, |
| 1635 | V4L2_MBUS_FMT_SBGGR10_1X10, |
| 1636 | V4L2_MBUS_FMT_SGBRG10_1X10, |
| 1637 | }; |
| 1638 | |
| 1639 | static const unsigned int preview_output_fmts[] = { |
| 1640 | V4L2_MBUS_FMT_UYVY8_1X16, |
| 1641 | V4L2_MBUS_FMT_YUYV8_1X16, |
| 1642 | }; |
| 1643 | |
| 1644 | /* |
Laurent Pinchart | 1f69fd9 | 2011-09-21 20:05:45 -0300 | [diff] [blame] | 1645 | * preview_try_format - Validate a format |
| 1646 | * @prev: ISP preview engine |
| 1647 | * @fh: V4L2 subdev file handle |
| 1648 | * @pad: pad number |
| 1649 | * @fmt: format to be validated |
| 1650 | * @which: try/active format selector |
| 1651 | * |
| 1652 | * Validate and adjust the given format for the given pad based on the preview |
| 1653 | * engine limits and the format and crop rectangles on other pads. |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 1654 | */ |
| 1655 | static void preview_try_format(struct isp_prev_device *prev, |
| 1656 | struct v4l2_subdev_fh *fh, unsigned int pad, |
| 1657 | struct v4l2_mbus_framefmt *fmt, |
| 1658 | enum v4l2_subdev_format_whence which) |
| 1659 | { |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 1660 | enum v4l2_mbus_pixelcode pixelcode; |
Laurent Pinchart | 1f69fd9 | 2011-09-21 20:05:45 -0300 | [diff] [blame] | 1661 | struct v4l2_rect *crop; |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 1662 | unsigned int i; |
| 1663 | |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 1664 | switch (pad) { |
| 1665 | case PREV_PAD_SINK: |
| 1666 | /* When reading data from the CCDC, the input size has already |
| 1667 | * been mangled by the CCDC output pad so it can be accepted |
| 1668 | * as-is. |
| 1669 | * |
| 1670 | * When reading data from memory, clamp the requested width and |
| 1671 | * height. The TRM doesn't specify a minimum input height, make |
| 1672 | * sure we got enough lines to enable the noise filter and color |
| 1673 | * filter array interpolation. |
| 1674 | */ |
| 1675 | if (prev->input == PREVIEW_INPUT_MEMORY) { |
Laurent Pinchart | 059dc1d | 2011-10-03 07:56:15 -0300 | [diff] [blame] | 1676 | fmt->width = clamp_t(u32, fmt->width, PREV_MIN_IN_WIDTH, |
| 1677 | preview_max_out_width(prev)); |
| 1678 | fmt->height = clamp_t(u32, fmt->height, |
| 1679 | PREV_MIN_IN_HEIGHT, |
| 1680 | PREV_MAX_IN_HEIGHT); |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 1681 | } |
| 1682 | |
| 1683 | fmt->colorspace = V4L2_COLORSPACE_SRGB; |
| 1684 | |
| 1685 | for (i = 0; i < ARRAY_SIZE(preview_input_fmts); i++) { |
| 1686 | if (fmt->code == preview_input_fmts[i]) |
| 1687 | break; |
| 1688 | } |
| 1689 | |
| 1690 | /* If not found, use SGRBG10 as default */ |
| 1691 | if (i >= ARRAY_SIZE(preview_input_fmts)) |
| 1692 | fmt->code = V4L2_MBUS_FMT_SGRBG10_1X10; |
| 1693 | break; |
| 1694 | |
| 1695 | case PREV_PAD_SOURCE: |
| 1696 | pixelcode = fmt->code; |
Laurent Pinchart | 1f69fd9 | 2011-09-21 20:05:45 -0300 | [diff] [blame] | 1697 | *fmt = *__preview_get_format(prev, fh, PREV_PAD_SINK, which); |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 1698 | |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 1699 | switch (pixelcode) { |
| 1700 | case V4L2_MBUS_FMT_YUYV8_1X16: |
| 1701 | case V4L2_MBUS_FMT_UYVY8_1X16: |
| 1702 | fmt->code = pixelcode; |
| 1703 | break; |
| 1704 | |
| 1705 | default: |
| 1706 | fmt->code = V4L2_MBUS_FMT_YUYV8_1X16; |
| 1707 | break; |
| 1708 | } |
| 1709 | |
Laurent Pinchart | 1f69fd9 | 2011-09-21 20:05:45 -0300 | [diff] [blame] | 1710 | /* The preview module output size is configurable through the |
| 1711 | * averager (horizontal scaling by 1/1, 1/2, 1/4 or 1/8). This |
| 1712 | * is not supported yet, hardcode the output size to the crop |
| 1713 | * rectangle size. |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 1714 | */ |
Laurent Pinchart | 1f69fd9 | 2011-09-21 20:05:45 -0300 | [diff] [blame] | 1715 | crop = __preview_get_crop(prev, fh, which); |
| 1716 | fmt->width = crop->width; |
| 1717 | fmt->height = crop->height; |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 1718 | |
| 1719 | fmt->colorspace = V4L2_COLORSPACE_JPEG; |
| 1720 | break; |
| 1721 | } |
| 1722 | |
| 1723 | fmt->field = V4L2_FIELD_NONE; |
| 1724 | } |
| 1725 | |
| 1726 | /* |
Laurent Pinchart | 1f69fd9 | 2011-09-21 20:05:45 -0300 | [diff] [blame] | 1727 | * preview_try_crop - Validate a crop rectangle |
| 1728 | * @prev: ISP preview engine |
| 1729 | * @sink: format on the sink pad |
| 1730 | * @crop: crop rectangle to be validated |
| 1731 | * |
| 1732 | * The preview engine crops lines and columns for its internal operation, |
| 1733 | * depending on which filters are enabled. Enforce minimum crop margins to |
| 1734 | * handle that transparently for userspace. |
| 1735 | * |
| 1736 | * See the explanation at the PREV_MARGIN_* definitions for more details. |
| 1737 | */ |
| 1738 | static void preview_try_crop(struct isp_prev_device *prev, |
| 1739 | const struct v4l2_mbus_framefmt *sink, |
| 1740 | struct v4l2_rect *crop) |
| 1741 | { |
| 1742 | unsigned int left = PREV_MARGIN_LEFT; |
| 1743 | unsigned int right = sink->width - PREV_MARGIN_RIGHT; |
| 1744 | unsigned int top = PREV_MARGIN_TOP; |
| 1745 | unsigned int bottom = sink->height - PREV_MARGIN_BOTTOM; |
| 1746 | |
| 1747 | /* When processing data on-the-fly from the CCDC, at least 2 pixels must |
| 1748 | * be cropped from the left and right sides of the image. As we don't |
| 1749 | * know which filters will be enabled, increase the left and right |
| 1750 | * margins by two. |
| 1751 | */ |
| 1752 | if (prev->input == PREVIEW_INPUT_CCDC) { |
| 1753 | left += 2; |
| 1754 | right -= 2; |
| 1755 | } |
| 1756 | |
| 1757 | /* Restrict left/top to even values to keep the Bayer pattern. */ |
| 1758 | crop->left &= ~1; |
| 1759 | crop->top &= ~1; |
| 1760 | |
| 1761 | crop->left = clamp_t(u32, crop->left, left, right - PREV_MIN_OUT_WIDTH); |
| 1762 | crop->top = clamp_t(u32, crop->top, top, bottom - PREV_MIN_OUT_HEIGHT); |
| 1763 | crop->width = clamp_t(u32, crop->width, PREV_MIN_OUT_WIDTH, |
| 1764 | right - crop->left); |
| 1765 | crop->height = clamp_t(u32, crop->height, PREV_MIN_OUT_HEIGHT, |
| 1766 | bottom - crop->top); |
| 1767 | } |
| 1768 | |
| 1769 | /* |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 1770 | * preview_enum_mbus_code - Handle pixel format enumeration |
| 1771 | * @sd : pointer to v4l2 subdev structure |
| 1772 | * @fh : V4L2 subdev file handle |
| 1773 | * @code : pointer to v4l2_subdev_mbus_code_enum structure |
| 1774 | * return -EINVAL or zero on success |
| 1775 | */ |
| 1776 | static int preview_enum_mbus_code(struct v4l2_subdev *sd, |
| 1777 | struct v4l2_subdev_fh *fh, |
| 1778 | struct v4l2_subdev_mbus_code_enum *code) |
| 1779 | { |
| 1780 | switch (code->pad) { |
| 1781 | case PREV_PAD_SINK: |
| 1782 | if (code->index >= ARRAY_SIZE(preview_input_fmts)) |
| 1783 | return -EINVAL; |
| 1784 | |
| 1785 | code->code = preview_input_fmts[code->index]; |
| 1786 | break; |
| 1787 | case PREV_PAD_SOURCE: |
| 1788 | if (code->index >= ARRAY_SIZE(preview_output_fmts)) |
| 1789 | return -EINVAL; |
| 1790 | |
| 1791 | code->code = preview_output_fmts[code->index]; |
| 1792 | break; |
| 1793 | default: |
| 1794 | return -EINVAL; |
| 1795 | } |
| 1796 | |
| 1797 | return 0; |
| 1798 | } |
| 1799 | |
| 1800 | static int preview_enum_frame_size(struct v4l2_subdev *sd, |
| 1801 | struct v4l2_subdev_fh *fh, |
| 1802 | struct v4l2_subdev_frame_size_enum *fse) |
| 1803 | { |
| 1804 | struct isp_prev_device *prev = v4l2_get_subdevdata(sd); |
| 1805 | struct v4l2_mbus_framefmt format; |
| 1806 | |
| 1807 | if (fse->index != 0) |
| 1808 | return -EINVAL; |
| 1809 | |
| 1810 | format.code = fse->code; |
| 1811 | format.width = 1; |
| 1812 | format.height = 1; |
| 1813 | preview_try_format(prev, fh, fse->pad, &format, V4L2_SUBDEV_FORMAT_TRY); |
| 1814 | fse->min_width = format.width; |
| 1815 | fse->min_height = format.height; |
| 1816 | |
| 1817 | if (format.code != fse->code) |
| 1818 | return -EINVAL; |
| 1819 | |
| 1820 | format.code = fse->code; |
| 1821 | format.width = -1; |
| 1822 | format.height = -1; |
| 1823 | preview_try_format(prev, fh, fse->pad, &format, V4L2_SUBDEV_FORMAT_TRY); |
| 1824 | fse->max_width = format.width; |
| 1825 | fse->max_height = format.height; |
| 1826 | |
| 1827 | return 0; |
| 1828 | } |
| 1829 | |
| 1830 | /* |
Laurent Pinchart | 1f69fd9 | 2011-09-21 20:05:45 -0300 | [diff] [blame] | 1831 | * preview_get_crop - Retrieve the crop rectangle on a pad |
| 1832 | * @sd: ISP preview V4L2 subdevice |
| 1833 | * @fh: V4L2 subdev file handle |
| 1834 | * @crop: crop rectangle |
| 1835 | * |
| 1836 | * Return 0 on success or a negative error code otherwise. |
| 1837 | */ |
| 1838 | static int preview_get_crop(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh, |
| 1839 | struct v4l2_subdev_crop *crop) |
| 1840 | { |
| 1841 | struct isp_prev_device *prev = v4l2_get_subdevdata(sd); |
| 1842 | |
| 1843 | /* Cropping is only supported on the sink pad. */ |
| 1844 | if (crop->pad != PREV_PAD_SINK) |
| 1845 | return -EINVAL; |
| 1846 | |
| 1847 | crop->rect = *__preview_get_crop(prev, fh, crop->which); |
| 1848 | return 0; |
| 1849 | } |
| 1850 | |
| 1851 | /* |
| 1852 | * preview_set_crop - Retrieve the crop rectangle on a pad |
| 1853 | * @sd: ISP preview V4L2 subdevice |
| 1854 | * @fh: V4L2 subdev file handle |
| 1855 | * @crop: crop rectangle |
| 1856 | * |
| 1857 | * Return 0 on success or a negative error code otherwise. |
| 1858 | */ |
| 1859 | static int preview_set_crop(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh, |
| 1860 | struct v4l2_subdev_crop *crop) |
| 1861 | { |
| 1862 | struct isp_prev_device *prev = v4l2_get_subdevdata(sd); |
| 1863 | struct v4l2_mbus_framefmt *format; |
| 1864 | |
| 1865 | /* Cropping is only supported on the sink pad. */ |
| 1866 | if (crop->pad != PREV_PAD_SINK) |
| 1867 | return -EINVAL; |
| 1868 | |
| 1869 | /* The crop rectangle can't be changed while streaming. */ |
| 1870 | if (prev->state != ISP_PIPELINE_STREAM_STOPPED) |
| 1871 | return -EBUSY; |
| 1872 | |
| 1873 | format = __preview_get_format(prev, fh, PREV_PAD_SINK, crop->which); |
| 1874 | preview_try_crop(prev, format, &crop->rect); |
| 1875 | *__preview_get_crop(prev, fh, crop->which) = crop->rect; |
| 1876 | |
| 1877 | /* Update the source format. */ |
| 1878 | format = __preview_get_format(prev, fh, PREV_PAD_SOURCE, crop->which); |
| 1879 | preview_try_format(prev, fh, PREV_PAD_SOURCE, format, crop->which); |
| 1880 | |
| 1881 | return 0; |
| 1882 | } |
| 1883 | |
| 1884 | /* |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 1885 | * preview_get_format - Handle get format by pads subdev method |
| 1886 | * @sd : pointer to v4l2 subdev structure |
| 1887 | * @fh : V4L2 subdev file handle |
| 1888 | * @fmt: pointer to v4l2 subdev format structure |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 1889 | * return -EINVAL or zero on success |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 1890 | */ |
| 1891 | static int preview_get_format(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh, |
| 1892 | struct v4l2_subdev_format *fmt) |
| 1893 | { |
| 1894 | struct isp_prev_device *prev = v4l2_get_subdevdata(sd); |
| 1895 | struct v4l2_mbus_framefmt *format; |
| 1896 | |
| 1897 | format = __preview_get_format(prev, fh, fmt->pad, fmt->which); |
| 1898 | if (format == NULL) |
| 1899 | return -EINVAL; |
| 1900 | |
| 1901 | fmt->format = *format; |
| 1902 | return 0; |
| 1903 | } |
| 1904 | |
| 1905 | /* |
| 1906 | * preview_set_format - Handle set format by pads subdev method |
| 1907 | * @sd : pointer to v4l2 subdev structure |
| 1908 | * @fh : V4L2 subdev file handle |
| 1909 | * @fmt: pointer to v4l2 subdev format structure |
| 1910 | * return -EINVAL or zero on success |
| 1911 | */ |
| 1912 | static int preview_set_format(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh, |
| 1913 | struct v4l2_subdev_format *fmt) |
| 1914 | { |
| 1915 | struct isp_prev_device *prev = v4l2_get_subdevdata(sd); |
| 1916 | struct v4l2_mbus_framefmt *format; |
Laurent Pinchart | 1f69fd9 | 2011-09-21 20:05:45 -0300 | [diff] [blame] | 1917 | struct v4l2_rect *crop; |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 1918 | |
| 1919 | format = __preview_get_format(prev, fh, fmt->pad, fmt->which); |
| 1920 | if (format == NULL) |
| 1921 | return -EINVAL; |
| 1922 | |
| 1923 | preview_try_format(prev, fh, fmt->pad, &fmt->format, fmt->which); |
| 1924 | *format = fmt->format; |
| 1925 | |
| 1926 | /* Propagate the format from sink to source */ |
| 1927 | if (fmt->pad == PREV_PAD_SINK) { |
Laurent Pinchart | 1f69fd9 | 2011-09-21 20:05:45 -0300 | [diff] [blame] | 1928 | /* Reset the crop rectangle. */ |
| 1929 | crop = __preview_get_crop(prev, fh, fmt->which); |
| 1930 | crop->left = 0; |
| 1931 | crop->top = 0; |
| 1932 | crop->width = fmt->format.width; |
| 1933 | crop->height = fmt->format.height; |
| 1934 | |
| 1935 | preview_try_crop(prev, &fmt->format, crop); |
| 1936 | |
| 1937 | /* Update the source format. */ |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 1938 | format = __preview_get_format(prev, fh, PREV_PAD_SOURCE, |
| 1939 | fmt->which); |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 1940 | preview_try_format(prev, fh, PREV_PAD_SOURCE, format, |
| 1941 | fmt->which); |
| 1942 | } |
| 1943 | |
| 1944 | return 0; |
| 1945 | } |
| 1946 | |
| 1947 | /* |
| 1948 | * preview_init_formats - Initialize formats on all pads |
| 1949 | * @sd: ISP preview V4L2 subdevice |
| 1950 | * @fh: V4L2 subdev file handle |
| 1951 | * |
| 1952 | * Initialize all pad formats with default values. If fh is not NULL, try |
| 1953 | * formats are initialized on the file handle. Otherwise active formats are |
| 1954 | * initialized on the device. |
| 1955 | */ |
| 1956 | static int preview_init_formats(struct v4l2_subdev *sd, |
| 1957 | struct v4l2_subdev_fh *fh) |
| 1958 | { |
| 1959 | struct v4l2_subdev_format format; |
| 1960 | |
| 1961 | memset(&format, 0, sizeof(format)); |
| 1962 | format.pad = PREV_PAD_SINK; |
| 1963 | format.which = fh ? V4L2_SUBDEV_FORMAT_TRY : V4L2_SUBDEV_FORMAT_ACTIVE; |
| 1964 | format.format.code = V4L2_MBUS_FMT_SGRBG10_1X10; |
| 1965 | format.format.width = 4096; |
| 1966 | format.format.height = 4096; |
| 1967 | preview_set_format(sd, fh, &format); |
| 1968 | |
| 1969 | return 0; |
| 1970 | } |
| 1971 | |
| 1972 | /* subdev core operations */ |
| 1973 | static const struct v4l2_subdev_core_ops preview_v4l2_core_ops = { |
| 1974 | .ioctl = preview_ioctl, |
| 1975 | }; |
| 1976 | |
| 1977 | /* subdev video operations */ |
| 1978 | static const struct v4l2_subdev_video_ops preview_v4l2_video_ops = { |
| 1979 | .s_stream = preview_set_stream, |
| 1980 | }; |
| 1981 | |
| 1982 | /* subdev pad operations */ |
| 1983 | static const struct v4l2_subdev_pad_ops preview_v4l2_pad_ops = { |
| 1984 | .enum_mbus_code = preview_enum_mbus_code, |
| 1985 | .enum_frame_size = preview_enum_frame_size, |
| 1986 | .get_fmt = preview_get_format, |
| 1987 | .set_fmt = preview_set_format, |
Laurent Pinchart | 1f69fd9 | 2011-09-21 20:05:45 -0300 | [diff] [blame] | 1988 | .get_crop = preview_get_crop, |
| 1989 | .set_crop = preview_set_crop, |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 1990 | }; |
| 1991 | |
| 1992 | /* subdev operations */ |
| 1993 | static const struct v4l2_subdev_ops preview_v4l2_ops = { |
| 1994 | .core = &preview_v4l2_core_ops, |
| 1995 | .video = &preview_v4l2_video_ops, |
| 1996 | .pad = &preview_v4l2_pad_ops, |
| 1997 | }; |
| 1998 | |
| 1999 | /* subdev internal operations */ |
| 2000 | static const struct v4l2_subdev_internal_ops preview_v4l2_internal_ops = { |
| 2001 | .open = preview_init_formats, |
| 2002 | }; |
| 2003 | |
| 2004 | /* ----------------------------------------------------------------------------- |
| 2005 | * Media entity operations |
| 2006 | */ |
| 2007 | |
| 2008 | /* |
| 2009 | * preview_link_setup - Setup previewer connections. |
| 2010 | * @entity : Pointer to media entity structure |
| 2011 | * @local : Pointer to local pad array |
| 2012 | * @remote : Pointer to remote pad array |
| 2013 | * @flags : Link flags |
| 2014 | * return -EINVAL or zero on success |
| 2015 | */ |
| 2016 | static int preview_link_setup(struct media_entity *entity, |
| 2017 | const struct media_pad *local, |
| 2018 | const struct media_pad *remote, u32 flags) |
| 2019 | { |
| 2020 | struct v4l2_subdev *sd = media_entity_to_v4l2_subdev(entity); |
| 2021 | struct isp_prev_device *prev = v4l2_get_subdevdata(sd); |
| 2022 | |
| 2023 | switch (local->index | media_entity_type(remote->entity)) { |
| 2024 | case PREV_PAD_SINK | MEDIA_ENT_T_DEVNODE: |
| 2025 | /* read from memory */ |
| 2026 | if (flags & MEDIA_LNK_FL_ENABLED) { |
| 2027 | if (prev->input == PREVIEW_INPUT_CCDC) |
| 2028 | return -EBUSY; |
| 2029 | prev->input = PREVIEW_INPUT_MEMORY; |
| 2030 | } else { |
| 2031 | if (prev->input == PREVIEW_INPUT_MEMORY) |
| 2032 | prev->input = PREVIEW_INPUT_NONE; |
| 2033 | } |
| 2034 | break; |
| 2035 | |
| 2036 | case PREV_PAD_SINK | MEDIA_ENT_T_V4L2_SUBDEV: |
| 2037 | /* read from ccdc */ |
| 2038 | if (flags & MEDIA_LNK_FL_ENABLED) { |
| 2039 | if (prev->input == PREVIEW_INPUT_MEMORY) |
| 2040 | return -EBUSY; |
| 2041 | prev->input = PREVIEW_INPUT_CCDC; |
| 2042 | } else { |
| 2043 | if (prev->input == PREVIEW_INPUT_CCDC) |
| 2044 | prev->input = PREVIEW_INPUT_NONE; |
| 2045 | } |
| 2046 | break; |
| 2047 | |
| 2048 | /* |
| 2049 | * The ISP core doesn't support pipelines with multiple video outputs. |
| 2050 | * Revisit this when it will be implemented, and return -EBUSY for now. |
| 2051 | */ |
| 2052 | |
| 2053 | case PREV_PAD_SOURCE | MEDIA_ENT_T_DEVNODE: |
| 2054 | /* write to memory */ |
| 2055 | if (flags & MEDIA_LNK_FL_ENABLED) { |
| 2056 | if (prev->output & ~PREVIEW_OUTPUT_MEMORY) |
| 2057 | return -EBUSY; |
| 2058 | prev->output |= PREVIEW_OUTPUT_MEMORY; |
| 2059 | } else { |
| 2060 | prev->output &= ~PREVIEW_OUTPUT_MEMORY; |
| 2061 | } |
| 2062 | break; |
| 2063 | |
| 2064 | case PREV_PAD_SOURCE | MEDIA_ENT_T_V4L2_SUBDEV: |
| 2065 | /* write to resizer */ |
| 2066 | if (flags & MEDIA_LNK_FL_ENABLED) { |
| 2067 | if (prev->output & ~PREVIEW_OUTPUT_RESIZER) |
| 2068 | return -EBUSY; |
| 2069 | prev->output |= PREVIEW_OUTPUT_RESIZER; |
| 2070 | } else { |
| 2071 | prev->output &= ~PREVIEW_OUTPUT_RESIZER; |
| 2072 | } |
| 2073 | break; |
| 2074 | |
| 2075 | default: |
| 2076 | return -EINVAL; |
| 2077 | } |
| 2078 | |
| 2079 | return 0; |
| 2080 | } |
| 2081 | |
| 2082 | /* media operations */ |
| 2083 | static const struct media_entity_operations preview_media_ops = { |
| 2084 | .link_setup = preview_link_setup, |
| 2085 | }; |
| 2086 | |
Laurent Pinchart | 39099d0 | 2011-09-22 16:59:26 -0300 | [diff] [blame] | 2087 | void omap3isp_preview_unregister_entities(struct isp_prev_device *prev) |
| 2088 | { |
| 2089 | v4l2_device_unregister_subdev(&prev->subdev); |
| 2090 | omap3isp_video_unregister(&prev->video_in); |
| 2091 | omap3isp_video_unregister(&prev->video_out); |
| 2092 | } |
| 2093 | |
| 2094 | int omap3isp_preview_register_entities(struct isp_prev_device *prev, |
| 2095 | struct v4l2_device *vdev) |
| 2096 | { |
| 2097 | int ret; |
| 2098 | |
| 2099 | /* Register the subdev and video nodes. */ |
| 2100 | ret = v4l2_device_register_subdev(vdev, &prev->subdev); |
| 2101 | if (ret < 0) |
| 2102 | goto error; |
| 2103 | |
| 2104 | ret = omap3isp_video_register(&prev->video_in, vdev); |
| 2105 | if (ret < 0) |
| 2106 | goto error; |
| 2107 | |
| 2108 | ret = omap3isp_video_register(&prev->video_out, vdev); |
| 2109 | if (ret < 0) |
| 2110 | goto error; |
| 2111 | |
| 2112 | return 0; |
| 2113 | |
| 2114 | error: |
| 2115 | omap3isp_preview_unregister_entities(prev); |
| 2116 | return ret; |
| 2117 | } |
| 2118 | |
| 2119 | /* ----------------------------------------------------------------------------- |
| 2120 | * ISP previewer initialisation and cleanup |
| 2121 | */ |
| 2122 | |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 2123 | /* |
Laurent Pinchart | 39099d0 | 2011-09-22 16:59:26 -0300 | [diff] [blame] | 2124 | * preview_init_entities - Initialize subdev and media entity. |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 2125 | * @prev : Pointer to preview structure |
| 2126 | * return -ENOMEM or zero on success |
| 2127 | */ |
| 2128 | static int preview_init_entities(struct isp_prev_device *prev) |
| 2129 | { |
| 2130 | struct v4l2_subdev *sd = &prev->subdev; |
| 2131 | struct media_pad *pads = prev->pads; |
| 2132 | struct media_entity *me = &sd->entity; |
| 2133 | int ret; |
| 2134 | |
| 2135 | prev->input = PREVIEW_INPUT_NONE; |
| 2136 | |
| 2137 | v4l2_subdev_init(sd, &preview_v4l2_ops); |
| 2138 | sd->internal_ops = &preview_v4l2_internal_ops; |
| 2139 | strlcpy(sd->name, "OMAP3 ISP preview", sizeof(sd->name)); |
| 2140 | sd->grp_id = 1 << 16; /* group ID for isp subdevs */ |
| 2141 | v4l2_set_subdevdata(sd, prev); |
| 2142 | sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE; |
| 2143 | |
| 2144 | v4l2_ctrl_handler_init(&prev->ctrls, 2); |
| 2145 | v4l2_ctrl_new_std(&prev->ctrls, &preview_ctrl_ops, V4L2_CID_BRIGHTNESS, |
| 2146 | ISPPRV_BRIGHT_LOW, ISPPRV_BRIGHT_HIGH, |
| 2147 | ISPPRV_BRIGHT_STEP, ISPPRV_BRIGHT_DEF); |
| 2148 | v4l2_ctrl_new_std(&prev->ctrls, &preview_ctrl_ops, V4L2_CID_CONTRAST, |
| 2149 | ISPPRV_CONTRAST_LOW, ISPPRV_CONTRAST_HIGH, |
| 2150 | ISPPRV_CONTRAST_STEP, ISPPRV_CONTRAST_DEF); |
| 2151 | v4l2_ctrl_handler_setup(&prev->ctrls); |
| 2152 | sd->ctrl_handler = &prev->ctrls; |
| 2153 | |
| 2154 | pads[PREV_PAD_SINK].flags = MEDIA_PAD_FL_SINK; |
| 2155 | pads[PREV_PAD_SOURCE].flags = MEDIA_PAD_FL_SOURCE; |
| 2156 | |
| 2157 | me->ops = &preview_media_ops; |
| 2158 | ret = media_entity_init(me, PREV_PADS_NUM, pads, 0); |
| 2159 | if (ret < 0) |
| 2160 | return ret; |
| 2161 | |
| 2162 | preview_init_formats(sd, NULL); |
| 2163 | |
| 2164 | /* According to the OMAP34xx TRM, video buffers need to be aligned on a |
| 2165 | * 32 bytes boundary. However, an undocumented hardware bug requires a |
| 2166 | * 64 bytes boundary at the preview engine input. |
| 2167 | */ |
| 2168 | prev->video_in.type = V4L2_BUF_TYPE_VIDEO_OUTPUT; |
| 2169 | prev->video_in.ops = &preview_video_ops; |
| 2170 | prev->video_in.isp = to_isp_device(prev); |
| 2171 | prev->video_in.capture_mem = PAGE_ALIGN(4096 * 4096) * 2 * 3; |
| 2172 | prev->video_in.bpl_alignment = 64; |
| 2173 | prev->video_out.type = V4L2_BUF_TYPE_VIDEO_CAPTURE; |
| 2174 | prev->video_out.ops = &preview_video_ops; |
| 2175 | prev->video_out.isp = to_isp_device(prev); |
| 2176 | prev->video_out.capture_mem = PAGE_ALIGN(4096 * 4096) * 2 * 3; |
| 2177 | prev->video_out.bpl_alignment = 32; |
| 2178 | |
| 2179 | ret = omap3isp_video_init(&prev->video_in, "preview"); |
| 2180 | if (ret < 0) |
Laurent Pinchart | 9b6390b | 2011-09-22 17:10:30 -0300 | [diff] [blame] | 2181 | goto error_video_in; |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 2182 | |
| 2183 | ret = omap3isp_video_init(&prev->video_out, "preview"); |
| 2184 | if (ret < 0) |
Laurent Pinchart | 9b6390b | 2011-09-22 17:10:30 -0300 | [diff] [blame] | 2185 | goto error_video_out; |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 2186 | |
| 2187 | /* Connect the video nodes to the previewer subdev. */ |
| 2188 | ret = media_entity_create_link(&prev->video_in.video.entity, 0, |
| 2189 | &prev->subdev.entity, PREV_PAD_SINK, 0); |
| 2190 | if (ret < 0) |
Laurent Pinchart | 9b6390b | 2011-09-22 17:10:30 -0300 | [diff] [blame] | 2191 | goto error_link; |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 2192 | |
| 2193 | ret = media_entity_create_link(&prev->subdev.entity, PREV_PAD_SOURCE, |
| 2194 | &prev->video_out.video.entity, 0, 0); |
| 2195 | if (ret < 0) |
Laurent Pinchart | 9b6390b | 2011-09-22 17:10:30 -0300 | [diff] [blame] | 2196 | goto error_link; |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 2197 | |
| 2198 | return 0; |
Laurent Pinchart | 9b6390b | 2011-09-22 17:10:30 -0300 | [diff] [blame] | 2199 | |
| 2200 | error_link: |
| 2201 | omap3isp_video_cleanup(&prev->video_out); |
| 2202 | error_video_out: |
| 2203 | omap3isp_video_cleanup(&prev->video_in); |
| 2204 | error_video_in: |
| 2205 | media_entity_cleanup(&prev->subdev.entity); |
| 2206 | return ret; |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 2207 | } |
| 2208 | |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 2209 | /* |
| 2210 | * isp_preview_init - Previewer initialization. |
| 2211 | * @dev : Pointer to ISP device |
| 2212 | * return -ENOMEM or zero on success |
| 2213 | */ |
| 2214 | int omap3isp_preview_init(struct isp_device *isp) |
| 2215 | { |
| 2216 | struct isp_prev_device *prev = &isp->isp_prev; |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 2217 | |
| 2218 | spin_lock_init(&prev->lock); |
| 2219 | init_waitqueue_head(&prev->wait); |
| 2220 | preview_init_params(prev); |
| 2221 | |
Laurent Pinchart | 9b6390b | 2011-09-22 17:10:30 -0300 | [diff] [blame] | 2222 | return preview_init_entities(prev); |
Laurent Pinchart | de1135d | 2011-02-12 18:05:06 -0300 | [diff] [blame] | 2223 | } |
Laurent Pinchart | 39099d0 | 2011-09-22 16:59:26 -0300 | [diff] [blame] | 2224 | |
| 2225 | void omap3isp_preview_cleanup(struct isp_device *isp) |
| 2226 | { |
| 2227 | struct isp_prev_device *prev = &isp->isp_prev; |
| 2228 | |
| 2229 | v4l2_ctrl_handler_free(&prev->ctrls); |
| 2230 | omap3isp_video_cleanup(&prev->video_in); |
| 2231 | omap3isp_video_cleanup(&prev->video_out); |
| 2232 | media_entity_cleanup(&prev->subdev.entity); |
| 2233 | } |