blob: 41ab3f064cb14fc26bca09b8fc3f55fd98824a87 [file] [log] [blame]
Rafa³ Bilski86acd492007-02-05 19:57:25 +01001/*
2 * Based on documentation provided by Dave Jones. Thanks!
3 *
4 * Licensed under the terms of the GNU GPL License version 2.
5 *
6 * BIG FAT DISCLAIMER: Work in progress code. Possibly *dangerous*
7 */
8
9#include <linux/kernel.h>
10#include <linux/module.h>
11#include <linux/init.h>
12#include <linux/cpufreq.h>
13#include <linux/ioport.h>
14#include <linux/slab.h>
15
16#include <asm/msr.h>
17#include <asm/tsc.h>
18#include <asm/timex.h>
19#include <asm/io.h>
20#include <asm/delay.h>
21
22#define EPS_BRAND_C7M 0
23#define EPS_BRAND_C7 1
24#define EPS_BRAND_EDEN 2
25#define EPS_BRAND_C3 3
Jesse Ahrens535ae382008-01-17 15:25:08 -060026#define EPS_BRAND_C7D 4
Rafa³ Bilski86acd492007-02-05 19:57:25 +010027
28struct eps_cpu_data {
29 u32 fsb;
30 struct cpufreq_frequency_table freq_table[];
31};
32
33static struct eps_cpu_data *eps_cpu[NR_CPUS];
34
35
36static unsigned int eps_get(unsigned int cpu)
37{
38 struct eps_cpu_data *centaur;
39 u32 lo, hi;
40
41 if (cpu)
42 return 0;
43 centaur = eps_cpu[cpu];
44 if (centaur == NULL)
45 return 0;
46
47 /* Return current frequency */
48 rdmsr(MSR_IA32_PERF_STATUS, lo, hi);
49 return centaur->fsb * ((lo >> 8) & 0xff);
50}
51
52static int eps_set_state(struct eps_cpu_data *centaur,
53 unsigned int cpu,
54 u32 dest_state)
55{
56 struct cpufreq_freqs freqs;
57 u32 lo, hi;
58 int err = 0;
59 int i;
60
61 freqs.old = eps_get(cpu);
62 freqs.new = centaur->fsb * ((dest_state >> 8) & 0xff);
63 freqs.cpu = cpu;
64 cpufreq_notify_transition(&freqs, CPUFREQ_PRECHANGE);
65
66 /* Wait while CPU is busy */
67 rdmsr(MSR_IA32_PERF_STATUS, lo, hi);
68 i = 0;
69 while (lo & ((1 << 16) | (1 << 17))) {
70 udelay(16);
71 rdmsr(MSR_IA32_PERF_STATUS, lo, hi);
72 i++;
73 if (unlikely(i > 64)) {
74 err = -ENODEV;
75 goto postchange;
76 }
77 }
78 /* Set new multiplier and voltage */
79 wrmsr(MSR_IA32_PERF_CTL, dest_state & 0xffff, 0);
80 /* Wait until transition end */
81 i = 0;
82 do {
83 udelay(16);
84 rdmsr(MSR_IA32_PERF_STATUS, lo, hi);
85 i++;
86 if (unlikely(i > 64)) {
87 err = -ENODEV;
88 goto postchange;
89 }
90 } while (lo & ((1 << 16) | (1 << 17)));
91
92 /* Return current frequency */
93postchange:
94 rdmsr(MSR_IA32_PERF_STATUS, lo, hi);
95 freqs.new = centaur->fsb * ((lo >> 8) & 0xff);
96
Dave Jones0e5aa8d2008-02-15 18:11:14 -050097#ifdef DEBUG
98 {
99 u8 current_multiplier, current_voltage;
100
Jesse Ahrens535ae382008-01-17 15:25:08 -0600101 /* Print voltage and multiplier */
102 rdmsr(MSR_IA32_PERF_STATUS, lo, hi);
103 current_voltage = lo & 0xff;
104 printk(KERN_INFO "eps: Current voltage = %dmV\n",
105 current_voltage * 16 + 700);
106 current_multiplier = (lo >> 8) & 0xff;
107 printk(KERN_INFO "eps: Current multiplier = %d\n",
108 current_multiplier);
Dave Jones0e5aa8d2008-02-15 18:11:14 -0500109 }
110#endif
Rafa³ Bilski86acd492007-02-05 19:57:25 +0100111 cpufreq_notify_transition(&freqs, CPUFREQ_POSTCHANGE);
112 return err;
113}
114
115static int eps_target(struct cpufreq_policy *policy,
116 unsigned int target_freq,
117 unsigned int relation)
118{
119 struct eps_cpu_data *centaur;
120 unsigned int newstate = 0;
121 unsigned int cpu = policy->cpu;
122 unsigned int dest_state;
123 int ret;
124
125 if (unlikely(eps_cpu[cpu] == NULL))
126 return -ENODEV;
127 centaur = eps_cpu[cpu];
128
129 if (unlikely(cpufreq_frequency_table_target(policy,
130 &eps_cpu[cpu]->freq_table[0],
131 target_freq,
132 relation,
133 &newstate))) {
134 return -EINVAL;
135 }
136
137 /* Make frequency transition */
138 dest_state = centaur->freq_table[newstate].index & 0xffff;
139 ret = eps_set_state(centaur, cpu, dest_state);
140 if (ret)
141 printk(KERN_ERR "eps: Timeout!\n");
142 return ret;
143}
144
145static int eps_verify(struct cpufreq_policy *policy)
146{
147 return cpufreq_frequency_table_verify(policy,
148 &eps_cpu[policy->cpu]->freq_table[0]);
149}
150
151static int eps_cpu_init(struct cpufreq_policy *policy)
152{
153 unsigned int i;
154 u32 lo, hi;
155 u64 val;
156 u8 current_multiplier, current_voltage;
157 u8 max_multiplier, max_voltage;
158 u8 min_multiplier, min_voltage;
Jesse Ahrens535ae382008-01-17 15:25:08 -0600159 u8 brand = 0;
Rafa³ Bilski86acd492007-02-05 19:57:25 +0100160 u32 fsb;
161 struct eps_cpu_data *centaur;
Jesse Ahrens535ae382008-01-17 15:25:08 -0600162 struct cpuinfo_x86 *c = &cpu_data(0);
Rafa³ Bilski86acd492007-02-05 19:57:25 +0100163 struct cpufreq_frequency_table *f_table;
164 int k, step, voltage;
165 int ret;
166 int states;
167
168 if (policy->cpu != 0)
169 return -ENODEV;
170
171 /* Check brand */
Dave Jonese19717f2008-02-06 22:00:31 -0500172 printk(KERN_INFO "eps: Detected VIA ");
Jesse Ahrens535ae382008-01-17 15:25:08 -0600173
174 switch (c->x86_model) {
175 case 10:
176 rdmsr(0x1153, lo, hi);
177 brand = (((lo >> 2) ^ lo) >> 18) & 3;
178 printk(KERN_CONT "Model A ");
179 break;
180 case 13:
181 rdmsr(0x1154, lo, hi);
182 brand = (((lo >> 4) ^ (lo >> 2))) & 0x000000ff;
183 printk(KERN_CONT "Model D ");
184 break;
185 }
186
Rafa³ Bilski86acd492007-02-05 19:57:25 +0100187 switch(brand) {
188 case EPS_BRAND_C7M:
Dave Jonese19717f2008-02-06 22:00:31 -0500189 printk(KERN_CONT "C7-M\n");
Rafa³ Bilski86acd492007-02-05 19:57:25 +0100190 break;
191 case EPS_BRAND_C7:
Dave Jonese19717f2008-02-06 22:00:31 -0500192 printk(KERN_CONT "C7\n");
Rafa³ Bilski86acd492007-02-05 19:57:25 +0100193 break;
194 case EPS_BRAND_EDEN:
Dave Jonese19717f2008-02-06 22:00:31 -0500195 printk(KERN_CONT "Eden\n");
Rafa³ Bilski86acd492007-02-05 19:57:25 +0100196 break;
Jesse Ahrens535ae382008-01-17 15:25:08 -0600197 case EPS_BRAND_C7D:
198 printk(KERN_CONT "C7-D\n");
199 break;
Rafa³ Bilski86acd492007-02-05 19:57:25 +0100200 case EPS_BRAND_C3:
Dave Jonese19717f2008-02-06 22:00:31 -0500201 printk(KERN_CONT "C3\n");
Rafa³ Bilski86acd492007-02-05 19:57:25 +0100202 return -ENODEV;
203 break;
204 }
205 /* Enable Enhanced PowerSaver */
206 rdmsrl(MSR_IA32_MISC_ENABLE, val);
Vegard Nossumecab22a2009-02-20 11:56:38 +0100207 if (!(val & MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP)) {
208 val |= MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP;
Rafa³ Bilski86acd492007-02-05 19:57:25 +0100209 wrmsrl(MSR_IA32_MISC_ENABLE, val);
210 /* Can be locked at 0 */
211 rdmsrl(MSR_IA32_MISC_ENABLE, val);
Vegard Nossumecab22a2009-02-20 11:56:38 +0100212 if (!(val & MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP)) {
Dave Jonese19717f2008-02-06 22:00:31 -0500213 printk(KERN_INFO "eps: Can't enable Enhanced PowerSaver\n");
Rafa³ Bilski86acd492007-02-05 19:57:25 +0100214 return -ENODEV;
215 }
216 }
217
218 /* Print voltage and multiplier */
219 rdmsr(MSR_IA32_PERF_STATUS, lo, hi);
220 current_voltage = lo & 0xff;
Dave Jonese19717f2008-02-06 22:00:31 -0500221 printk(KERN_INFO "eps: Current voltage = %dmV\n", current_voltage * 16 + 700);
Rafa³ Bilski86acd492007-02-05 19:57:25 +0100222 current_multiplier = (lo >> 8) & 0xff;
Dave Jonese19717f2008-02-06 22:00:31 -0500223 printk(KERN_INFO "eps: Current multiplier = %d\n", current_multiplier);
Rafa³ Bilski86acd492007-02-05 19:57:25 +0100224
225 /* Print limits */
226 max_voltage = hi & 0xff;
Dave Jonese19717f2008-02-06 22:00:31 -0500227 printk(KERN_INFO "eps: Highest voltage = %dmV\n", max_voltage * 16 + 700);
Rafa³ Bilski86acd492007-02-05 19:57:25 +0100228 max_multiplier = (hi >> 8) & 0xff;
Dave Jonese19717f2008-02-06 22:00:31 -0500229 printk(KERN_INFO "eps: Highest multiplier = %d\n", max_multiplier);
Rafa³ Bilski86acd492007-02-05 19:57:25 +0100230 min_voltage = (hi >> 16) & 0xff;
Dave Jonese19717f2008-02-06 22:00:31 -0500231 printk(KERN_INFO "eps: Lowest voltage = %dmV\n", min_voltage * 16 + 700);
Rafa³ Bilski86acd492007-02-05 19:57:25 +0100232 min_multiplier = (hi >> 24) & 0xff;
Dave Jonese19717f2008-02-06 22:00:31 -0500233 printk(KERN_INFO "eps: Lowest multiplier = %d\n", min_multiplier);
Rafa³ Bilski86acd492007-02-05 19:57:25 +0100234
235 /* Sanity checks */
236 if (current_multiplier == 0 || max_multiplier == 0
237 || min_multiplier == 0)
238 return -EINVAL;
239 if (current_multiplier > max_multiplier
240 || max_multiplier <= min_multiplier)
241 return -EINVAL;
Jesse Ahrens535ae382008-01-17 15:25:08 -0600242 if (current_voltage > 0x1f || max_voltage > 0x1f)
Rafa³ Bilski86acd492007-02-05 19:57:25 +0100243 return -EINVAL;
244 if (max_voltage < min_voltage)
245 return -EINVAL;
246
247 /* Calc FSB speed */
248 fsb = cpu_khz / current_multiplier;
249 /* Calc number of p-states supported */
250 if (brand == EPS_BRAND_C7M)
251 states = max_multiplier - min_multiplier + 1;
252 else
253 states = 2;
254
255 /* Allocate private data and frequency table for current cpu */
256 centaur = kzalloc(sizeof(struct eps_cpu_data)
257 + (states + 1) * sizeof(struct cpufreq_frequency_table),
258 GFP_KERNEL);
259 if (!centaur)
260 return -ENOMEM;
261 eps_cpu[0] = centaur;
262
263 /* Copy basic values */
264 centaur->fsb = fsb;
265
266 /* Fill frequency and MSR value table */
267 f_table = &centaur->freq_table[0];
Rafa³ Bilskib6f45a42007-02-12 22:19:12 +0100268 if (brand != EPS_BRAND_C7M) {
Rafa³ Bilski86acd492007-02-05 19:57:25 +0100269 f_table[0].frequency = fsb * min_multiplier;
270 f_table[0].index = (min_multiplier << 8) | min_voltage;
271 f_table[1].frequency = fsb * max_multiplier;
272 f_table[1].index = (max_multiplier << 8) | max_voltage;
273 f_table[2].frequency = CPUFREQ_TABLE_END;
274 } else {
275 k = 0;
276 step = ((max_voltage - min_voltage) * 256)
277 / (max_multiplier - min_multiplier);
278 for (i = min_multiplier; i <= max_multiplier; i++) {
279 voltage = (k * step) / 256 + min_voltage;
280 f_table[k].frequency = fsb * i;
281 f_table[k].index = (i << 8) | voltage;
282 k++;
283 }
284 f_table[k].frequency = CPUFREQ_TABLE_END;
285 }
286
Rafa³ Bilski86acd492007-02-05 19:57:25 +0100287 policy->cpuinfo.transition_latency = 140000; /* 844mV -> 700mV in ns */
288 policy->cur = fsb * current_multiplier;
289
290 ret = cpufreq_frequency_table_cpuinfo(policy, &centaur->freq_table[0]);
291 if (ret) {
292 kfree(centaur);
293 return ret;
294 }
295
296 cpufreq_frequency_table_get_attr(&centaur->freq_table[0], policy->cpu);
297 return 0;
298}
299
300static int eps_cpu_exit(struct cpufreq_policy *policy)
301{
302 unsigned int cpu = policy->cpu;
303 struct eps_cpu_data *centaur;
304 u32 lo, hi;
305
306 if (eps_cpu[cpu] == NULL)
307 return -ENODEV;
308 centaur = eps_cpu[cpu];
309
310 /* Get max frequency */
311 rdmsr(MSR_IA32_PERF_STATUS, lo, hi);
312 /* Set max frequency */
313 eps_set_state(centaur, cpu, hi & 0xffff);
314 /* Bye */
315 cpufreq_frequency_table_put_attr(policy->cpu);
316 kfree(eps_cpu[cpu]);
317 eps_cpu[cpu] = NULL;
318 return 0;
319}
320
321static struct freq_attr* eps_attr[] = {
322 &cpufreq_freq_attr_scaling_available_freqs,
323 NULL,
324};
325
Linus Torvalds221dee22007-02-26 14:55:48 -0800326static struct cpufreq_driver eps_driver = {
Rafa³ Bilski86acd492007-02-05 19:57:25 +0100327 .verify = eps_verify,
328 .target = eps_target,
329 .init = eps_cpu_init,
330 .exit = eps_cpu_exit,
331 .get = eps_get,
332 .name = "e_powersaver",
333 .owner = THIS_MODULE,
334 .attr = eps_attr,
335};
336
337static int __init eps_init(void)
338{
Mike Travis92cb7612007-10-19 20:35:04 +0200339 struct cpuinfo_x86 *c = &cpu_data(0);
Rafa³ Bilski86acd492007-02-05 19:57:25 +0100340
341 /* This driver will work only on Centaur C7 processors with
342 * Enhanced SpeedStep/PowerSaver registers */
343 if (c->x86_vendor != X86_VENDOR_CENTAUR
Jesse Ahrens535ae382008-01-17 15:25:08 -0600344 || c->x86 != 6 || c->x86_model < 10)
Rafa³ Bilski86acd492007-02-05 19:57:25 +0100345 return -ENODEV;
346 if (!cpu_has(c, X86_FEATURE_EST))
347 return -ENODEV;
348
349 if (cpufreq_register_driver(&eps_driver))
350 return -EINVAL;
351 return 0;
352}
353
354static void __exit eps_exit(void)
355{
356 cpufreq_unregister_driver(&eps_driver);
357}
358
359MODULE_AUTHOR("Rafa³ Bilski <rafalbilski@interia.pl>");
360MODULE_DESCRIPTION("Enhanced PowerSaver driver for VIA C7 CPU's.");
361MODULE_LICENSE("GPL");
362
363module_init(eps_init);
364module_exit(eps_exit);