blob: 18494b0d7d6ead4c46b52fbf14920dfce190809d [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * ep0.c - DesignWare USB3 DRD Controller Endpoint 0 Handling
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
9 * Redistribution and use in source and binary forms, with or without
10 * modification, are permitted provided that the following conditions
11 * are met:
12 * 1. Redistributions of source code must retain the above copyright
13 * notice, this list of conditions, and the following disclaimer,
14 * without modification.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. The names of the above-listed copyright holders may not be used
19 * to endorse or promote products derived from this software without
20 * specific prior written permission.
21 *
22 * ALTERNATIVELY, this software may be distributed under the terms of the
23 * GNU General Public License ("GPL") version 2, as published by the Free
24 * Software Foundation.
25 *
26 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
27 * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
28 * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
30 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
31 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
32 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
33 * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
34 * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
35 * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
36 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
37 */
38
39#include <linux/kernel.h>
40#include <linux/slab.h>
41#include <linux/spinlock.h>
42#include <linux/platform_device.h>
43#include <linux/pm_runtime.h>
44#include <linux/interrupt.h>
45#include <linux/io.h>
46#include <linux/list.h>
47#include <linux/dma-mapping.h>
48
49#include <linux/usb/ch9.h>
50#include <linux/usb/gadget.h>
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +010051#include <linux/usb/composite.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030052
53#include "core.h"
54#include "gadget.h"
55#include "io.h"
56
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +010057static void dwc3_ep0_do_control_status(struct dwc3 *dwc, u32 epnum);
58
Felipe Balbi72246da2011-08-19 18:10:58 +030059static const char *dwc3_ep0_state_string(enum dwc3_ep0_state state)
60{
61 switch (state) {
62 case EP0_UNCONNECTED:
63 return "Unconnected";
Felipe Balbic7fcdeb2011-08-27 22:28:36 +030064 case EP0_SETUP_PHASE:
65 return "Setup Phase";
66 case EP0_DATA_PHASE:
67 return "Data Phase";
68 case EP0_STATUS_PHASE:
69 return "Status Phase";
Felipe Balbi72246da2011-08-19 18:10:58 +030070 default:
71 return "UNKNOWN";
72 }
73}
74
75static int dwc3_ep0_start_trans(struct dwc3 *dwc, u8 epnum, dma_addr_t buf_dma,
Felipe Balbic7fcdeb2011-08-27 22:28:36 +030076 u32 len, u32 type)
Felipe Balbi72246da2011-08-19 18:10:58 +030077{
78 struct dwc3_gadget_ep_cmd_params params;
Felipe Balbif6bafc62012-02-06 11:04:53 +020079 struct dwc3_trb *trb;
Felipe Balbi72246da2011-08-19 18:10:58 +030080 struct dwc3_ep *dep;
81
82 int ret;
83
84 dep = dwc->eps[epnum];
Felipe Balbic7fcdeb2011-08-27 22:28:36 +030085 if (dep->flags & DWC3_EP_BUSY) {
86 dev_vdbg(dwc->dev, "%s: still busy\n", dep->name);
87 return 0;
88 }
Felipe Balbi72246da2011-08-19 18:10:58 +030089
Felipe Balbif6bafc62012-02-06 11:04:53 +020090 trb = dwc->ep0_trb;
Felipe Balbi72246da2011-08-19 18:10:58 +030091
Felipe Balbif6bafc62012-02-06 11:04:53 +020092 trb->bpl = lower_32_bits(buf_dma);
93 trb->bph = upper_32_bits(buf_dma);
94 trb->size = len;
95 trb->ctrl = type;
Felipe Balbi72246da2011-08-19 18:10:58 +030096
Felipe Balbif6bafc62012-02-06 11:04:53 +020097 trb->ctrl |= (DWC3_TRB_CTRL_HWO
98 | DWC3_TRB_CTRL_LST
99 | DWC3_TRB_CTRL_IOC
100 | DWC3_TRB_CTRL_ISP_IMI);
Felipe Balbi72246da2011-08-19 18:10:58 +0300101
102 memset(&params, 0, sizeof(params));
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300103 params.param0 = upper_32_bits(dwc->ep0_trb_addr);
104 params.param1 = lower_32_bits(dwc->ep0_trb_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +0300105
106 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
107 DWC3_DEPCMD_STARTTRANSFER, &params);
108 if (ret < 0) {
109 dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
110 return ret;
111 }
112
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300113 dep->flags |= DWC3_EP_BUSY;
Felipe Balbi72246da2011-08-19 18:10:58 +0300114 dep->res_trans_idx = dwc3_gadget_ep_get_transfer_index(dwc,
115 dep->number);
116
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300117 dwc->ep0_next_event = DWC3_EP0_COMPLETE;
118
Felipe Balbi72246da2011-08-19 18:10:58 +0300119 return 0;
120}
121
122static int __dwc3_gadget_ep0_queue(struct dwc3_ep *dep,
123 struct dwc3_request *req)
124{
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +0100125 struct dwc3 *dwc = dep->dwc;
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300126 int ret = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300127
128 req->request.actual = 0;
129 req->request.status = -EINPROGRESS;
Felipe Balbi72246da2011-08-19 18:10:58 +0300130 req->epnum = dep->number;
131
132 list_add_tail(&req->list, &dep->request_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300133
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300134 /*
135 * Gadget driver might not be quick enough to queue a request
136 * before we get a Transfer Not Ready event on this endpoint.
137 *
138 * In that case, we will set DWC3_EP_PENDING_REQUEST. When that
139 * flag is set, it's telling us that as soon as Gadget queues the
140 * required request, we should kick the transfer here because the
141 * IRQ we were waiting for is long gone.
142 */
143 if (dep->flags & DWC3_EP_PENDING_REQUEST) {
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300144 unsigned direction;
Felipe Balbia6829702011-08-27 22:18:09 +0300145
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300146 direction = !!(dep->flags & DWC3_EP0_DIR_IN);
Felipe Balbia6829702011-08-27 22:18:09 +0300147
Felipe Balbi68d8a782011-12-29 06:32:29 +0200148 if (dwc->ep0state != EP0_DATA_PHASE) {
149 dev_WARN(dwc->dev, "Unexpected pending request\n");
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300150 return 0;
151 }
Felipe Balbia6829702011-08-27 22:18:09 +0300152
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300153 ret = dwc3_ep0_start_trans(dwc, direction,
Felipe Balbi68d8a782011-12-29 06:32:29 +0200154 req->request.dma, req->request.length,
155 DWC3_TRBCTL_CONTROL_DATA);
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300156 dep->flags &= ~(DWC3_EP_PENDING_REQUEST |
157 DWC3_EP0_DIR_IN);
Felipe Balbi68d3e662011-12-08 13:56:27 +0200158 } else if (dwc->delayed_status) {
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +0100159 dwc->delayed_status = false;
Felipe Balbi68d3e662011-12-08 13:56:27 +0200160
161 if (dwc->ep0state == EP0_STATUS_PHASE)
162 dwc3_ep0_do_control_status(dwc, 1);
163 else
164 dev_dbg(dwc->dev, "too early for delayed status\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300165 }
166
167 return ret;
168}
169
170int dwc3_gadget_ep0_queue(struct usb_ep *ep, struct usb_request *request,
171 gfp_t gfp_flags)
172{
173 struct dwc3_request *req = to_dwc3_request(request);
174 struct dwc3_ep *dep = to_dwc3_ep(ep);
175 struct dwc3 *dwc = dep->dwc;
176
177 unsigned long flags;
178
179 int ret;
180
Felipe Balbi72246da2011-08-19 18:10:58 +0300181 spin_lock_irqsave(&dwc->lock, flags);
182 if (!dep->desc) {
183 dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
184 request, dep->name);
185 ret = -ESHUTDOWN;
186 goto out;
187 }
188
189 /* we share one TRB for ep0/1 */
Sebastian Andrzej Siewiorc2da2ff2011-10-20 19:04:16 +0200190 if (!list_empty(&dep->request_list)) {
Felipe Balbi72246da2011-08-19 18:10:58 +0300191 ret = -EBUSY;
192 goto out;
193 }
194
195 dev_vdbg(dwc->dev, "queueing request %p to %s length %d, state '%s'\n",
196 request, dep->name, request->length,
197 dwc3_ep0_state_string(dwc->ep0state));
198
199 ret = __dwc3_gadget_ep0_queue(dep, req);
200
201out:
202 spin_unlock_irqrestore(&dwc->lock, flags);
203
204 return ret;
205}
206
207static void dwc3_ep0_stall_and_restart(struct dwc3 *dwc)
208{
Felipe Balbid7422202011-09-08 18:17:12 +0300209 struct dwc3_ep *dep = dwc->eps[0];
210
Felipe Balbi72246da2011-08-19 18:10:58 +0300211 /* stall is always issued on EP0 */
Sebastian Andrzej Siewiorc2da2ff2011-10-20 19:04:16 +0200212 __dwc3_gadget_ep_set_halt(dep, 1);
213 dep->flags = DWC3_EP_ENABLED;
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +0100214 dwc->delayed_status = false;
Felipe Balbid7422202011-09-08 18:17:12 +0300215
216 if (!list_empty(&dep->request_list)) {
217 struct dwc3_request *req;
218
219 req = next_request(&dep->request_list);
220 dwc3_gadget_giveback(dep, req, -ECONNRESET);
221 }
222
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300223 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +0300224 dwc3_ep0_out_start(dwc);
225}
226
227void dwc3_ep0_out_start(struct dwc3 *dwc)
228{
Felipe Balbi72246da2011-08-19 18:10:58 +0300229 int ret;
230
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300231 ret = dwc3_ep0_start_trans(dwc, 0, dwc->ctrl_req_addr, 8,
232 DWC3_TRBCTL_CONTROL_SETUP);
Felipe Balbi72246da2011-08-19 18:10:58 +0300233 WARN_ON(ret < 0);
234}
235
Felipe Balbi72246da2011-08-19 18:10:58 +0300236static struct dwc3_ep *dwc3_wIndex_to_dep(struct dwc3 *dwc, __le16 wIndex_le)
237{
238 struct dwc3_ep *dep;
239 u32 windex = le16_to_cpu(wIndex_le);
240 u32 epnum;
241
242 epnum = (windex & USB_ENDPOINT_NUMBER_MASK) << 1;
243 if ((windex & USB_ENDPOINT_DIR_MASK) == USB_DIR_IN)
244 epnum |= 1;
245
246 dep = dwc->eps[epnum];
247 if (dep->flags & DWC3_EP_ENABLED)
248 return dep;
249
250 return NULL;
251}
252
Sebastian Andrzej Siewior8ee62702011-10-18 19:13:29 +0200253static void dwc3_ep0_status_cmpl(struct usb_ep *ep, struct usb_request *req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300254{
Felipe Balbi72246da2011-08-19 18:10:58 +0300255}
Felipe Balbi72246da2011-08-19 18:10:58 +0300256/*
257 * ch 9.4.5
258 */
Felipe Balbi25b8ff62011-11-04 12:32:47 +0200259static int dwc3_ep0_handle_status(struct dwc3 *dwc,
260 struct usb_ctrlrequest *ctrl)
Felipe Balbi72246da2011-08-19 18:10:58 +0300261{
262 struct dwc3_ep *dep;
263 u32 recip;
Sebastian Andrzej Siewiore6a3b5e2011-09-13 17:54:39 +0200264 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +0300265 u16 usb_status = 0;
266 __le16 *response_pkt;
267
268 recip = ctrl->bRequestType & USB_RECIP_MASK;
269 switch (recip) {
270 case USB_RECIP_DEVICE:
271 /*
Sebastian Andrzej Siewiore6a3b5e2011-09-13 17:54:39 +0200272 * LTM will be set once we know how to set this in HW.
Felipe Balbi72246da2011-08-19 18:10:58 +0300273 */
274 usb_status |= dwc->is_selfpowered << USB_DEVICE_SELF_POWERED;
Sebastian Andrzej Siewiore6a3b5e2011-09-13 17:54:39 +0200275
276 if (dwc->speed == DWC3_DSTS_SUPERSPEED) {
277 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
278 if (reg & DWC3_DCTL_INITU1ENA)
279 usb_status |= 1 << USB_DEV_STAT_U1_ENABLED;
280 if (reg & DWC3_DCTL_INITU2ENA)
281 usb_status |= 1 << USB_DEV_STAT_U2_ENABLED;
282 }
283
Felipe Balbi72246da2011-08-19 18:10:58 +0300284 break;
285
286 case USB_RECIP_INTERFACE:
287 /*
288 * Function Remote Wake Capable D0
289 * Function Remote Wakeup D1
290 */
291 break;
292
293 case USB_RECIP_ENDPOINT:
294 dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
295 if (!dep)
Felipe Balbi25b8ff62011-11-04 12:32:47 +0200296 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300297
298 if (dep->flags & DWC3_EP_STALL)
299 usb_status = 1 << USB_ENDPOINT_HALT;
300 break;
301 default:
302 return -EINVAL;
303 };
304
305 response_pkt = (__le16 *) dwc->setup_buf;
306 *response_pkt = cpu_to_le16(usb_status);
Felipe Balbie2617792011-11-29 10:35:47 +0200307
308 dep = dwc->eps[0];
309 dwc->ep0_usb_req.dep = dep;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100310 dwc->ep0_usb_req.request.length = sizeof(*response_pkt);
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +0200311 dwc->ep0_usb_req.request.buf = dwc->setup_buf;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100312 dwc->ep0_usb_req.request.complete = dwc3_ep0_status_cmpl;
Felipe Balbie2617792011-11-29 10:35:47 +0200313
314 return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300315}
316
317static int dwc3_ep0_handle_feature(struct dwc3 *dwc,
318 struct usb_ctrlrequest *ctrl, int set)
319{
320 struct dwc3_ep *dep;
321 u32 recip;
322 u32 wValue;
323 u32 wIndex;
Sebastian Andrzej Siewiore6a3b5e2011-09-13 17:54:39 +0200324 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +0300325 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300326
327 wValue = le16_to_cpu(ctrl->wValue);
328 wIndex = le16_to_cpu(ctrl->wIndex);
329 recip = ctrl->bRequestType & USB_RECIP_MASK;
330 switch (recip) {
331 case USB_RECIP_DEVICE:
332
Sebastian Andrzej Siewiore6a3b5e2011-09-13 17:54:39 +0200333 switch (wValue) {
334 case USB_DEVICE_REMOTE_WAKEUP:
335 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300336 /*
337 * 9.4.1 says only only for SS, in AddressState only for
338 * default control pipe
339 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300340 case USB_DEVICE_U1_ENABLE:
Felipe Balbi72246da2011-08-19 18:10:58 +0300341 if (dwc->dev_state != DWC3_CONFIGURED_STATE)
342 return -EINVAL;
343 if (dwc->speed != DWC3_DSTS_SUPERSPEED)
344 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300345
Sebastian Andrzej Siewiore6a3b5e2011-09-13 17:54:39 +0200346 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
347 if (set)
348 reg |= DWC3_DCTL_INITU1ENA;
349 else
350 reg &= ~DWC3_DCTL_INITU1ENA;
351 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +0300352 break;
Sebastian Andrzej Siewiore6a3b5e2011-09-13 17:54:39 +0200353
Felipe Balbi72246da2011-08-19 18:10:58 +0300354 case USB_DEVICE_U2_ENABLE:
Sebastian Andrzej Siewiore6a3b5e2011-09-13 17:54:39 +0200355 if (dwc->dev_state != DWC3_CONFIGURED_STATE)
356 return -EINVAL;
357 if (dwc->speed != DWC3_DSTS_SUPERSPEED)
358 return -EINVAL;
359
360 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
361 if (set)
362 reg |= DWC3_DCTL_INITU2ENA;
363 else
364 reg &= ~DWC3_DCTL_INITU2ENA;
365 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +0300366 break;
Sebastian Andrzej Siewiore6a3b5e2011-09-13 17:54:39 +0200367
Felipe Balbi72246da2011-08-19 18:10:58 +0300368 case USB_DEVICE_LTM_ENABLE:
Sebastian Andrzej Siewiore6a3b5e2011-09-13 17:54:39 +0200369 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300370 break;
371
372 case USB_DEVICE_TEST_MODE:
373 if ((wIndex & 0xff) != 0)
374 return -EINVAL;
375 if (!set)
376 return -EINVAL;
377
Gerard Cauvy3b637362012-02-10 12:21:18 +0200378 dwc->test_mode_nr = wIndex >> 8;
379 dwc->test_mode = true;
Felipe Balbi72246da2011-08-19 18:10:58 +0300380 }
381 break;
382
383 case USB_RECIP_INTERFACE:
384 switch (wValue) {
385 case USB_INTRF_FUNC_SUSPEND:
386 if (wIndex & USB_INTRF_FUNC_SUSPEND_LP)
387 /* XXX enable Low power suspend */
388 ;
389 if (wIndex & USB_INTRF_FUNC_SUSPEND_RW)
390 /* XXX enable remote wakeup */
391 ;
392 break;
393 default:
394 return -EINVAL;
395 }
396 break;
397
398 case USB_RECIP_ENDPOINT:
399 switch (wValue) {
400 case USB_ENDPOINT_HALT:
Paul Zimmerman1d046792012-02-15 18:56:56 -0800401 dep = dwc3_wIndex_to_dep(dwc, wIndex);
Felipe Balbi72246da2011-08-19 18:10:58 +0300402 if (!dep)
403 return -EINVAL;
404 ret = __dwc3_gadget_ep_set_halt(dep, set);
405 if (ret)
406 return -EINVAL;
407 break;
408 default:
409 return -EINVAL;
410 }
411 break;
412
413 default:
414 return -EINVAL;
415 };
416
Felipe Balbi72246da2011-08-19 18:10:58 +0300417 return 0;
418}
419
420static int dwc3_ep0_set_address(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
421{
Felipe Balbi72246da2011-08-19 18:10:58 +0300422 u32 addr;
423 u32 reg;
424
425 addr = le16_to_cpu(ctrl->wValue);
Felipe Balbif96a6ec2011-10-15 21:37:35 +0300426 if (addr > 127) {
427 dev_dbg(dwc->dev, "invalid device address %d\n", addr);
Felipe Balbi72246da2011-08-19 18:10:58 +0300428 return -EINVAL;
Felipe Balbif96a6ec2011-10-15 21:37:35 +0300429 }
430
431 if (dwc->dev_state == DWC3_CONFIGURED_STATE) {
432 dev_dbg(dwc->dev, "trying to set address when configured\n");
433 return -EINVAL;
434 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300435
Felipe Balbi26460212011-09-30 10:58:36 +0300436 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
437 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
438 reg |= DWC3_DCFG_DEVADDR(addr);
439 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +0300440
Felipe Balbi26460212011-09-30 10:58:36 +0300441 if (addr)
442 dwc->dev_state = DWC3_ADDRESS_STATE;
443 else
444 dwc->dev_state = DWC3_DEFAULT_STATE;
Felipe Balbi72246da2011-08-19 18:10:58 +0300445
Felipe Balbi26460212011-09-30 10:58:36 +0300446 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300447}
448
449static int dwc3_ep0_delegate_req(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
450{
451 int ret;
452
453 spin_unlock(&dwc->lock);
454 ret = dwc->gadget_driver->setup(&dwc->gadget, ctrl);
455 spin_lock(&dwc->lock);
456 return ret;
457}
458
459static int dwc3_ep0_set_config(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
460{
461 u32 cfg;
462 int ret;
463
Paul Zimmermanb23c8432011-09-30 10:58:42 +0300464 dwc->start_config_issued = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300465 cfg = le16_to_cpu(ctrl->wValue);
466
467 switch (dwc->dev_state) {
468 case DWC3_DEFAULT_STATE:
469 return -EINVAL;
470 break;
471
472 case DWC3_ADDRESS_STATE:
473 ret = dwc3_ep0_delegate_req(dwc, ctrl);
474 /* if the cfg matches and the cfg is non zero */
Felipe Balbi457e84b2012-01-18 18:04:09 +0200475 if (cfg && (!ret || (ret == USB_GADGET_DELAYED_STATUS))) {
Felipe Balbi72246da2011-08-19 18:10:58 +0300476 dwc->dev_state = DWC3_CONFIGURED_STATE;
Felipe Balbi457e84b2012-01-18 18:04:09 +0200477 dwc->resize_fifos = true;
478 dev_dbg(dwc->dev, "resize fifos flag SET\n");
479 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300480 break;
481
482 case DWC3_CONFIGURED_STATE:
483 ret = dwc3_ep0_delegate_req(dwc, ctrl);
484 if (!cfg)
485 dwc->dev_state = DWC3_ADDRESS_STATE;
486 break;
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +0100487 default:
488 ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300489 }
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +0100490 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300491}
492
493static int dwc3_ep0_std_request(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
494{
495 int ret;
496
497 switch (ctrl->bRequest) {
498 case USB_REQ_GET_STATUS:
499 dev_vdbg(dwc->dev, "USB_REQ_GET_STATUS\n");
500 ret = dwc3_ep0_handle_status(dwc, ctrl);
501 break;
502 case USB_REQ_CLEAR_FEATURE:
503 dev_vdbg(dwc->dev, "USB_REQ_CLEAR_FEATURE\n");
504 ret = dwc3_ep0_handle_feature(dwc, ctrl, 0);
505 break;
506 case USB_REQ_SET_FEATURE:
507 dev_vdbg(dwc->dev, "USB_REQ_SET_FEATURE\n");
508 ret = dwc3_ep0_handle_feature(dwc, ctrl, 1);
509 break;
510 case USB_REQ_SET_ADDRESS:
511 dev_vdbg(dwc->dev, "USB_REQ_SET_ADDRESS\n");
512 ret = dwc3_ep0_set_address(dwc, ctrl);
513 break;
514 case USB_REQ_SET_CONFIGURATION:
515 dev_vdbg(dwc->dev, "USB_REQ_SET_CONFIGURATION\n");
516 ret = dwc3_ep0_set_config(dwc, ctrl);
517 break;
518 default:
519 dev_vdbg(dwc->dev, "Forwarding to gadget driver\n");
520 ret = dwc3_ep0_delegate_req(dwc, ctrl);
521 break;
522 };
523
524 return ret;
525}
526
527static void dwc3_ep0_inspect_setup(struct dwc3 *dwc,
528 const struct dwc3_event_depevt *event)
529{
530 struct usb_ctrlrequest *ctrl = dwc->ctrl_req;
531 int ret;
532 u32 len;
533
534 if (!dwc->gadget_driver)
535 goto err;
536
537 len = le16_to_cpu(ctrl->wLength);
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300538 if (!len) {
Felipe Balbid95b09b2011-09-30 10:58:37 +0300539 dwc->three_stage_setup = false;
540 dwc->ep0_expect_in = false;
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300541 dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
542 } else {
Felipe Balbid95b09b2011-09-30 10:58:37 +0300543 dwc->three_stage_setup = true;
544 dwc->ep0_expect_in = !!(ctrl->bRequestType & USB_DIR_IN);
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300545 dwc->ep0_next_event = DWC3_EP0_NRDY_DATA;
546 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300547
548 if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
549 ret = dwc3_ep0_std_request(dwc, ctrl);
550 else
551 ret = dwc3_ep0_delegate_req(dwc, ctrl);
552
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +0100553 if (ret == USB_GADGET_DELAYED_STATUS)
554 dwc->delayed_status = true;
555
Felipe Balbi72246da2011-08-19 18:10:58 +0300556 if (ret >= 0)
557 return;
558
559err:
560 dwc3_ep0_stall_and_restart(dwc);
561}
562
563static void dwc3_ep0_complete_data(struct dwc3 *dwc,
564 const struct dwc3_event_depevt *event)
565{
566 struct dwc3_request *r = NULL;
567 struct usb_request *ur;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200568 struct dwc3_trb *trb;
Sebastian Andrzej Siewiorc2da2ff2011-10-20 19:04:16 +0200569 struct dwc3_ep *ep0;
Felipe Balbic611ccb2011-08-27 02:30:33 +0300570 u32 transferred;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200571 u32 length;
Felipe Balbi72246da2011-08-19 18:10:58 +0300572 u8 epnum;
573
574 epnum = event->endpoint_number;
Sebastian Andrzej Siewiorc2da2ff2011-10-20 19:04:16 +0200575 ep0 = dwc->eps[0];
Felipe Balbi72246da2011-08-19 18:10:58 +0300576
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300577 dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
578
Sebastian Andrzej Siewiorc2da2ff2011-10-20 19:04:16 +0200579 r = next_request(&ep0->request_list);
Sebastian Andrzej Siewior8ee62702011-10-18 19:13:29 +0200580 ur = &r->request;
Felipe Balbi72246da2011-08-19 18:10:58 +0300581
Felipe Balbif6bafc62012-02-06 11:04:53 +0200582 trb = dwc->ep0_trb;
583 length = trb->size & DWC3_TRB_SIZE_MASK;
Felipe Balbi72246da2011-08-19 18:10:58 +0300584
Felipe Balbia6829702011-08-27 22:18:09 +0300585 if (dwc->ep0_bounced) {
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300586 transferred = min_t(u32, ur->length,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200587 ep0->endpoint.maxpacket - length);
Felipe Balbia6829702011-08-27 22:18:09 +0300588 memcpy(ur->buf, dwc->ep0_bounce, transferred);
589 dwc->ep0_bounced = false;
590 } else {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200591 transferred = ur->length - length;
Felipe Balbia6829702011-08-27 22:18:09 +0300592 ur->actual += transferred;
593 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300594
595 if ((epnum & 1) && ur->actual < ur->length) {
596 /* for some reason we did not get everything out */
597
598 dwc3_ep0_stall_and_restart(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +0300599 } else {
600 /*
601 * handle the case where we have to send a zero packet. This
602 * seems to be case when req.length > maxpacket. Could it be?
603 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300604 if (r)
Sebastian Andrzej Siewiorc2da2ff2011-10-20 19:04:16 +0200605 dwc3_gadget_giveback(ep0, r, 0);
Felipe Balbi72246da2011-08-19 18:10:58 +0300606 }
607}
608
609static void dwc3_ep0_complete_req(struct dwc3 *dwc,
610 const struct dwc3_event_depevt *event)
611{
612 struct dwc3_request *r;
613 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +0300614
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300615 dep = dwc->eps[0];
Felipe Balbi72246da2011-08-19 18:10:58 +0300616
617 if (!list_empty(&dep->request_list)) {
618 r = next_request(&dep->request_list);
619
620 dwc3_gadget_giveback(dep, r, 0);
621 }
622
Gerard Cauvy3b637362012-02-10 12:21:18 +0200623 if (dwc->test_mode) {
624 int ret;
625
626 ret = dwc3_gadget_set_test_mode(dwc, dwc->test_mode_nr);
627 if (ret < 0) {
628 dev_dbg(dwc->dev, "Invalid Test #%d\n",
629 dwc->test_mode_nr);
630 dwc3_ep0_stall_and_restart(dwc);
631 }
632 }
633
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300634 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +0300635 dwc3_ep0_out_start(dwc);
636}
637
638static void dwc3_ep0_xfer_complete(struct dwc3 *dwc,
639 const struct dwc3_event_depevt *event)
640{
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300641 struct dwc3_ep *dep = dwc->eps[event->endpoint_number];
642
643 dep->flags &= ~DWC3_EP_BUSY;
Paul Zimmermanc2df85c2012-02-24 17:32:18 -0800644 dep->res_trans_idx = 0;
Felipe Balbidf62df52011-10-14 15:11:49 +0300645 dwc->setup_packet_pending = false;
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300646
Felipe Balbi72246da2011-08-19 18:10:58 +0300647 switch (dwc->ep0state) {
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300648 case EP0_SETUP_PHASE:
649 dev_vdbg(dwc->dev, "Inspecting Setup Bytes\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300650 dwc3_ep0_inspect_setup(dwc, event);
651 break;
652
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300653 case EP0_DATA_PHASE:
654 dev_vdbg(dwc->dev, "Data Phase\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300655 dwc3_ep0_complete_data(dwc, event);
656 break;
657
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300658 case EP0_STATUS_PHASE:
659 dev_vdbg(dwc->dev, "Status Phase\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300660 dwc3_ep0_complete_req(dwc, event);
661 break;
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300662 default:
663 WARN(true, "UNKNOWN ep0state %d\n", dwc->ep0state);
Felipe Balbi72246da2011-08-19 18:10:58 +0300664 }
665}
666
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300667static void dwc3_ep0_do_control_setup(struct dwc3 *dwc,
668 const struct dwc3_event_depevt *event)
669{
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300670 dwc3_ep0_out_start(dwc);
671}
672
673static void dwc3_ep0_do_control_data(struct dwc3 *dwc,
674 const struct dwc3_event_depevt *event)
675{
676 struct dwc3_ep *dep;
677 struct dwc3_request *req;
678 int ret;
679
680 dep = dwc->eps[0];
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300681
682 if (list_empty(&dep->request_list)) {
683 dev_vdbg(dwc->dev, "pending request for EP0 Data phase\n");
684 dep->flags |= DWC3_EP_PENDING_REQUEST;
685
686 if (event->endpoint_number)
687 dep->flags |= DWC3_EP0_DIR_IN;
688 return;
689 }
690
691 req = next_request(&dep->request_list);
692 req->direction = !!event->endpoint_number;
693
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300694 if (req->request.length == 0) {
695 ret = dwc3_ep0_start_trans(dwc, event->endpoint_number,
696 dwc->ctrl_req_addr, 0,
697 DWC3_TRBCTL_CONTROL_DATA);
698 } else if ((req->request.length % dep->endpoint.maxpacket)
699 && (event->endpoint_number == 0)) {
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +0200700 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
701 event->endpoint_number);
702 if (ret) {
703 dev_dbg(dwc->dev, "failed to map request\n");
704 return;
705 }
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300706
707 WARN_ON(req->request.length > dep->endpoint.maxpacket);
708
709 dwc->ep0_bounced = true;
710
711 /*
712 * REVISIT in case request length is bigger than EP0
713 * wMaxPacketSize, we will need two chained TRBs to handle
714 * the transfer.
715 */
716 ret = dwc3_ep0_start_trans(dwc, event->endpoint_number,
717 dwc->ep0_bounce_addr, dep->endpoint.maxpacket,
718 DWC3_TRBCTL_CONTROL_DATA);
719 } else {
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +0200720 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
721 event->endpoint_number);
722 if (ret) {
723 dev_dbg(dwc->dev, "failed to map request\n");
724 return;
725 }
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300726
727 ret = dwc3_ep0_start_trans(dwc, event->endpoint_number,
728 req->request.dma, req->request.length,
729 DWC3_TRBCTL_CONTROL_DATA);
730 }
731
732 WARN_ON(ret < 0);
733}
734
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +0100735static int dwc3_ep0_start_control_status(struct dwc3_ep *dep)
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300736{
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +0100737 struct dwc3 *dwc = dep->dwc;
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300738 u32 type;
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300739
740 type = dwc->three_stage_setup ? DWC3_TRBCTL_CONTROL_STATUS3
741 : DWC3_TRBCTL_CONTROL_STATUS2;
742
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +0100743 return dwc3_ep0_start_trans(dwc, dep->number,
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300744 dwc->ctrl_req_addr, 0, type);
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +0100745}
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300746
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +0100747static void dwc3_ep0_do_control_status(struct dwc3 *dwc, u32 epnum)
748{
749 struct dwc3_ep *dep = dwc->eps[epnum];
750
Felipe Balbi457e84b2012-01-18 18:04:09 +0200751 if (dwc->resize_fifos) {
752 dev_dbg(dwc->dev, "starting to resize fifos\n");
753 dwc3_gadget_resize_tx_fifos(dwc);
754 dwc->resize_fifos = 0;
755 }
756
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +0100757 WARN_ON(dwc3_ep0_start_control_status(dep));
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300758}
759
Felipe Balbi72246da2011-08-19 18:10:58 +0300760static void dwc3_ep0_xfernotready(struct dwc3 *dwc,
761 const struct dwc3_event_depevt *event)
762{
Felipe Balbidf62df52011-10-14 15:11:49 +0300763 dwc->setup_packet_pending = true;
764
Felipe Balbi9cc9bcd2011-10-18 18:00:26 +0300765 /*
766 * This part is very tricky: If we has just handled
767 * XferNotReady(Setup) and we're now expecting a
768 * XferComplete but, instead, we receive another
769 * XferNotReady(Setup), we should STALL and restart
770 * the state machine.
771 *
772 * In all other cases, we just continue waiting
773 * for the XferComplete event.
774 *
775 * We are a little bit unsafe here because we're
776 * not trying to ensure that last event was, indeed,
777 * XferNotReady(Setup).
778 *
779 * Still, we don't expect any condition where that
780 * should happen and, even if it does, it would be
781 * another error condition.
782 */
783 if (dwc->ep0_next_event == DWC3_EP0_COMPLETE) {
784 switch (event->status) {
785 case DEPEVT_STATUS_CONTROL_SETUP:
786 dev_vdbg(dwc->dev, "Unexpected XferNotReady(Setup)\n");
787 dwc3_ep0_stall_and_restart(dwc);
788 break;
789 case DEPEVT_STATUS_CONTROL_DATA:
790 /* FALLTHROUGH */
791 case DEPEVT_STATUS_CONTROL_STATUS:
792 /* FALLTHROUGH */
793 default:
794 dev_vdbg(dwc->dev, "waiting for XferComplete\n");
795 }
796
797 return;
798 }
799
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300800 switch (event->status) {
801 case DEPEVT_STATUS_CONTROL_SETUP:
802 dev_vdbg(dwc->dev, "Control Setup\n");
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +0100803
804 dwc->ep0state = EP0_SETUP_PHASE;
805
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300806 dwc3_ep0_do_control_setup(dwc, event);
Felipe Balbi72246da2011-08-19 18:10:58 +0300807 break;
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300808
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300809 case DEPEVT_STATUS_CONTROL_DATA:
810 dev_vdbg(dwc->dev, "Control Data\n");
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300811
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +0100812 dwc->ep0state = EP0_DATA_PHASE;
813
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300814 if (dwc->ep0_next_event != DWC3_EP0_NRDY_DATA) {
815 dev_vdbg(dwc->dev, "Expected %d got %d\n",
Felipe Balbi25355be2011-09-30 10:58:38 +0300816 dwc->ep0_next_event,
817 DWC3_EP0_NRDY_DATA);
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300818
819 dwc3_ep0_stall_and_restart(dwc);
820 return;
821 }
822
Felipe Balbi55f3fba2011-09-08 18:27:33 +0300823 /*
824 * One of the possible error cases is when Host _does_
825 * request for Data Phase, but it does so on the wrong
826 * direction.
827 *
828 * Here, we already know ep0_next_event is DATA (see above),
829 * so we only need to check for direction.
830 */
831 if (dwc->ep0_expect_in != event->endpoint_number) {
832 dev_vdbg(dwc->dev, "Wrong direction for Data phase\n");
833 dwc3_ep0_stall_and_restart(dwc);
834 return;
835 }
836
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300837 dwc3_ep0_do_control_data(dwc, event);
Felipe Balbi72246da2011-08-19 18:10:58 +0300838 break;
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300839
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300840 case DEPEVT_STATUS_CONTROL_STATUS:
841 dev_vdbg(dwc->dev, "Control Status\n");
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300842
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +0100843 dwc->ep0state = EP0_STATUS_PHASE;
844
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300845 if (dwc->ep0_next_event != DWC3_EP0_NRDY_STATUS) {
846 dev_vdbg(dwc->dev, "Expected %d got %d\n",
Felipe Balbi25355be2011-09-30 10:58:38 +0300847 dwc->ep0_next_event,
848 DWC3_EP0_NRDY_STATUS);
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300849
850 dwc3_ep0_stall_and_restart(dwc);
851 return;
852 }
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +0100853
854 if (dwc->delayed_status) {
855 WARN_ON_ONCE(event->endpoint_number != 1);
856 dev_vdbg(dwc->dev, "Mass Storage delayed status\n");
857 return;
858 }
859
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +0100860 dwc3_ep0_do_control_status(dwc, event->endpoint_number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300861 }
862}
863
864void dwc3_ep0_interrupt(struct dwc3 *dwc,
Felipe Balbi8becf272011-11-04 12:40:05 +0200865 const struct dwc3_event_depevt *event)
Felipe Balbi72246da2011-08-19 18:10:58 +0300866{
867 u8 epnum = event->endpoint_number;
868
869 dev_dbg(dwc->dev, "%s while ep%d%s in state '%s'\n",
870 dwc3_ep_event_string(event->endpoint_event),
Sebastian Andrzej Siewiorb147f352011-09-30 10:58:40 +0300871 epnum >> 1, (epnum & 1) ? "in" : "out",
Felipe Balbi72246da2011-08-19 18:10:58 +0300872 dwc3_ep0_state_string(dwc->ep0state));
873
874 switch (event->endpoint_event) {
875 case DWC3_DEPEVT_XFERCOMPLETE:
876 dwc3_ep0_xfer_complete(dwc, event);
877 break;
878
879 case DWC3_DEPEVT_XFERNOTREADY:
880 dwc3_ep0_xfernotready(dwc, event);
881 break;
882
883 case DWC3_DEPEVT_XFERINPROGRESS:
884 case DWC3_DEPEVT_RXTXFIFOEVT:
885 case DWC3_DEPEVT_STREAMEVT:
886 case DWC3_DEPEVT_EPCMDCMPLT:
887 break;
888 }
889}