blob: c84505c1f6447b9d8f9a6ff0ba68f368746406e4 [file] [log] [blame]
Erik Gillingc5f80062010-01-21 16:53:02 -08001/*
Peter De Schrijverc37c07d2011-12-14 17:03:17 +02002 * arch/arm/mach-tegra/common.c
Erik Gillingc5f80062010-01-21 16:53:02 -08003 *
Olof Johanssond2ffb912013-02-09 17:45:28 -08004 * Copyright (c) 2013 NVIDIA Corporation. All rights reserved.
Erik Gillingc5f80062010-01-21 16:53:02 -08005 * Copyright (C) 2010 Google, Inc.
6 *
7 * Author:
8 * Colin Cross <ccross@android.com>
9 *
10 * This software is licensed under the terms of the GNU General Public
11 * License version 2, as published by the Free Software Foundation, and
12 * may be copied, distributed, and modified under those terms.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 */
20
21#include <linux/init.h>
22#include <linux/io.h>
Colin Cross4de3a8f2010-04-05 13:16:42 -070023#include <linux/clk.h>
24#include <linux/delay.h>
Rob Herring0529e3152012-11-05 16:18:28 -060025#include <linux/irqchip.h>
Prashant Gaikwad61fd2902013-01-11 13:16:26 +053026#include <linux/clk/tegra.h>
Erik Gillingc5f80062010-01-21 16:53:02 -080027
28#include <asm/hardware/cache-l2x0.h>
29
Peter De Schrijver65fe31d2012-02-10 01:47:49 +020030#include <mach/powergate.h>
Erik Gillingc5f80062010-01-21 16:53:02 -080031
32#include "board.h"
Marc Zyngiera1725732011-09-08 13:15:22 +010033#include "common.h"
Colin Cross73625e32010-06-23 15:49:17 -070034#include "fuse.h"
Stephen Warren2be39c02012-10-04 14:24:09 -060035#include "iomap.h"
Joseph Loe307cc82013-04-03 19:31:45 +080036#include "irq.h"
Stephen Warrend3b8bdd2012-01-25 14:43:28 -070037#include "pmc.h"
Laxman Dewanganb861c272012-06-20 18:06:34 +053038#include "apbio.h"
Joseph Lo59b0f682012-08-16 17:31:51 +080039#include "sleep.h"
Joseph Lo29a0e7b2012-11-13 10:04:48 +080040#include "pm.h"
Joseph Lo9e323662013-01-04 17:32:22 +080041#include "reset.h"
Colin Crossd8611962010-01-28 16:40:29 -080042
Stephen Warren6d7d7b32012-01-06 10:43:22 +000043/*
44 * Storage for debug-macro.S's state.
45 *
46 * This must be in .data not .bss so that it gets initialized each time the
47 * kernel is loaded. The data is declared here rather than debug-macro.S so
48 * that multiple inclusions of debug-macro.S point at the same data.
49 */
Stephen Warren1a6d3da2012-10-01 15:33:20 -060050u32 tegra_uart_config[4] = {
Stephen Warren6d7d7b32012-01-06 10:43:22 +000051 /* Debug UART initialization required */
52 1,
53 /* Debug UART physical address */
Stephen Warrenadc18312012-10-01 15:21:20 -060054 0,
Stephen Warren6d7d7b32012-01-06 10:43:22 +000055 /* Debug UART virtual address */
Stephen Warrenadc18312012-10-01 15:21:20 -060056 0,
Stephen Warren1a6d3da2012-10-01 15:33:20 -060057 /* Scratch space for debug macro */
58 0,
Stephen Warren6d7d7b32012-01-06 10:43:22 +000059};
Colin Crossd8611962010-01-28 16:40:29 -080060
Stephen Warren6cc04a42011-12-19 12:24:05 -070061#ifdef CONFIG_OF
Peter De Schrijverc37c07d2011-12-14 17:03:17 +020062void __init tegra_dt_init_irq(void)
63{
Prashant Gaikwad61fd2902013-01-11 13:16:26 +053064 tegra_clocks_init();
Joseph Lo0337c3e2013-04-03 19:31:28 +080065 tegra_pmc_init();
Peter De Schrijverc37c07d2011-12-14 17:03:17 +020066 tegra_init_irq();
Rob Herring0529e3152012-11-05 16:18:28 -060067 irqchip_init();
Joseph Loe307cc82013-04-03 19:31:45 +080068 tegra_legacy_irq_syscore_init();
Peter De Schrijverc37c07d2011-12-14 17:03:17 +020069}
Stephen Warren6cc04a42011-12-19 12:24:05 -070070#endif
Peter De Schrijverc37c07d2011-12-14 17:03:17 +020071
Colin Cross699fe142010-08-23 18:37:25 -070072void tegra_assert_system_reset(char mode, const char *cmd)
73{
Peter De Schrijver9bfc3f02011-12-14 17:03:19 +020074 void __iomem *reset = IO_ADDRESS(TEGRA_PMC_BASE + 0);
Colin Cross699fe142010-08-23 18:37:25 -070075 u32 reg;
76
Simon Glass375b19c2011-02-17 08:13:57 -080077 reg = readl_relaxed(reset);
Peter De Schrijver9bfc3f02011-12-14 17:03:19 +020078 reg |= 0x10;
Simon Glass375b19c2011-02-17 08:13:57 -080079 writel_relaxed(reg, reset);
Colin Cross699fe142010-08-23 18:37:25 -070080}
81
Joseph Lod065ab72012-10-29 18:25:57 +080082static void __init tegra_init_cache(void)
Erik Gillingc5f80062010-01-21 16:53:02 -080083{
84#ifdef CONFIG_CACHE_L2X0
Joseph Lo29a0e7b2012-11-13 10:04:48 +080085 int ret;
Erik Gillingc5f80062010-01-21 16:53:02 -080086 void __iomem *p = IO_ADDRESS(TEGRA_ARM_PERIF_BASE) + 0x3000;
Peter De Schrijver01548672011-12-14 17:03:20 +020087 u32 aux_ctrl, cache_type;
Erik Gillingc5f80062010-01-21 16:53:02 -080088
Peter De Schrijver01548672011-12-14 17:03:20 +020089 cache_type = readl(p + L2X0_CACHE_TYPE);
90 aux_ctrl = (cache_type & 0x700) << (17-8);
Peter De Schrijverfd072a82012-11-14 16:27:23 +020091 aux_ctrl |= 0x7C400001;
Peter De Schrijver01548672011-12-14 17:03:20 +020092
Joseph Lo29a0e7b2012-11-13 10:04:48 +080093 ret = l2x0_of_init(aux_ctrl, 0x8200c3fe);
94 if (!ret)
95 l2x0_saved_regs_addr = virt_to_phys(&l2x0_saved_regs);
Erik Gillingc5f80062010-01-21 16:53:02 -080096#endif
Colin Cross4de3a8f2010-04-05 13:16:42 -070097
Erik Gillingc5f80062010-01-21 16:53:02 -080098}
99
Hiroshi Doyu74696882013-02-13 19:15:48 +0200100void __init tegra_init_early(void)
Olof Johanssond2ffb912013-02-09 17:45:28 -0800101{
102 tegra_cpu_reset_handler_init();
103 tegra_apb_io_init();
104 tegra_init_fuse();
105 tegra_init_cache();
Olof Johanssond2ffb912013-02-09 17:45:28 -0800106 tegra_powergate_init();
Hiroshi Doyu74696882013-02-13 19:15:48 +0200107 tegra_hotplug_init();
Olof Johanssond2ffb912013-02-09 17:45:28 -0800108}
109
Shawn Guo390e0cf2012-05-02 17:08:06 +0800110void __init tegra_init_late(void)
111{
Shawn Guo390e0cf2012-05-02 17:08:06 +0800112 tegra_powergate_debugfs_init();
113}