blob: 94096607cbdda9a8d8606f575a64a575ad94c3a1 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef HW_H
18#define HW_H
19
20#include <linux/if_ether.h>
21#include <linux/delay.h>
Sujith394cf0a2009-02-09 13:26:54 +053022#include <linux/io.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070023
Sujith394cf0a2009-02-09 13:26:54 +053024#include "mac.h"
25#include "ani.h"
26#include "eeprom.h"
27#include "calib.h"
Sujith394cf0a2009-02-09 13:26:54 +053028#include "reg.h"
29#include "phy.h"
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070030#include "btcoex.h"
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -080031
Luis R. Rodriguez203c4802009-03-30 22:30:33 -040032#include "../regd.h"
Bob Copeland3a702e42009-03-30 22:30:29 -040033
Sujith394cf0a2009-02-09 13:26:54 +053034#define ATHEROS_VENDOR_ID 0x168c
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040035
Sujith394cf0a2009-02-09 13:26:54 +053036#define AR5416_DEVID_PCI 0x0023
37#define AR5416_DEVID_PCIE 0x0024
38#define AR9160_DEVID_PCI 0x0027
39#define AR9280_DEVID_PCI 0x0029
40#define AR9280_DEVID_PCIE 0x002a
41#define AR9285_DEVID_PCIE 0x002b
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -050042#define AR2427_DEVID_PCIE 0x002c
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -040043#define AR9287_DEVID_PCI 0x002d
44#define AR9287_DEVID_PCIE 0x002e
45#define AR9300_DEVID_PCIE 0x0030
Vasanthakumar Thiagarajanb99a7be2011-04-19 19:28:59 +053046#define AR9300_DEVID_AR9340 0x0031
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -080047#define AR9300_DEVID_AR9485_PCIE 0x0032
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -070048#define AR9300_DEVID_AR9580 0x0033
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +053049#define AR9300_DEVID_AR9462 0x0034
Gabor Juhos03689302011-06-21 11:23:22 +020050#define AR9300_DEVID_AR9330 0x0035
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040051
Sujith394cf0a2009-02-09 13:26:54 +053052#define AR5416_AR9100_DEVID 0x000b
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040053
Sujith394cf0a2009-02-09 13:26:54 +053054#define AR_SUBVENDOR_ID_NOG 0x0e11
55#define AR_SUBVENDOR_ID_NEW_A 0x7065
56#define AR5416_MAGIC 0x19641014
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070057
Vasanthakumar Thiagarajanfe129462009-09-09 15:25:50 +053058#define AR9280_COEX2WIRE_SUBSYSID 0x309b
59#define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
60#define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
61
Luis R. Rodrigueze3d01bf2009-09-13 23:11:13 -070062#define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
63
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070064#define ATH_DEFAULT_NOISE_FLOOR -95
65
John W. Linville04658fb2009-11-13 13:12:59 -050066#define ATH9K_RSSI_BAD -128
Luis R. Rodriguez990b70a2009-09-13 23:55:05 -070067
Felix Fietkaucac42202010-10-09 02:39:30 +020068#define ATH9K_NUM_CHANNELS 38
69
Sujith394cf0a2009-02-09 13:26:54 +053070/* Register read/write primitives */
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -070071#define REG_WRITE(_ah, _reg, _val) \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010072 (_ah)->reg_ops.write((_ah), (_val), (_reg))
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -070073
74#define REG_READ(_ah, _reg) \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010075 (_ah)->reg_ops.read((_ah), (_reg))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070076
Sujith Manoharan09a525d2011-01-04 13:17:18 +053077#define REG_READ_MULTI(_ah, _addr, _val, _cnt) \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010078 (_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt))
Sujith Manoharan09a525d2011-01-04 13:17:18 +053079
Felix Fietkau845e03c2011-03-23 20:57:25 +010080#define REG_RMW(_ah, _reg, _set, _clr) \
81 (_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr))
82
Sujith20b3efd2010-04-16 11:53:55 +053083#define ENABLE_REGWRITE_BUFFER(_ah) \
84 do { \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010085 if ((_ah)->reg_ops.enable_write_buffer) \
86 (_ah)->reg_ops.enable_write_buffer((_ah)); \
Sujith20b3efd2010-04-16 11:53:55 +053087 } while (0)
88
Sujith20b3efd2010-04-16 11:53:55 +053089#define REGWRITE_BUFFER_FLUSH(_ah) \
90 do { \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010091 if ((_ah)->reg_ops.write_flush) \
92 (_ah)->reg_ops.write_flush((_ah)); \
Sujith20b3efd2010-04-16 11:53:55 +053093 } while (0)
94
Rajkumar Manoharan26526202011-07-29 17:38:08 +053095#define PR_EEP(_s, _val) \
96 do { \
97 len += snprintf(buf + len, size - len, "%20s : %10d\n", \
98 _s, (_val)); \
99 } while (0)
100
Sujith394cf0a2009-02-09 13:26:54 +0530101#define SM(_v, _f) (((_v) << _f##_S) & _f)
102#define MS(_v, _f) (((_v) & _f) >> _f##_S)
Sujith394cf0a2009-02-09 13:26:54 +0530103#define REG_RMW_FIELD(_a, _r, _f, _v) \
Felix Fietkau845e03c2011-03-23 20:57:25 +0100104 REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f))
Luis R. Rodriguez1547da32010-04-15 17:39:15 -0400105#define REG_READ_FIELD(_a, _r, _f) \
106 (((REG_READ(_a, _r) & _f) >> _f##_S))
Sujith394cf0a2009-02-09 13:26:54 +0530107#define REG_SET_BIT(_a, _r, _f) \
Felix Fietkau845e03c2011-03-23 20:57:25 +0100108 REG_RMW(_a, _r, (_f), 0)
Sujith394cf0a2009-02-09 13:26:54 +0530109#define REG_CLR_BIT(_a, _r, _f) \
Felix Fietkau845e03c2011-03-23 20:57:25 +0100110 REG_RMW(_a, _r, 0, (_f))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700111
Rajkumar Manoharane7fc6332011-03-15 23:11:35 +0530112#define DO_DELAY(x) do { \
113 if (((++(x) % 64) == 0) && \
114 (ath9k_hw_common(ah)->bus_ops->ath_bus_type \
115 != ATH_USB)) \
116 udelay(1); \
Sujith394cf0a2009-02-09 13:26:54 +0530117 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700118
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100119#define REG_WRITE_ARRAY(iniarray, column, regWr) \
120 ath9k_hw_write_array(ah, iniarray, column, &(regWr))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700121
Sujith394cf0a2009-02-09 13:26:54 +0530122#define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
123#define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
124#define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
125#define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530126#define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
Sujith394cf0a2009-02-09 13:26:54 +0530127#define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
128#define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
Mohammed Shafi Shajakhan93d36e92011-11-30 10:41:14 +0530129#define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_DATA 0x16
130#define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_CLK 0x17
131#define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA 0x18
132#define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK 0x19
133#define AR_GPIO_OUTPUT_MUX_AS_WL_IN_TX 0x14
134#define AR_GPIO_OUTPUT_MUX_AS_WL_IN_RX 0x13
135#define AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX 9
136#define AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX 8
137#define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_STROBE 0x1d
138#define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_DATA 0x1e
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700139
Sujith394cf0a2009-02-09 13:26:54 +0530140#define AR_GPIOD_MASK 0x00001FFF
141#define AR_GPIO_BIT(_gpio) (1 << (_gpio))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700142
Sujith394cf0a2009-02-09 13:26:54 +0530143#define BASE_ACTIVATE_DELAY 100
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530144#define RTC_PLL_SETTLE_DELAY (AR_SREV_9340(ah) ? 1000 : 100)
Sujith394cf0a2009-02-09 13:26:54 +0530145#define COEF_SCALE_S 24
146#define HT40_CHANNEL_CENTER_SHIFT 10
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700147
Sujith394cf0a2009-02-09 13:26:54 +0530148#define ATH9K_ANTENNA0_CHAINMASK 0x1
149#define ATH9K_ANTENNA1_CHAINMASK 0x2
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700150
Sujith394cf0a2009-02-09 13:26:54 +0530151#define ATH9K_NUM_DMA_DEBUG_REGS 8
152#define ATH9K_NUM_QUEUES 10
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700153
Sujith394cf0a2009-02-09 13:26:54 +0530154#define MAX_RATE_POWER 63
Sujith0caa7b12009-02-16 13:23:20 +0530155#define AH_WAIT_TIMEOUT 100000 /* (us) */
Gabor Juhosf9b604f2009-06-21 00:02:15 +0200156#define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
Sujith394cf0a2009-02-09 13:26:54 +0530157#define AH_TIME_QUANTUM 10
158#define AR_KEYTABLE_SIZE 128
Sujithd8caa832009-09-17 09:25:45 +0530159#define POWER_UP_TIME 10000
Sujith394cf0a2009-02-09 13:26:54 +0530160#define SPUR_RSSI_THRESH 40
Mohammed Shafi Shajakhan331c5ea2011-07-08 13:01:32 +0530161#define UPPER_5G_SUB_BAND_START 5700
162#define MID_5G_SUB_BAND_START 5400
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700163
Sujith394cf0a2009-02-09 13:26:54 +0530164#define CAB_TIMEOUT_VAL 10
165#define BEACON_TIMEOUT_VAL 10
166#define MIN_BEACON_TIMEOUT_VAL 1
167#define SLEEP_SLOP 3
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700168
Sujith394cf0a2009-02-09 13:26:54 +0530169#define INIT_CONFIG_STATUS 0x00000000
170#define INIT_RSSI_THR 0x00000700
171#define INIT_BCON_CNTRL_REG 0x00000000
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700172
Sujith394cf0a2009-02-09 13:26:54 +0530173#define TU_TO_USEC(_tu) ((_tu) << 10)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700174
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -0400175#define ATH9K_HW_RX_HP_QDEPTH 16
176#define ATH9K_HW_RX_LP_QDEPTH 128
177
Mohammed Shafi Shajakhan0e44d482011-06-17 14:08:42 +0530178#define PAPRD_GAIN_TABLE_ENTRIES 32
179#define PAPRD_TABLE_SZ 24
180#define PAPRD_IDEAL_AGC2_PWR_RANGE 0xe0
Felix Fietkau717f6be2010-06-12 00:34:00 -0400181
Felix Fietkau066dae92010-11-07 14:59:39 +0100182enum ath_hw_txq_subtype {
183 ATH_TXQ_AC_BE = 0,
184 ATH_TXQ_AC_BK = 1,
185 ATH_TXQ_AC_VI = 2,
186 ATH_TXQ_AC_VO = 3,
187};
188
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400189enum ath_ini_subsys {
190 ATH_INI_PRE = 0,
191 ATH_INI_CORE,
192 ATH_INI_POST,
193 ATH_INI_NUM_SPLIT,
194};
195
Sujith394cf0a2009-02-09 13:26:54 +0530196enum ath9k_hw_caps {
Felix Fietkau364734f2010-09-14 20:22:44 +0200197 ATH9K_HW_CAP_HT = BIT(0),
198 ATH9K_HW_CAP_RFSILENT = BIT(1),
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +0530199 ATH9K_HW_CAP_AUTOSLEEP = BIT(2),
200 ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(3),
201 ATH9K_HW_CAP_EDMA = BIT(4),
202 ATH9K_HW_CAP_RAC_SUPPORTED = BIT(5),
203 ATH9K_HW_CAP_LDPC = BIT(6),
204 ATH9K_HW_CAP_FASTCLOCK = BIT(7),
205 ATH9K_HW_CAP_SGI_20 = BIT(8),
206 ATH9K_HW_CAP_PAPRD = BIT(9),
207 ATH9K_HW_CAP_ANT_DIV_COMB = BIT(10),
208 ATH9K_HW_CAP_2GHZ = BIT(11),
209 ATH9K_HW_CAP_5GHZ = BIT(12),
210 ATH9K_HW_CAP_APM = BIT(13),
211 ATH9K_HW_CAP_RTT = BIT(14),
212 ATH9K_HW_CAP_MCI = BIT(15),
213 ATH9K_HW_CAP_DFS = BIT(16),
Sujith394cf0a2009-02-09 13:26:54 +0530214};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700215
Sujith394cf0a2009-02-09 13:26:54 +0530216struct ath9k_hw_capabilities {
217 u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
Sujith394cf0a2009-02-09 13:26:54 +0530218 u16 rts_aggr_limit;
219 u8 tx_chainmask;
220 u8 rx_chainmask;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -0800221 u8 max_txchains;
222 u8 max_rxchains;
Sujith394cf0a2009-02-09 13:26:54 +0530223 u8 num_gpio_pins;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -0400224 u8 rx_hp_qdepth;
225 u8 rx_lp_qdepth;
226 u8 rx_status_len;
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -0400227 u8 tx_desc_len;
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400228 u8 txs_len;
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -0800229 u16 pcie_lcr_offset;
230 bool pcie_lcr_extsync_en;
Sujith394cf0a2009-02-09 13:26:54 +0530231};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700232
Sujith394cf0a2009-02-09 13:26:54 +0530233struct ath9k_ops_config {
234 int dma_beacon_response_time;
235 int sw_beacon_response_time;
236 int additional_swba_backoff;
237 int ack_6mb;
Felix Fietkau41f3e542010-06-12 00:33:56 -0400238 u32 cwm_ignore_extcca;
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400239 bool pcieSerDesWrite;
Sujith394cf0a2009-02-09 13:26:54 +0530240 u8 pcie_clock_req;
241 u32 pcie_waen;
Sujith394cf0a2009-02-09 13:26:54 +0530242 u8 analog_shiftreg;
Luis R. Rodriguez6f481012011-01-20 17:47:39 -0800243 u8 paprd_disable;
Sujith394cf0a2009-02-09 13:26:54 +0530244 u32 ofdm_trig_low;
245 u32 ofdm_trig_high;
246 u32 cck_trig_high;
247 u32 cck_trig_low;
248 u32 enable_ani;
Sujith394cf0a2009-02-09 13:26:54 +0530249 int serialize_regmode;
Sujith0ce024c2009-12-14 14:57:00 +0530250 bool rx_intr_mitigation;
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400251 bool tx_intr_mitigation;
Sujith394cf0a2009-02-09 13:26:54 +0530252#define SPUR_DISABLE 0
253#define SPUR_ENABLE_IOCTL 1
254#define SPUR_ENABLE_EEPROM 2
Sujith394cf0a2009-02-09 13:26:54 +0530255#define AR_SPUR_5413_1 1640
256#define AR_SPUR_5413_2 1200
257#define AR_NO_SPUR 0x8000
258#define AR_BASE_FREQ_2GHZ 2300
259#define AR_BASE_FREQ_5GHZ 4900
260#define AR_SPUR_FEEQ_BOUND_HT40 19
261#define AR_SPUR_FEEQ_BOUND_HT20 10
262 int spurmode;
263 u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500264 u8 max_txtrig_level;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400265 u16 ani_poll_interval; /* ANI poll interval in ms */
Sujith394cf0a2009-02-09 13:26:54 +0530266};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700267
Sujith394cf0a2009-02-09 13:26:54 +0530268enum ath9k_int {
269 ATH9K_INT_RX = 0x00000001,
270 ATH9K_INT_RXDESC = 0x00000002,
Felix Fietkaub5c804752010-04-15 17:38:48 -0400271 ATH9K_INT_RXHP = 0x00000001,
272 ATH9K_INT_RXLP = 0x00000002,
Sujith394cf0a2009-02-09 13:26:54 +0530273 ATH9K_INT_RXNOFRM = 0x00000008,
274 ATH9K_INT_RXEOL = 0x00000010,
275 ATH9K_INT_RXORN = 0x00000020,
276 ATH9K_INT_TX = 0x00000040,
277 ATH9K_INT_TXDESC = 0x00000080,
278 ATH9K_INT_TIM_TIMER = 0x00000100,
Mohammed Shafi Shajakhan2ee4bd12011-11-30 10:41:13 +0530279 ATH9K_INT_MCI = 0x00000200,
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400280 ATH9K_INT_BB_WATCHDOG = 0x00000400,
Sujith394cf0a2009-02-09 13:26:54 +0530281 ATH9K_INT_TXURN = 0x00000800,
282 ATH9K_INT_MIB = 0x00001000,
283 ATH9K_INT_RXPHY = 0x00004000,
284 ATH9K_INT_RXKCM = 0x00008000,
285 ATH9K_INT_SWBA = 0x00010000,
286 ATH9K_INT_BMISS = 0x00040000,
287 ATH9K_INT_BNR = 0x00100000,
288 ATH9K_INT_TIM = 0x00200000,
289 ATH9K_INT_DTIM = 0x00400000,
290 ATH9K_INT_DTIMSYNC = 0x00800000,
291 ATH9K_INT_GPIO = 0x01000000,
292 ATH9K_INT_CABEND = 0x02000000,
Sujith4af9cf42009-02-12 10:06:47 +0530293 ATH9K_INT_TSFOOR = 0x04000000,
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530294 ATH9K_INT_GENTIMER = 0x08000000,
Sujith394cf0a2009-02-09 13:26:54 +0530295 ATH9K_INT_CST = 0x10000000,
296 ATH9K_INT_GTT = 0x20000000,
297 ATH9K_INT_FATAL = 0x40000000,
298 ATH9K_INT_GLOBAL = 0x80000000,
299 ATH9K_INT_BMISC = ATH9K_INT_TIM |
300 ATH9K_INT_DTIM |
301 ATH9K_INT_DTIMSYNC |
Sujith4af9cf42009-02-12 10:06:47 +0530302 ATH9K_INT_TSFOOR |
Sujith394cf0a2009-02-09 13:26:54 +0530303 ATH9K_INT_CABEND,
304 ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
305 ATH9K_INT_RXDESC |
306 ATH9K_INT_RXEOL |
307 ATH9K_INT_RXORN |
308 ATH9K_INT_TXURN |
309 ATH9K_INT_TXDESC |
310 ATH9K_INT_MIB |
311 ATH9K_INT_RXPHY |
312 ATH9K_INT_RXKCM |
313 ATH9K_INT_SWBA |
314 ATH9K_INT_BMISS |
315 ATH9K_INT_GPIO,
316 ATH9K_INT_NOCARD = 0xffffffff
317};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700318
Sujith394cf0a2009-02-09 13:26:54 +0530319#define CHANNEL_CW_INT 0x00002
320#define CHANNEL_CCK 0x00020
321#define CHANNEL_OFDM 0x00040
322#define CHANNEL_2GHZ 0x00080
323#define CHANNEL_5GHZ 0x00100
324#define CHANNEL_PASSIVE 0x00200
325#define CHANNEL_DYN 0x00400
326#define CHANNEL_HALF 0x04000
327#define CHANNEL_QUARTER 0x08000
328#define CHANNEL_HT20 0x10000
329#define CHANNEL_HT40PLUS 0x20000
330#define CHANNEL_HT40MINUS 0x40000
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700331
Sujith394cf0a2009-02-09 13:26:54 +0530332#define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
333#define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
334#define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
335#define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20)
336#define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20)
337#define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
338#define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
339#define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
340#define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
341#define CHANNEL_ALL \
342 (CHANNEL_OFDM| \
343 CHANNEL_CCK| \
344 CHANNEL_2GHZ | \
345 CHANNEL_5GHZ | \
346 CHANNEL_HT20 | \
347 CHANNEL_HT40PLUS | \
348 CHANNEL_HT40MINUS)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700349
Rajkumar Manoharan324c74a2011-10-13 11:00:41 +0530350#define MAX_RTT_TABLE_ENTRY 6
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530351#define MAX_IQCAL_MEASUREMENT 8
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +0530352#define MAX_CL_TAB_ENTRY 16
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530353
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200354struct ath9k_hw_cal_data {
Sujith394cf0a2009-02-09 13:26:54 +0530355 u16 channel;
356 u32 channelFlags;
Sujith394cf0a2009-02-09 13:26:54 +0530357 int32_t CalValid;
Sujith394cf0a2009-02-09 13:26:54 +0530358 int8_t iCoff;
359 int8_t qCoff;
Sujith Manoharan8a905552012-05-04 13:23:59 +0530360 bool rtt_done;
Felix Fietkau717f6be2010-06-12 00:34:00 -0400361 bool paprd_done;
Felix Fietkau4254bc12010-07-31 00:12:01 +0200362 bool nfcal_pending;
Felix Fietkau70cf1532010-08-02 15:53:14 +0200363 bool nfcal_interference;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530364 bool done_txiqcal_once;
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +0530365 bool done_txclcal_once;
Felix Fietkau717f6be2010-06-12 00:34:00 -0400366 u16 small_signal_gain[AR9300_MAX_CHAINS];
367 u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530368 u32 num_measures[AR9300_MAX_CHAINS];
369 int tx_corr_coeff[MAX_IQCAL_MEASUREMENT][AR9300_MAX_CHAINS];
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +0530370 u32 tx_clcal[AR9300_MAX_CHAINS][MAX_CL_TAB_ENTRY];
Sujith Manoharan8a905552012-05-04 13:23:59 +0530371 u32 rtt_table[AR9300_MAX_CHAINS][MAX_RTT_TABLE_ENTRY];
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200372 struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
373};
374
375struct ath9k_channel {
376 struct ieee80211_channel *chan;
Felix Fietkau093115b2010-10-04 20:09:47 +0200377 struct ar5416AniState ani;
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200378 u16 channel;
379 u32 channelFlags;
380 u32 chanmode;
Felix Fietkaud9891c72010-09-29 17:15:27 +0200381 s16 noisefloor;
Sujith394cf0a2009-02-09 13:26:54 +0530382};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700383
Sujith394cf0a2009-02-09 13:26:54 +0530384#define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
385 (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
386 (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
387 (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
388#define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
389#define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
390#define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
Sujith394cf0a2009-02-09 13:26:54 +0530391#define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
392#define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
Felix Fietkau6b42e8d2010-04-26 15:04:35 -0400393#define IS_CHAN_A_FAST_CLOCK(_ah, _c) \
Sujith394cf0a2009-02-09 13:26:54 +0530394 ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \
Felix Fietkau6b42e8d2010-04-26 15:04:35 -0400395 ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700396
Sujith394cf0a2009-02-09 13:26:54 +0530397/* These macros check chanmode and not channelFlags */
398#define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
399#define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \
400 ((_c)->chanmode == CHANNEL_G_HT20))
401#define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \
402 ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \
403 ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \
404 ((_c)->chanmode == CHANNEL_G_HT40MINUS))
405#define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700406
Sujith394cf0a2009-02-09 13:26:54 +0530407enum ath9k_power_mode {
408 ATH9K_PM_AWAKE = 0,
409 ATH9K_PM_FULL_SLEEP,
410 ATH9K_PM_NETWORK_SLEEP,
411 ATH9K_PM_UNDEFINED
412};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700413
Sujith394cf0a2009-02-09 13:26:54 +0530414enum ser_reg_mode {
415 SER_REG_MODE_OFF = 0,
416 SER_REG_MODE_ON = 1,
417 SER_REG_MODE_AUTO = 2,
418};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700419
Vasanthakumar Thiagarajanad7b8062010-04-15 17:38:28 -0400420enum ath9k_rx_qtype {
421 ATH9K_RX_QUEUE_HP,
422 ATH9K_RX_QUEUE_LP,
423 ATH9K_RX_QUEUE_MAX,
424};
425
Sujith394cf0a2009-02-09 13:26:54 +0530426struct ath9k_beacon_state {
427 u32 bs_nexttbtt;
428 u32 bs_nextdtim;
429 u32 bs_intval;
Sujith4af9cf42009-02-12 10:06:47 +0530430#define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
Sujith394cf0a2009-02-09 13:26:54 +0530431 u32 bs_dtimperiod;
432 u16 bs_cfpperiod;
433 u16 bs_cfpmaxduration;
434 u32 bs_cfpnext;
435 u16 bs_timoffset;
436 u16 bs_bmissthreshold;
437 u32 bs_sleepduration;
Sujith4af9cf42009-02-12 10:06:47 +0530438 u32 bs_tsfoor_threshold;
Sujith394cf0a2009-02-09 13:26:54 +0530439};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700440
Sujith394cf0a2009-02-09 13:26:54 +0530441struct chan_centers {
442 u16 synth_center;
443 u16 ctl_center;
444 u16 ext_center;
445};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700446
Sujith394cf0a2009-02-09 13:26:54 +0530447enum {
448 ATH9K_RESET_POWER_ON,
449 ATH9K_RESET_WARM,
450 ATH9K_RESET_COLD,
451};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700452
Sujithd535a422009-02-09 13:27:06 +0530453struct ath9k_hw_version {
454 u32 magic;
455 u16 devid;
456 u16 subvendorid;
457 u32 macVersion;
458 u16 macRev;
459 u16 phyRev;
460 u16 analog5GhzRev;
461 u16 analog2GhzRev;
Sujith Manoharan0b5ead92010-12-07 16:31:38 +0530462 enum ath_usb_dev usbdev;
Sujithd535a422009-02-09 13:27:06 +0530463};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700464
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530465/* Generic TSF timer definitions */
466
467#define ATH_MAX_GEN_TIMER 16
468
469#define AR_GENTMR_BIT(_index) (1 << (_index))
470
471/*
Walter Goldens77c20612010-05-18 04:44:54 -0700472 * Using de Bruijin sequence to look up 1's index in a 32 bit number
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530473 * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
474 */
Vasanthakumar Thiagarajanc90017d2009-11-13 14:32:39 +0530475#define debruijn32 0x077CB531U
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530476
477struct ath_gen_timer_configuration {
478 u32 next_addr;
479 u32 period_addr;
480 u32 mode_addr;
481 u32 mode_mask;
482};
483
484struct ath_gen_timer {
485 void (*trigger)(void *arg);
486 void (*overflow)(void *arg);
487 void *arg;
488 u8 index;
489};
490
491struct ath_gen_timer_table {
492 u32 gen_timer_index[32];
493 struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
494 union {
495 unsigned long timer_bits;
496 u16 val;
497 } timer_mask;
498};
499
Vasanthakumar Thiagarajan21cc6302010-09-02 01:34:42 -0700500struct ath_hw_antcomb_conf {
501 u8 main_lna_conf;
502 u8 alt_lna_conf;
503 u8 fast_div_bias;
Mohammed Shafi Shajakhanc6ba9fe2011-05-13 20:29:53 +0530504 u8 main_gaintb;
505 u8 alt_gaintb;
506 int lna1_lna2_delta;
Mohammed Shafi Shajakhan8afbcc82011-05-13 20:30:56 +0530507 u8 div_group;
Vasanthakumar Thiagarajan21cc6302010-09-02 01:34:42 -0700508};
509
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400510/**
Felix Fietkau4e8c14e2010-11-11 03:18:38 +0100511 * struct ath_hw_radar_conf - radar detection initialization parameters
512 *
513 * @pulse_inband: threshold for checking the ratio of in-band power
514 * to total power for short radar pulses (half dB steps)
515 * @pulse_inband_step: threshold for checking an in-band power to total
516 * power ratio increase for short radar pulses (half dB steps)
517 * @pulse_height: threshold for detecting the beginning of a short
518 * radar pulse (dB step)
519 * @pulse_rssi: threshold for detecting if a short radar pulse is
520 * gone (dB step)
521 * @pulse_maxlen: maximum pulse length (0.8 us steps)
522 *
523 * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
524 * @radar_inband: threshold for checking the ratio of in-band power
525 * to total power for long radar pulses (half dB steps)
526 * @fir_power: threshold for detecting the end of a long radar pulse (dB)
527 *
528 * @ext_channel: enable extension channel radar detection
529 */
530struct ath_hw_radar_conf {
531 unsigned int pulse_inband;
532 unsigned int pulse_inband_step;
533 unsigned int pulse_height;
534 unsigned int pulse_rssi;
535 unsigned int pulse_maxlen;
536
537 unsigned int radar_rssi;
538 unsigned int radar_inband;
539 int fir_power;
540
541 bool ext_channel;
542};
543
544/**
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400545 * struct ath_hw_private_ops - callbacks used internally by hardware code
546 *
547 * This structure contains private callbacks designed to only be used internally
548 * by the hardware core.
549 *
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400550 * @init_cal_settings: setup types of calibrations supported
551 * @init_cal: starts actual calibration
552 *
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400553 * @init_mode_regs: Initializes mode registers
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400554 * @init_mode_gain_regs: Initialize TX/RX gain registers
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400555 *
556 * @rf_set_freq: change frequency
557 * @spur_mitigate_freq: spur mitigation
558 * @rf_alloc_ext_banks:
559 * @rf_free_ext_banks:
560 * @set_rf_regs:
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400561 * @compute_pll_control: compute the PLL control value to use for
562 * AR_RTC_PLL_CONTROL for a given channel
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400563 * @setup_calibration: set up calibration
564 * @iscal_supported: used to query if a type of calibration is supported
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400565 *
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400566 * @ani_cache_ini_regs: cache the values for ANI from the initial
567 * register settings through the register initialization.
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400568 */
569struct ath_hw_private_ops {
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400570 /* Calibration ops */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400571 void (*init_cal_settings)(struct ath_hw *ah);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400572 bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
573
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400574 void (*init_mode_regs)(struct ath_hw *ah);
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400575 void (*init_mode_gain_regs)(struct ath_hw *ah);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400576 void (*setup_calibration)(struct ath_hw *ah,
577 struct ath9k_cal_list *currCal);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400578
579 /* PHY ops */
580 int (*rf_set_freq)(struct ath_hw *ah,
581 struct ath9k_channel *chan);
582 void (*spur_mitigate_freq)(struct ath_hw *ah,
583 struct ath9k_channel *chan);
584 int (*rf_alloc_ext_banks)(struct ath_hw *ah);
585 void (*rf_free_ext_banks)(struct ath_hw *ah);
586 bool (*set_rf_regs)(struct ath_hw *ah,
587 struct ath9k_channel *chan,
588 u16 modesIndex);
589 void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
590 void (*init_bb)(struct ath_hw *ah,
591 struct ath9k_channel *chan);
592 int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
593 void (*olc_init)(struct ath_hw *ah);
594 void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
595 void (*mark_phy_inactive)(struct ath_hw *ah);
596 void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
597 bool (*rfbus_req)(struct ath_hw *ah);
598 void (*rfbus_done)(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400599 void (*restore_chainmask)(struct ath_hw *ah);
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400600 u32 (*compute_pll_control)(struct ath_hw *ah,
601 struct ath9k_channel *chan);
Felix Fietkauc16fcb42010-04-15 17:38:39 -0400602 bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
603 int param);
Felix Fietkau641d9922010-04-15 17:38:49 -0400604 void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
Felix Fietkau4e8c14e2010-11-11 03:18:38 +0100605 void (*set_radar_params)(struct ath_hw *ah,
606 struct ath_hw_radar_conf *conf);
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530607 int (*fast_chan_change)(struct ath_hw *ah, struct ath9k_channel *chan,
608 u8 *ini_reloaded);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400609
610 /* ANI */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400611 void (*ani_cache_ini_regs)(struct ath_hw *ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400612};
613
614/**
615 * struct ath_hw_ops - callbacks used by hardware code and driver code
616 *
617 * This structure contains callbacks designed to to be used internally by
618 * hardware code and also by the lower level driver.
619 *
620 * @config_pci_powersave:
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400621 * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400622 */
623struct ath_hw_ops {
624 void (*config_pci_powersave)(struct ath_hw *ah,
Stanislaw Gruszka84c87dc2011-08-05 13:10:32 +0200625 bool power_off);
Vasanthakumar Thiagarajancee1f622010-04-15 17:38:26 -0400626 void (*rx_enable)(struct ath_hw *ah);
Vasanthakumar Thiagarajan87d5efb2010-04-15 17:38:43 -0400627 void (*set_desc_link)(void *ds, u32 link);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400628 bool (*calibrate)(struct ath_hw *ah,
629 struct ath9k_channel *chan,
630 u8 rxchainmask,
631 bool longcal);
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400632 bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
Felix Fietkau2b63a412011-09-14 21:24:21 +0200633 void (*set_txdesc)(struct ath_hw *ah, void *ds,
634 struct ath_tx_info *i);
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -0400635 int (*proc_txdesc)(struct ath_hw *ah, void *ds,
636 struct ath_tx_status *ts);
Mohammed Shafi Shajakhan69de3722011-05-13 20:29:04 +0530637 void (*antdiv_comb_conf_get)(struct ath_hw *ah,
638 struct ath_hw_antcomb_conf *antconf);
639 void (*antdiv_comb_conf_set)(struct ath_hw *ah,
640 struct ath_hw_antcomb_conf *antconf);
641
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400642};
643
Felix Fietkauf2552e22010-07-02 00:09:50 +0200644struct ath_nf_limits {
645 s16 max;
646 s16 min;
647 s16 nominal;
648};
649
Rajkumar Manoharan8ad74c42011-10-13 11:00:38 +0530650enum ath_cal_list {
651 TX_IQ_CAL = BIT(0),
652 TX_IQ_ON_AGC_CAL = BIT(1),
653 TX_CL_CAL = BIT(2),
654};
655
Sujith Manoharan97dcec52010-12-20 08:02:42 +0530656/* ah_flags */
657#define AH_USE_EEPROM 0x1
658#define AH_UNPLUGGED 0x2 /* The card has been physically removed. */
Rajkumar Manoharana126ff52011-10-13 11:00:42 +0530659#define AH_FASTCC 0x4
Sujith Manoharan97dcec52010-12-20 08:02:42 +0530660
Sujithcbe61d8a2009-02-09 13:27:12 +0530661struct ath_hw {
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100662 struct ath_ops reg_ops;
663
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700664 struct ieee80211_hw *hw;
Luis R. Rodriguez27c51f12009-09-10 11:08:14 -0700665 struct ath_common common;
Sujithcbe61d8a2009-02-09 13:27:12 +0530666 struct ath9k_hw_version hw_version;
Sujith2660b812009-02-09 13:27:26 +0530667 struct ath9k_ops_config config;
668 struct ath9k_hw_capabilities caps;
Felix Fietkaucac42202010-10-09 02:39:30 +0200669 struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
Sujith2660b812009-02-09 13:27:26 +0530670 struct ath9k_channel *curchan;
Sujith394cf0a2009-02-09 13:26:54 +0530671
Sujithcbe61d8a2009-02-09 13:27:12 +0530672 union {
673 struct ar5416_eeprom_def def;
674 struct ar5416_eeprom_4k map4k;
Luis R. Rodriguez475f5982009-08-03 17:31:25 -0400675 struct ar9287_eeprom map9287;
Senthil Balasubramanian15c9ee72010-04-15 17:39:14 -0400676 struct ar9300_eeprom ar9300_eep;
Sujith2660b812009-02-09 13:27:26 +0530677 } eeprom;
Sujithf74df6f2009-02-09 13:27:24 +0530678 const struct eeprom_ops *eep_ops;
Sujithcbe61d8a2009-02-09 13:27:12 +0530679
680 bool sw_mgmt_crypto;
Sujith2660b812009-02-09 13:27:26 +0530681 bool is_pciexpress;
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200682 bool aspm_enabled;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +0530683 bool is_monitoring;
Pavel Roskin2eb46d92010-04-07 01:33:33 -0400684 bool need_an_top2_fixup;
Sujith2660b812009-02-09 13:27:26 +0530685 u16 tx_trig_level;
Felix Fietkauf2552e22010-07-02 00:09:50 +0200686
Felix Fietkaubbacee12010-07-11 15:44:42 +0200687 u32 nf_regs[6];
Felix Fietkauf2552e22010-07-02 00:09:50 +0200688 struct ath_nf_limits nf_2g;
689 struct ath_nf_limits nf_5g;
Sujith2660b812009-02-09 13:27:26 +0530690 u16 rfsilent;
691 u32 rfkill_gpio;
692 u32 rfkill_polarity;
Sujithcbe61d8a2009-02-09 13:27:12 +0530693 u32 ah_flags;
Sujithcbe61d8a2009-02-09 13:27:12 +0530694
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400695 bool htc_reset_init;
696
Sujith2660b812009-02-09 13:27:26 +0530697 enum nl80211_iftype opmode;
698 enum ath9k_power_mode power_mode;
Sujith394cf0a2009-02-09 13:26:54 +0530699
Felix Fietkauf23fba42011-07-28 14:08:56 +0200700 s8 noise;
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200701 struct ath9k_hw_cal_data *caldata;
Sujitha13883b2009-08-26 08:39:40 +0530702 struct ath9k_pacal_info pacal_info;
Sujith2660b812009-02-09 13:27:26 +0530703 struct ar5416Stats stats;
704 struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
Sujith6a2b9e82008-08-11 14:04:32 +0530705
Pavel Roskin30691682010-03-31 18:05:31 -0400706 enum ath9k_int imask;
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500707 u32 imrs2_reg;
Sujith2660b812009-02-09 13:27:26 +0530708 u32 txok_interrupt_mask;
709 u32 txerr_interrupt_mask;
710 u32 txdesc_interrupt_mask;
711 u32 txeol_interrupt_mask;
712 u32 txurn_interrupt_mask;
Rajkumar Manoharane8fe7332011-08-05 18:59:41 +0530713 atomic_t intr_ref_cnt;
Sujith2660b812009-02-09 13:27:26 +0530714 bool chip_fullsleep;
715 u32 atim_window;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530716 u32 modes_index;
Sujith6a2b9e82008-08-11 14:04:32 +0530717
718 /* Calibration */
Felix Fietkau64978272010-10-03 19:07:16 +0200719 u32 supp_cals;
Sujithcbfe9462009-04-13 21:56:56 +0530720 struct ath9k_cal_list iq_caldata;
721 struct ath9k_cal_list adcgain_caldata;
Sujithcbfe9462009-04-13 21:56:56 +0530722 struct ath9k_cal_list adcdc_caldata;
Luis R. Rodriguezdf23aca2010-04-15 17:39:11 -0400723 struct ath9k_cal_list tempCompCalData;
Sujithcbfe9462009-04-13 21:56:56 +0530724 struct ath9k_cal_list *cal_list;
725 struct ath9k_cal_list *cal_list_last;
726 struct ath9k_cal_list *cal_list_curr;
Sujith2660b812009-02-09 13:27:26 +0530727#define totalPowerMeasI meas0.unsign
728#define totalPowerMeasQ meas1.unsign
729#define totalIqCorrMeas meas2.sign
730#define totalAdcIOddPhase meas0.unsign
731#define totalAdcIEvenPhase meas1.unsign
732#define totalAdcQOddPhase meas2.unsign
733#define totalAdcQEvenPhase meas3.unsign
734#define totalAdcDcOffsetIOddPhase meas0.sign
735#define totalAdcDcOffsetIEvenPhase meas1.sign
736#define totalAdcDcOffsetQOddPhase meas2.sign
737#define totalAdcDcOffsetQEvenPhase meas3.sign
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700738 union {
739 u32 unsign[AR5416_MAX_CHAINS];
740 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530741 } meas0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700742 union {
743 u32 unsign[AR5416_MAX_CHAINS];
744 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530745 } meas1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700746 union {
747 u32 unsign[AR5416_MAX_CHAINS];
748 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530749 } meas2;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700750 union {
751 u32 unsign[AR5416_MAX_CHAINS];
752 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530753 } meas3;
754 u16 cal_samples;
Rajkumar Manoharan8ad74c42011-10-13 11:00:38 +0530755 u8 enabled_cals;
Sujith6a2b9e82008-08-11 14:04:32 +0530756
Sujith2660b812009-02-09 13:27:26 +0530757 u32 sta_id1_defaults;
758 u32 misc_mode;
Sujith6a2b9e82008-08-11 14:04:32 +0530759
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400760 /* Private to hardware code */
761 struct ath_hw_private_ops private_ops;
762 /* Accessed by the lower level driver */
763 struct ath_hw_ops ops;
764
Luis R. Rodrigueze68a0602009-10-19 02:33:41 -0400765 /* Used to program the radio on non single-chip devices */
Sujith2660b812009-02-09 13:27:26 +0530766 u32 *analogBank0Data;
767 u32 *analogBank1Data;
768 u32 *analogBank2Data;
769 u32 *analogBank3Data;
770 u32 *analogBank6Data;
771 u32 *analogBank6TPCData;
772 u32 *analogBank7Data;
Sujith2660b812009-02-09 13:27:26 +0530773 u32 *bank6Temp;
Sujith6a2b9e82008-08-11 14:04:32 +0530774
Felix Fietkaue239d852010-01-15 02:34:58 +0100775 int coverage_class;
Sujith2660b812009-02-09 13:27:26 +0530776 u32 slottime;
Sujith2660b812009-02-09 13:27:26 +0530777 u32 globaltxtimeout;
Sujith6a2b9e82008-08-11 14:04:32 +0530778
779 /* ANI */
Sujith2660b812009-02-09 13:27:26 +0530780 u32 proc_phyerr;
Sujith2660b812009-02-09 13:27:26 +0530781 u32 aniperiod;
Sujith2660b812009-02-09 13:27:26 +0530782 int totalSizeDesired[5];
783 int coarse_high[5];
784 int coarse_low[5];
785 int firpwr[5];
786 enum ath9k_ani_cmd ani_function;
Sujith6a2b9e82008-08-11 14:04:32 +0530787
Sujith Manoharandbccdd12012-02-22 17:55:47 +0530788#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -0700789 struct ath_btcoex_hw btcoex_hw;
Sujith Manoharandbccdd12012-02-22 17:55:47 +0530790#endif
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -0700791
Sujith2660b812009-02-09 13:27:26 +0530792 u32 intr_txqs;
Sujith2660b812009-02-09 13:27:26 +0530793 u8 txchainmask;
794 u8 rxchainmask;
Sujith6a2b9e82008-08-11 14:04:32 +0530795
Felix Fietkauc5d08552010-11-13 20:22:41 +0100796 struct ath_hw_radar_conf radar_conf;
797
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530798 u32 originalGain[22];
799 int initPDADC;
800 int PDADCdelta;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100801 int led_pin;
Felix Fietkau691680b2011-03-19 13:55:38 +0100802 u32 gpio_mask;
803 u32 gpio_val;
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530804
Sujith2660b812009-02-09 13:27:26 +0530805 struct ar5416IniArray iniModes;
806 struct ar5416IniArray iniCommon;
807 struct ar5416IniArray iniBank0;
808 struct ar5416IniArray iniBB_RfGain;
809 struct ar5416IniArray iniBank1;
810 struct ar5416IniArray iniBank2;
811 struct ar5416IniArray iniBank3;
812 struct ar5416IniArray iniBank6;
813 struct ar5416IniArray iniBank6TPC;
814 struct ar5416IniArray iniBank7;
815 struct ar5416IniArray iniAddac;
816 struct ar5416IniArray iniPcieSerdes;
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400817 struct ar5416IniArray iniPcieSerdesLowPower;
Felix Fietkauc7d36f92012-03-14 16:40:31 +0100818 struct ar5416IniArray iniModesFastClock;
819 struct ar5416IniArray iniAdditional;
Sujith2660b812009-02-09 13:27:26 +0530820 struct ar5416IniArray iniModesRxGain;
821 struct ar5416IniArray iniModesTxGain;
Sujith193cd452009-09-18 15:04:07 +0530822 struct ar5416IniArray iniCckfirNormal;
823 struct ar5416IniArray iniCckfirJapan2484;
Senthil Balasubramaniance407af2011-09-13 22:38:16 +0530824 struct ar5416IniArray ini_japan2484;
Sujith70807e92010-03-17 14:25:14 +0530825 struct ar5416IniArray iniModes_9271_ANI_reg;
Senthil Balasubramaniance407af2011-09-13 22:38:16 +0530826 struct ar5416IniArray ini_radio_post_sys2ant;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530827
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400828 struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
829 struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
830 struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
831 struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
832
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530833 u32 intr_gen_timer_trigger;
834 u32 intr_gen_timer_thresh;
835 struct ath_gen_timer_table hw_gen_timers;
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400836
837 struct ar9003_txs *ts_ring;
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400838 u32 ts_paddr_start;
839 u32 ts_paddr_end;
840 u16 ts_tail;
Rajkumar Manoharan016c2172011-12-23 21:27:02 +0530841 u16 ts_size;
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400842
843 u32 bb_watchdog_last_status;
844 u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +0530845 u8 bb_hang_rx_ofdm; /* true if bb hang due to rx_ofdm */
Felix Fietkau717f6be2010-06-12 00:34:00 -0400846
Felix Fietkau1bf38662010-12-13 08:40:54 +0100847 unsigned int paprd_target_power;
848 unsigned int paprd_training_power;
Vasanthakumar Thiagarajan7072bf62010-12-15 07:30:52 -0800849 unsigned int paprd_ratemask;
Felix Fietkauf1a8abb2010-12-19 00:31:54 +0100850 unsigned int paprd_ratemask_ht40;
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -0800851 bool paprd_table_write_done;
Felix Fietkau717f6be2010-06-12 00:34:00 -0400852 u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
853 u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -0400854 /*
855 * Store the permanent value of Reg 0x4004in WARegVal
856 * so we dont have to R/M/W. We should not be reading
857 * this register when in sleep states.
858 */
859 u32 WARegVal;
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -0800860
861 /* Enterprise mode cap */
862 u32 ent_mode;
Vasanthakumar Thiagarajanf2f5f2a2011-04-19 19:29:01 +0530863
864 bool is_clk_25mhz;
Gabor Juhos37625612011-06-21 11:23:23 +0200865 int (*get_mac_revision)(void);
Gabor Juhos7d95847c2011-06-21 11:23:51 +0200866 int (*external_reset)(void);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700867};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700868
Felix Fietkau0cb9e062011-04-13 21:56:43 +0200869struct ath_bus_ops {
870 enum ath_bus_type ath_bus_type;
871 void (*read_cachesize)(struct ath_common *common, int *csz);
872 bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
873 void (*bt_coex_prep)(struct ath_common *common);
874 void (*extn_synch_en)(struct ath_common *common);
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200875 void (*aspm_init)(struct ath_common *common);
Felix Fietkau0cb9e062011-04-13 21:56:43 +0200876};
877
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -0700878static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
879{
880 return &ah->common;
881}
882
883static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
884{
885 return &(ath9k_hw_common(ah)->regulatory);
886}
887
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400888static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
889{
890 return &ah->private_ops;
891}
892
893static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
894{
895 return &ah->ops;
896}
897
Vasanthakumar Thiagarajan895ad7e2010-12-15 07:30:49 -0800898static inline u8 get_streams(int mask)
899{
900 return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
901}
902
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700903/* Initialization, Detach, Reset */
Sujith285f2dd2010-01-08 10:36:07 +0530904void ath9k_hw_deinit(struct ath_hw *ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700905int ath9k_hw_init(struct ath_hw *ah);
Sujithcbe61d8a2009-02-09 13:27:12 +0530906int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith Manoharancaed6572012-03-14 14:40:46 +0530907 struct ath9k_hw_cal_data *caldata, bool fastcc);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100908int ath9k_hw_fill_cap_info(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400909u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700910
Sujith394cf0a2009-02-09 13:26:54 +0530911/* GPIO / RFKILL / Antennae */
Sujithcbe61d8a2009-02-09 13:27:12 +0530912void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
913u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
914void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujith394cf0a2009-02-09 13:26:54 +0530915 u32 ah_signal_type);
Sujithcbe61d8a2009-02-09 13:27:12 +0530916void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
Sujithcbe61d8a2009-02-09 13:27:12 +0530917void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700918
Sujith394cf0a2009-02-09 13:26:54 +0530919/* General Operation */
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200920void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
921 int hw_delay);
Sujith0caa7b12009-02-16 13:23:20 +0530922bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100923void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
924 int column, unsigned int *writecnt);
Sujith394cf0a2009-02-09 13:26:54 +0530925u32 ath9k_hw_reverse_bits(u32 val, u32 n);
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400926u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100927 u8 phy, int kbps,
Sujith394cf0a2009-02-09 13:26:54 +0530928 u32 frameLen, u16 rateix, bool shortPreamble);
Sujithcbe61d8a2009-02-09 13:27:12 +0530929void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +0530930 struct ath9k_channel *chan,
931 struct chan_centers *centers);
Sujithcbe61d8a2009-02-09 13:27:12 +0530932u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
933void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
934bool ath9k_hw_phy_disable(struct ath_hw *ah);
935bool ath9k_hw_disable(struct ath_hw *ah);
Felix Fietkaude40f312010-10-20 03:08:53 +0200936void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
Sujithcbe61d8a2009-02-09 13:27:12 +0530937void ath9k_hw_setopmode(struct ath_hw *ah);
938void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -0700939void ath9k_hw_write_associd(struct ath_hw *ah);
Felix Fietkaudd347f22011-03-22 21:54:17 +0100940u32 ath9k_hw_gettsf32(struct ath_hw *ah);
Sujithcbe61d8a2009-02-09 13:27:12 +0530941u64 ath9k_hw_gettsf64(struct ath_hw *ah);
942void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
943void ath9k_hw_reset_tsf(struct ath_hw *ah);
Sujith54e4cec2009-08-07 09:45:09 +0530944void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100945void ath9k_hw_init_global_settings(struct ath_hw *ah);
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +0530946u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -0700947void ath9k_hw_set11nmac2040(struct ath_hw *ah);
Sujithcbe61d8a2009-02-09 13:27:12 +0530948void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
949void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +0530950 const struct ath9k_beacon_state *bs);
Felix Fietkauc9c99e52010-04-19 19:57:29 +0200951bool ath9k_hw_check_alive(struct ath_hw *ah);
Luis R. Rodrigueza91d75a2009-09-09 20:29:18 -0700952
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700953bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
Luis R. Rodrigueza91d75a2009-09-09 20:29:18 -0700954
Ben Greear462e58f2012-04-12 10:04:00 -0700955#ifdef CONFIG_ATH9K_DEBUGFS
956void ath9k_debug_sync_cause(struct ath_common *common, u32 sync_cause);
957#else
Ben Greear990e08a2012-04-17 15:19:03 -0700958static inline void ath9k_debug_sync_cause(struct ath_common *common,
959 u32 sync_cause) {}
Ben Greear462e58f2012-04-12 10:04:00 -0700960#endif
961
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530962/* Generic hw timer primitives */
963struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
964 void (*trigger)(void *),
965 void (*overflow)(void *),
966 void *arg,
967 u8 timer_index);
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -0700968void ath9k_hw_gen_timer_start(struct ath_hw *ah,
969 struct ath_gen_timer *timer,
970 u32 timer_next,
971 u32 timer_period);
972void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
973
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530974void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
975void ath_gen_timer_isr(struct ath_hw *hw);
976
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -0400977void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -0400978
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400979/* PHY */
980void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
981 u32 *coef_mantissa, u32 *coef_exponent);
Gabor Juhos64ea57d2012-04-15 20:38:05 +0200982void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
983 bool test);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400984
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400985/*
986 * Code Specific to AR5008, AR9001 or AR9002,
987 * we stuff these here to avoid callbacks for AR9003.
988 */
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400989int ar9002_hw_rf_claim(struct ath_hw *ah);
Luis R. Rodriguez78ec2672010-04-15 17:39:23 -0400990void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400991
Felix Fietkau641d9922010-04-15 17:38:49 -0400992/*
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400993 * Code specific to AR9003, we stuff these here to avoid callbacks
Felix Fietkau641d9922010-04-15 17:38:49 -0400994 * for older families
995 */
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400996void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
997void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
998void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +0530999void ar9003_hw_disable_phy_restart(struct ath_hw *ah);
Felix Fietkau717f6be2010-06-12 00:34:00 -04001000void ar9003_paprd_enable(struct ath_hw *ah, bool val);
1001void ar9003_paprd_populate_single_table(struct ath_hw *ah,
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001002 struct ath9k_hw_cal_data *caldata,
1003 int chain);
1004int ar9003_paprd_create_curve(struct ath_hw *ah,
1005 struct ath9k_hw_cal_data *caldata, int chain);
Felix Fietkau717f6be2010-06-12 00:34:00 -04001006int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
1007int ar9003_paprd_init_table(struct ath_hw *ah);
1008bool ar9003_paprd_is_done(struct ath_hw *ah);
Felix Fietkau641d9922010-04-15 17:38:49 -04001009
1010/* Hardware family op attach helpers */
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001011void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -04001012void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
1013void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001014
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -04001015void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
1016void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
1017
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -04001018void ar9002_hw_attach_ops(struct ath_hw *ah);
1019void ar9003_hw_attach_ops(struct ath_hw *ah);
1020
Rajkumar Manoharanc2ba3342010-09-03 16:00:00 +05301021void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
Felix Fietkau6790ae72012-06-15 15:25:23 +02001022
Felix Fietkau8eb49802010-10-04 20:09:49 +02001023void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
Felix Fietkau95792172010-10-04 20:09:50 +02001024void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -04001025
Felix Fietkau8a309302011-12-17 16:47:56 +01001026#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
Sujith Manoharandbccdd12012-02-22 17:55:47 +05301027static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
1028{
1029 return ah->btcoex_hw.enabled;
1030}
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301031static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
1032{
Rajkumar Manoharane1ecad72012-06-18 19:02:38 +05301033 return ah->common.btcoex_enabled &&
1034 (ah->caps.hw_caps & ATH9K_HW_CAP_MCI);
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301035
1036}
Sujith Manoharandbccdd12012-02-22 17:55:47 +05301037void ath9k_hw_btcoex_enable(struct ath_hw *ah);
Felix Fietkau8a309302011-12-17 16:47:56 +01001038static inline enum ath_btcoex_scheme
1039ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
1040{
1041 return ah->btcoex_hw.scheme;
1042}
1043#else
Sujith Manoharandbccdd12012-02-22 17:55:47 +05301044static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
1045{
1046 return false;
1047}
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301048static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
1049{
1050 return false;
1051}
Sujith Manoharandbccdd12012-02-22 17:55:47 +05301052static inline void ath9k_hw_btcoex_enable(struct ath_hw *ah)
1053{
1054}
1055static inline enum ath_btcoex_scheme
1056ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
1057{
1058 return ATH_BTCOEX_CFG_NONE;
1059}
Sujith Manoharan64ab38d2012-02-22 12:41:52 +05301060#endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
Felix Fietkau8a309302011-12-17 16:47:56 +01001061
Luis R. Rodriguez73377252010-06-12 00:33:39 -04001062#define ATH9K_CLOCK_RATE_CCK 22
1063#define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
1064#define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
1065#define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
1066
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001067#endif