blob: 8d4891725e3b3af3272ed56dfd8cff8422f2ff4f [file] [log] [blame]
Marcel Holtmann48f0ed12015-04-06 00:52:11 -07001/*
2 *
3 * Bluetooth support for Intel devices
4 *
5 * Copyright (C) 2015 Intel Corporation
6 *
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21 *
22 */
23
24#include <linux/module.h>
Loic Poulain145f2362015-09-04 17:54:34 +020025#include <linux/firmware.h>
Loic Poulaind06f1072015-10-01 18:16:21 +020026#include <linux/regmap.h>
Marcel Holtmann48f0ed12015-04-06 00:52:11 -070027
28#include <net/bluetooth/bluetooth.h>
29#include <net/bluetooth/hci_core.h>
30
31#include "btintel.h"
32
33#define VERSION "0.1"
34
35#define BDADDR_INTEL (&(bdaddr_t) {{0x00, 0x8b, 0x9e, 0x19, 0x03, 0x00}})
36
37int btintel_check_bdaddr(struct hci_dev *hdev)
38{
39 struct hci_rp_read_bd_addr *bda;
40 struct sk_buff *skb;
41
42 skb = __hci_cmd_sync(hdev, HCI_OP_READ_BD_ADDR, 0, NULL,
43 HCI_INIT_TIMEOUT);
44 if (IS_ERR(skb)) {
45 int err = PTR_ERR(skb);
46 BT_ERR("%s: Reading Intel device address failed (%d)",
47 hdev->name, err);
48 return err;
49 }
50
51 if (skb->len != sizeof(*bda)) {
52 BT_ERR("%s: Intel device address length mismatch", hdev->name);
53 kfree_skb(skb);
54 return -EIO;
55 }
56
57 bda = (struct hci_rp_read_bd_addr *)skb->data;
Marcel Holtmann48f0ed12015-04-06 00:52:11 -070058
59 /* For some Intel based controllers, the default Bluetooth device
60 * address 00:03:19:9E:8B:00 can be found. These controllers are
61 * fully operational, but have the danger of duplicate addresses
62 * and that in turn can cause problems with Bluetooth operation.
63 */
64 if (!bacmp(&bda->bdaddr, BDADDR_INTEL)) {
65 BT_ERR("%s: Found Intel default device address (%pMR)",
66 hdev->name, &bda->bdaddr);
67 set_bit(HCI_QUIRK_INVALID_BDADDR, &hdev->quirks);
68 }
69
70 kfree_skb(skb);
71
72 return 0;
73}
74EXPORT_SYMBOL_GPL(btintel_check_bdaddr);
75
76int btintel_set_bdaddr(struct hci_dev *hdev, const bdaddr_t *bdaddr)
77{
78 struct sk_buff *skb;
79 int err;
80
81 skb = __hci_cmd_sync(hdev, 0xfc31, 6, bdaddr, HCI_INIT_TIMEOUT);
82 if (IS_ERR(skb)) {
83 err = PTR_ERR(skb);
84 BT_ERR("%s: Changing Intel device address failed (%d)",
85 hdev->name, err);
86 return err;
87 }
88 kfree_skb(skb);
89
90 return 0;
91}
92EXPORT_SYMBOL_GPL(btintel_set_bdaddr);
93
Marcel Holtmann6d2e50d2015-10-09 14:42:08 +020094int btintel_set_diag(struct hci_dev *hdev, bool enable)
95{
96 struct sk_buff *skb;
97 u8 param[3];
98 int err;
99
Marcel Holtmann6d2e50d2015-10-09 14:42:08 +0200100 if (enable) {
101 param[0] = 0x03;
102 param[1] = 0x03;
103 param[2] = 0x03;
104 } else {
105 param[0] = 0x00;
106 param[1] = 0x00;
107 param[2] = 0x00;
108 }
109
110 skb = __hci_cmd_sync(hdev, 0xfc43, 3, param, HCI_INIT_TIMEOUT);
111 if (IS_ERR(skb)) {
112 err = PTR_ERR(skb);
Marcel Holtmannd8270fb2015-10-17 16:00:27 +0200113 if (err == -ENODATA)
114 return 0;
Marcel Holtmann6d2e50d2015-10-09 14:42:08 +0200115 BT_ERR("%s: Changing Intel diagnostic mode failed (%d)",
116 hdev->name, err);
117 return err;
118 }
119 kfree_skb(skb);
120
121 return 0;
122}
123EXPORT_SYMBOL_GPL(btintel_set_diag);
124
Marcel Holtmann973bb972015-07-05 14:37:38 +0200125void btintel_hw_error(struct hci_dev *hdev, u8 code)
126{
127 struct sk_buff *skb;
128 u8 type = 0x00;
129
130 BT_ERR("%s: Hardware error 0x%2.2x", hdev->name, code);
131
132 skb = __hci_cmd_sync(hdev, HCI_OP_RESET, 0, NULL, HCI_INIT_TIMEOUT);
133 if (IS_ERR(skb)) {
134 BT_ERR("%s: Reset after hardware error failed (%ld)",
135 hdev->name, PTR_ERR(skb));
136 return;
137 }
138 kfree_skb(skb);
139
140 skb = __hci_cmd_sync(hdev, 0xfc22, 1, &type, HCI_INIT_TIMEOUT);
141 if (IS_ERR(skb)) {
142 BT_ERR("%s: Retrieving Intel exception info failed (%ld)",
143 hdev->name, PTR_ERR(skb));
144 return;
145 }
146
147 if (skb->len != 13) {
148 BT_ERR("%s: Exception info size mismatch", hdev->name);
149 kfree_skb(skb);
150 return;
151 }
152
153 BT_ERR("%s: Exception info %s", hdev->name, (char *)(skb->data + 1));
154
155 kfree_skb(skb);
156}
157EXPORT_SYMBOL_GPL(btintel_hw_error);
158
Marcel Holtmann7feb99e2015-07-05 15:02:07 +0200159void btintel_version_info(struct hci_dev *hdev, struct intel_version *ver)
160{
161 const char *variant;
162
163 switch (ver->fw_variant) {
164 case 0x06:
165 variant = "Bootloader";
166 break;
167 case 0x23:
168 variant = "Firmware";
169 break;
170 default:
171 return;
172 }
173
174 BT_INFO("%s: %s revision %u.%u build %u week %u %u", hdev->name,
175 variant, ver->fw_revision >> 4, ver->fw_revision & 0x0f,
176 ver->fw_build_num, ver->fw_build_ww, 2000 + ver->fw_build_yy);
177}
178EXPORT_SYMBOL_GPL(btintel_version_info);
179
Marcel Holtmann09df1232015-07-05 14:55:36 +0200180int btintel_secure_send(struct hci_dev *hdev, u8 fragment_type, u32 plen,
181 const void *param)
182{
183 while (plen > 0) {
184 struct sk_buff *skb;
185 u8 cmd_param[253], fragment_len = (plen > 252) ? 252 : plen;
186
187 cmd_param[0] = fragment_type;
188 memcpy(cmd_param + 1, param, fragment_len);
189
190 skb = __hci_cmd_sync(hdev, 0xfc09, fragment_len + 1,
191 cmd_param, HCI_INIT_TIMEOUT);
192 if (IS_ERR(skb))
193 return PTR_ERR(skb);
194
195 kfree_skb(skb);
196
197 plen -= fragment_len;
198 param += fragment_len;
199 }
200
201 return 0;
202}
203EXPORT_SYMBOL_GPL(btintel_secure_send);
204
Loic Poulain145f2362015-09-04 17:54:34 +0200205int btintel_load_ddc_config(struct hci_dev *hdev, const char *ddc_name)
206{
207 const struct firmware *fw;
208 struct sk_buff *skb;
209 const u8 *fw_ptr;
210 int err;
211
212 err = request_firmware_direct(&fw, ddc_name, &hdev->dev);
213 if (err < 0) {
214 bt_dev_err(hdev, "Failed to load Intel DDC file %s (%d)",
215 ddc_name, err);
216 return err;
217 }
218
219 bt_dev_info(hdev, "Found Intel DDC parameters: %s", ddc_name);
220
221 fw_ptr = fw->data;
222
223 /* DDC file contains one or more DDC structure which has
224 * Length (1 byte), DDC ID (2 bytes), and DDC value (Length - 2).
225 */
226 while (fw->size > fw_ptr - fw->data) {
227 u8 cmd_plen = fw_ptr[0] + sizeof(u8);
228
229 skb = __hci_cmd_sync(hdev, 0xfc8b, cmd_plen, fw_ptr,
230 HCI_INIT_TIMEOUT);
231 if (IS_ERR(skb)) {
232 bt_dev_err(hdev, "Failed to send Intel_Write_DDC (%ld)",
233 PTR_ERR(skb));
234 release_firmware(fw);
235 return PTR_ERR(skb);
236 }
237
238 fw_ptr += cmd_plen;
239 kfree_skb(skb);
240 }
241
242 release_firmware(fw);
243
244 bt_dev_info(hdev, "Applying Intel DDC parameters completed");
245
246 return 0;
247}
248EXPORT_SYMBOL_GPL(btintel_load_ddc_config);
249
Loic Poulaind06f1072015-10-01 18:16:21 +0200250/* ------- REGMAP IBT SUPPORT ------- */
251
252#define IBT_REG_MODE_8BIT 0x00
253#define IBT_REG_MODE_16BIT 0x01
254#define IBT_REG_MODE_32BIT 0x02
255
256struct regmap_ibt_context {
257 struct hci_dev *hdev;
258 __u16 op_write;
259 __u16 op_read;
260};
261
262struct ibt_cp_reg_access {
263 __le32 addr;
264 __u8 mode;
265 __u8 len;
266 __u8 data[0];
267} __packed;
268
269struct ibt_rp_reg_access {
270 __u8 status;
271 __le32 addr;
272 __u8 data[0];
273} __packed;
274
275static int regmap_ibt_read(void *context, const void *addr, size_t reg_size,
276 void *val, size_t val_size)
277{
278 struct regmap_ibt_context *ctx = context;
279 struct ibt_cp_reg_access cp;
280 struct ibt_rp_reg_access *rp;
281 struct sk_buff *skb;
282 int err = 0;
283
284 if (reg_size != sizeof(__le32))
285 return -EINVAL;
286
287 switch (val_size) {
288 case 1:
289 cp.mode = IBT_REG_MODE_8BIT;
290 break;
291 case 2:
292 cp.mode = IBT_REG_MODE_16BIT;
293 break;
294 case 4:
295 cp.mode = IBT_REG_MODE_32BIT;
296 break;
297 default:
298 return -EINVAL;
299 }
300
301 /* regmap provides a little-endian formatted addr */
302 cp.addr = *(__le32 *)addr;
303 cp.len = val_size;
304
305 bt_dev_dbg(ctx->hdev, "Register (0x%x) read", le32_to_cpu(cp.addr));
306
307 skb = hci_cmd_sync(ctx->hdev, ctx->op_read, sizeof(cp), &cp,
308 HCI_CMD_TIMEOUT);
309 if (IS_ERR(skb)) {
310 err = PTR_ERR(skb);
311 bt_dev_err(ctx->hdev, "regmap: Register (0x%x) read error (%d)",
312 le32_to_cpu(cp.addr), err);
313 return err;
314 }
315
316 if (skb->len != sizeof(*rp) + val_size) {
317 bt_dev_err(ctx->hdev, "regmap: Register (0x%x) read error, bad len",
318 le32_to_cpu(cp.addr));
319 err = -EINVAL;
320 goto done;
321 }
322
323 rp = (struct ibt_rp_reg_access *)skb->data;
324
325 if (rp->addr != cp.addr) {
326 bt_dev_err(ctx->hdev, "regmap: Register (0x%x) read error, bad addr",
327 le32_to_cpu(rp->addr));
328 err = -EINVAL;
329 goto done;
330 }
331
332 memcpy(val, rp->data, val_size);
333
334done:
335 kfree_skb(skb);
336 return err;
337}
338
339static int regmap_ibt_gather_write(void *context,
340 const void *addr, size_t reg_size,
341 const void *val, size_t val_size)
342{
343 struct regmap_ibt_context *ctx = context;
344 struct ibt_cp_reg_access *cp;
345 struct sk_buff *skb;
346 int plen = sizeof(*cp) + val_size;
347 u8 mode;
348 int err = 0;
349
350 if (reg_size != sizeof(__le32))
351 return -EINVAL;
352
353 switch (val_size) {
354 case 1:
355 mode = IBT_REG_MODE_8BIT;
356 break;
357 case 2:
358 mode = IBT_REG_MODE_16BIT;
359 break;
360 case 4:
361 mode = IBT_REG_MODE_32BIT;
362 break;
363 default:
364 return -EINVAL;
365 }
366
367 cp = kmalloc(plen, GFP_KERNEL);
368 if (!cp)
369 return -ENOMEM;
370
371 /* regmap provides a little-endian formatted addr/value */
372 cp->addr = *(__le32 *)addr;
373 cp->mode = mode;
374 cp->len = val_size;
375 memcpy(&cp->data, val, val_size);
376
377 bt_dev_dbg(ctx->hdev, "Register (0x%x) write", le32_to_cpu(cp->addr));
378
379 skb = hci_cmd_sync(ctx->hdev, ctx->op_write, plen, cp, HCI_CMD_TIMEOUT);
380 if (IS_ERR(skb)) {
381 err = PTR_ERR(skb);
382 bt_dev_err(ctx->hdev, "regmap: Register (0x%x) write error (%d)",
383 le32_to_cpu(cp->addr), err);
384 goto done;
385 }
386 kfree_skb(skb);
387
388done:
389 kfree(cp);
390 return err;
391}
392
393static int regmap_ibt_write(void *context, const void *data, size_t count)
394{
395 /* data contains register+value, since we only support 32bit addr,
396 * minimum data size is 4 bytes.
397 */
398 if (WARN_ONCE(count < 4, "Invalid register access"))
399 return -EINVAL;
400
401 return regmap_ibt_gather_write(context, data, 4, data + 4, count - 4);
402}
403
404static void regmap_ibt_free_context(void *context)
405{
406 kfree(context);
407}
408
409static struct regmap_bus regmap_ibt = {
410 .read = regmap_ibt_read,
411 .write = regmap_ibt_write,
412 .gather_write = regmap_ibt_gather_write,
413 .free_context = regmap_ibt_free_context,
414 .reg_format_endian_default = REGMAP_ENDIAN_LITTLE,
415 .val_format_endian_default = REGMAP_ENDIAN_LITTLE,
416};
417
418/* Config is the same for all register regions */
419static const struct regmap_config regmap_ibt_cfg = {
420 .name = "btintel_regmap",
421 .reg_bits = 32,
422 .val_bits = 32,
423};
424
425struct regmap *btintel_regmap_init(struct hci_dev *hdev, u16 opcode_read,
426 u16 opcode_write)
427{
428 struct regmap_ibt_context *ctx;
429
430 bt_dev_info(hdev, "regmap: Init R%x-W%x region", opcode_read,
431 opcode_write);
432
433 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
434 if (!ctx)
435 return ERR_PTR(-ENOMEM);
436
437 ctx->op_read = opcode_read;
438 ctx->op_write = opcode_write;
439 ctx->hdev = hdev;
440
441 return regmap_init(&hdev->dev, &regmap_ibt, ctx, &regmap_ibt_cfg);
442}
443EXPORT_SYMBOL_GPL(btintel_regmap_init);
444
Marcel Holtmann48f0ed12015-04-06 00:52:11 -0700445MODULE_AUTHOR("Marcel Holtmann <marcel@holtmann.org>");
446MODULE_DESCRIPTION("Bluetooth support for Intel devices ver " VERSION);
447MODULE_VERSION(VERSION);
448MODULE_LICENSE("GPL");
Marcel Holtmann0ed97e82015-08-27 08:57:39 +0200449MODULE_FIRMWARE("intel/ibt-11-5.sfi");
450MODULE_FIRMWARE("intel/ibt-11-5.ddc");