blob: 77bd90f6d4146a98175c5caa8dd46389c760c756 [file] [log] [blame]
Dave Airlief26c4732006-01-02 17:18:39 +11001/* radeon_cp.c -- CP support for Radeon -*- linux-c -*- */
2/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
4 * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
Alex Deucher45e51902008-05-28 13:28:59 +10005 * Copyright 2007 Advanced Micro Devices, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the "Software"),
10 * to deal in the Software without restriction, including without limitation
11 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12 * and/or sell copies of the Software, and to permit persons to whom the
13 * Software is furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the next
16 * paragraph) shall be included in all copies or substantial portions of the
17 * Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
23 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
24 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
25 * DEALINGS IN THE SOFTWARE.
26 *
27 * Authors:
28 * Kevin E. Martin <martin@valinux.com>
29 * Gareth Hughes <gareth@valinux.com>
30 */
31
32#include "drmP.h"
33#include "drm.h"
34#include "radeon_drm.h"
35#include "radeon_drv.h"
Dave Airlie414ed532005-08-16 20:43:16 +100036#include "r300_reg.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Alex Deucher9f184092008-05-28 11:21:25 +100038#include "radeon_microcode.h"
39
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#define RADEON_FIFO_DEBUG 0
41
Dave Airlie84b1fd12007-07-11 15:53:27 +100042static int radeon_do_cleanup_cp(struct drm_device * dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070043
Alex Deucher45e51902008-05-28 13:28:59 +100044static u32 R500_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
Dave Airlie3d5e2c12008-02-07 15:01:05 +100045{
46 u32 ret;
47 RADEON_WRITE(R520_MC_IND_INDEX, 0x7f0000 | (addr & 0xff));
48 ret = RADEON_READ(R520_MC_IND_DATA);
49 RADEON_WRITE(R520_MC_IND_INDEX, 0);
50 return ret;
51}
52
Alex Deucher45e51902008-05-28 13:28:59 +100053static u32 RS480_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
54{
55 u32 ret;
56 RADEON_WRITE(RS480_NB_MC_INDEX, addr & 0xff);
57 ret = RADEON_READ(RS480_NB_MC_DATA);
58 RADEON_WRITE(RS480_NB_MC_INDEX, 0xff);
59 return ret;
60}
61
Maciej Cencora60f92682008-02-19 21:32:45 +100062static u32 RS690_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
63{
Alex Deucher45e51902008-05-28 13:28:59 +100064 u32 ret;
Maciej Cencora60f92682008-02-19 21:32:45 +100065 RADEON_WRITE(RS690_MC_INDEX, (addr & RS690_MC_INDEX_MASK));
Alex Deucher45e51902008-05-28 13:28:59 +100066 ret = RADEON_READ(RS690_MC_DATA);
67 RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_MASK);
68 return ret;
69}
70
71static u32 IGP_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
72{
73 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690)
74 return RS690_READ_MCIND(dev_priv, addr);
75 else
76 return RS480_READ_MCIND(dev_priv, addr);
Maciej Cencora60f92682008-02-19 21:32:45 +100077}
78
Dave Airlie3d5e2c12008-02-07 15:01:05 +100079u32 radeon_read_fb_location(drm_radeon_private_t *dev_priv)
80{
81
82 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +100083 return R500_READ_MCIND(dev_priv, RV515_MC_FB_LOCATION);
Maciej Cencora60f92682008-02-19 21:32:45 +100084 else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690)
85 return RS690_READ_MCIND(dev_priv, RS690_MC_FB_LOCATION);
Dave Airlie3d5e2c12008-02-07 15:01:05 +100086 else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +100087 return R500_READ_MCIND(dev_priv, R520_MC_FB_LOCATION);
Dave Airlie3d5e2c12008-02-07 15:01:05 +100088 else
89 return RADEON_READ(RADEON_MC_FB_LOCATION);
90}
91
92static void radeon_write_fb_location(drm_radeon_private_t *dev_priv, u32 fb_loc)
93{
94 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +100095 R500_WRITE_MCIND(RV515_MC_FB_LOCATION, fb_loc);
Maciej Cencora60f92682008-02-19 21:32:45 +100096 else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690)
97 RS690_WRITE_MCIND(RS690_MC_FB_LOCATION, fb_loc);
Dave Airlie3d5e2c12008-02-07 15:01:05 +100098 else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +100099 R500_WRITE_MCIND(R520_MC_FB_LOCATION, fb_loc);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000100 else
101 RADEON_WRITE(RADEON_MC_FB_LOCATION, fb_loc);
102}
103
104static void radeon_write_agp_location(drm_radeon_private_t *dev_priv, u32 agp_loc)
105{
106 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +1000107 R500_WRITE_MCIND(RV515_MC_AGP_LOCATION, agp_loc);
Maciej Cencora60f92682008-02-19 21:32:45 +1000108 else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690)
109 RS690_WRITE_MCIND(RS690_MC_AGP_LOCATION, agp_loc);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000110 else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +1000111 R500_WRITE_MCIND(R520_MC_AGP_LOCATION, agp_loc);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000112 else
113 RADEON_WRITE(RADEON_MC_AGP_LOCATION, agp_loc);
114}
115
Dave Airlie84b1fd12007-07-11 15:53:27 +1000116static int RADEON_READ_PLL(struct drm_device * dev, int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117{
118 drm_radeon_private_t *dev_priv = dev->dev_private;
119
120 RADEON_WRITE8(RADEON_CLOCK_CNTL_INDEX, addr & 0x1f);
121 return RADEON_READ(RADEON_CLOCK_CNTL_DATA);
122}
123
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000124static u32 RADEON_READ_PCIE(drm_radeon_private_t *dev_priv, int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125{
Dave Airlieea98a922005-09-11 20:28:11 +1000126 RADEON_WRITE8(RADEON_PCIE_INDEX, addr & 0xff);
127 return RADEON_READ(RADEON_PCIE_DATA);
128}
129
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000131static void radeon_status(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132{
Harvey Harrisonbf9d8922008-04-30 00:55:10 -0700133 printk("%s:\n", __func__);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000134 printk("RBBM_STATUS = 0x%08x\n",
135 (unsigned int)RADEON_READ(RADEON_RBBM_STATUS));
136 printk("CP_RB_RTPR = 0x%08x\n",
137 (unsigned int)RADEON_READ(RADEON_CP_RB_RPTR));
138 printk("CP_RB_WTPR = 0x%08x\n",
139 (unsigned int)RADEON_READ(RADEON_CP_RB_WPTR));
140 printk("AIC_CNTL = 0x%08x\n",
141 (unsigned int)RADEON_READ(RADEON_AIC_CNTL));
142 printk("AIC_STAT = 0x%08x\n",
143 (unsigned int)RADEON_READ(RADEON_AIC_STAT));
144 printk("AIC_PT_BASE = 0x%08x\n",
145 (unsigned int)RADEON_READ(RADEON_AIC_PT_BASE));
146 printk("TLB_ADDR = 0x%08x\n",
147 (unsigned int)RADEON_READ(RADEON_AIC_TLB_ADDR));
148 printk("TLB_DATA = 0x%08x\n",
149 (unsigned int)RADEON_READ(RADEON_AIC_TLB_DATA));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150}
151#endif
152
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153/* ================================================================
154 * Engine, FIFO control
155 */
156
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000157static int radeon_do_pixcache_flush(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158{
159 u32 tmp;
160 int i;
161
162 dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
163
Alex Deucher259434a2008-05-28 11:51:12 +1000164 if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) {
165 tmp = RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT);
166 tmp |= RADEON_RB3D_DC_FLUSH_ALL;
167 RADEON_WRITE(RADEON_RB3D_DSTCACHE_CTLSTAT, tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168
Alex Deucher259434a2008-05-28 11:51:12 +1000169 for (i = 0; i < dev_priv->usec_timeout; i++) {
170 if (!(RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT)
171 & RADEON_RB3D_DC_BUSY)) {
172 return 0;
173 }
174 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175 }
Alex Deucher259434a2008-05-28 11:51:12 +1000176 } else {
177 /* 3D */
178 tmp = RADEON_READ(R300_RB3D_DSTCACHE_CTLSTAT);
179 tmp |= RADEON_RB3D_DC_FLUSH_ALL;
180 RADEON_WRITE(R300_RB3D_DSTCACHE_CTLSTAT, tmp);
181
182 /* 2D */
183 tmp = RADEON_READ(RADEON_RB2D_DSTCACHE_CTLSTAT);
184 tmp |= RADEON_RB3D_DC_FLUSH_ALL;
185 RADEON_WRITE(RADEON_RB3D_DSTCACHE_CTLSTAT, tmp);
186
187 for (i = 0; i < dev_priv->usec_timeout; i++) {
188 if (!(RADEON_READ(RADEON_RB2D_DSTCACHE_CTLSTAT)
189 & RADEON_RB3D_DC_BUSY)) {
190 return 0;
191 }
192 DRM_UDELAY(1);
193 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194 }
195
196#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000197 DRM_ERROR("failed!\n");
198 radeon_status(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199#endif
Eric Anholt20caafa2007-08-25 19:22:43 +1000200 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201}
202
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000203static int radeon_do_wait_for_fifo(drm_radeon_private_t * dev_priv, int entries)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204{
205 int i;
206
207 dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
208
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000209 for (i = 0; i < dev_priv->usec_timeout; i++) {
210 int slots = (RADEON_READ(RADEON_RBBM_STATUS)
211 & RADEON_RBBM_FIFOCNT_MASK);
212 if (slots >= entries)
213 return 0;
214 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215 }
216
217#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000218 DRM_ERROR("failed!\n");
219 radeon_status(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220#endif
Eric Anholt20caafa2007-08-25 19:22:43 +1000221 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222}
223
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000224static int radeon_do_wait_for_idle(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225{
226 int i, ret;
227
228 dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
229
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000230 ret = radeon_do_wait_for_fifo(dev_priv, 64);
231 if (ret)
232 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000234 for (i = 0; i < dev_priv->usec_timeout; i++) {
235 if (!(RADEON_READ(RADEON_RBBM_STATUS)
236 & RADEON_RBBM_ACTIVE)) {
237 radeon_do_pixcache_flush(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238 return 0;
239 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000240 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 }
242
243#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000244 DRM_ERROR("failed!\n");
245 radeon_status(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246#endif
Eric Anholt20caafa2007-08-25 19:22:43 +1000247 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248}
249
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250/* ================================================================
251 * CP control, initialization
252 */
253
254/* Load the microcode for the CP */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000255static void radeon_cp_load_microcode(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256{
257 int i;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000258 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000260 radeon_do_wait_for_idle(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000262 RADEON_WRITE(RADEON_CP_ME_RAM_ADDR, 0);
Alex Deucher9f184092008-05-28 11:21:25 +1000263 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R100) ||
264 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV100) ||
265 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV200) ||
266 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS100) ||
267 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS200)) {
268 DRM_INFO("Loading R100 Microcode\n");
269 for (i = 0; i < 256; i++) {
270 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
271 R100_cp_microcode[i][1]);
272 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
273 R100_cp_microcode[i][0]);
274 }
275 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R200) ||
276 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV250) ||
277 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV280) ||
278 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS300)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279 DRM_INFO("Loading R200 Microcode\n");
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000280 for (i = 0; i < 256; i++) {
281 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
282 R200_cp_microcode[i][1]);
283 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
284 R200_cp_microcode[i][0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285 }
Alex Deucher9f184092008-05-28 11:21:25 +1000286 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
287 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350) ||
288 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV350) ||
289 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV380) ||
Alex Deucher45e51902008-05-28 13:28:59 +1000290 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 DRM_INFO("Loading R300 Microcode\n");
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000292 for (i = 0; i < 256; i++) {
293 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
294 R300_cp_microcode[i][1]);
295 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
296 R300_cp_microcode[i][0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297 }
Alex Deucher9f184092008-05-28 11:21:25 +1000298 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
299 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV410)) {
300 DRM_INFO("Loading R400 Microcode\n");
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000301 for (i = 0; i < 256; i++) {
302 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
Alex Deucher9f184092008-05-28 11:21:25 +1000303 R420_cp_microcode[i][1]);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000304 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
Alex Deucher9f184092008-05-28 11:21:25 +1000305 R420_cp_microcode[i][0]);
306 }
307 } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) {
308 DRM_INFO("Loading RS690 Microcode\n");
309 for (i = 0; i < 256; i++) {
310 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
311 RS690_cp_microcode[i][1]);
312 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
313 RS690_cp_microcode[i][0]);
314 }
315 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) ||
316 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R520) ||
317 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV530) ||
318 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R580) ||
319 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV560) ||
320 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV570)) {
321 DRM_INFO("Loading R500 Microcode\n");
322 for (i = 0; i < 256; i++) {
323 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
324 R520_cp_microcode[i][1]);
325 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
326 R520_cp_microcode[i][0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327 }
328 }
329}
330
331/* Flush any pending commands to the CP. This should only be used just
332 * prior to a wait for idle, as it informs the engine that the command
333 * stream is ending.
334 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000335static void radeon_do_cp_flush(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336{
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000337 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338#if 0
339 u32 tmp;
340
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000341 tmp = RADEON_READ(RADEON_CP_RB_WPTR) | (1 << 31);
342 RADEON_WRITE(RADEON_CP_RB_WPTR, tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343#endif
344}
345
346/* Wait for the CP to go idle.
347 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000348int radeon_do_cp_idle(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349{
350 RING_LOCALS;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000351 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000353 BEGIN_RING(6);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354
355 RADEON_PURGE_CACHE();
356 RADEON_PURGE_ZCACHE();
357 RADEON_WAIT_UNTIL_IDLE();
358
359 ADVANCE_RING();
360 COMMIT_RING();
361
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000362 return radeon_do_wait_for_idle(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363}
364
365/* Start the Command Processor.
366 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000367static void radeon_do_cp_start(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368{
369 RING_LOCALS;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000370 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000372 radeon_do_wait_for_idle(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000374 RADEON_WRITE(RADEON_CP_CSQ_CNTL, dev_priv->cp_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375
376 dev_priv->cp_running = 1;
377
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000378 BEGIN_RING(6);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379
380 RADEON_PURGE_CACHE();
381 RADEON_PURGE_ZCACHE();
382 RADEON_WAIT_UNTIL_IDLE();
383
384 ADVANCE_RING();
385 COMMIT_RING();
386}
387
388/* Reset the Command Processor. This will not flush any pending
389 * commands, so you must wait for the CP command stream to complete
390 * before calling this routine.
391 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000392static void radeon_do_cp_reset(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393{
394 u32 cur_read_ptr;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000395 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000397 cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
398 RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
399 SET_RING_HEAD(dev_priv, cur_read_ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400 dev_priv->ring.tail = cur_read_ptr;
401}
402
403/* Stop the Command Processor. This will not flush any pending
404 * commands, so you must flush the command stream and wait for the CP
405 * to go idle before calling this routine.
406 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000407static void radeon_do_cp_stop(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408{
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000409 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000411 RADEON_WRITE(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIDIS_INDDIS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
413 dev_priv->cp_running = 0;
414}
415
416/* Reset the engine. This will stop the CP if it is running.
417 */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000418static int radeon_do_engine_reset(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419{
420 drm_radeon_private_t *dev_priv = dev->dev_private;
Alex Deucherd396db32008-05-28 11:54:06 +1000421 u32 clock_cntl_index = 0, mclk_cntl = 0, rbbm_soft_reset;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000422 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000424 radeon_do_pixcache_flush(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425
Alex Deucherd396db32008-05-28 11:54:06 +1000426 if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
427 /* may need something similar for newer chips */
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000428 clock_cntl_index = RADEON_READ(RADEON_CLOCK_CNTL_INDEX);
429 mclk_cntl = RADEON_READ_PLL(dev, RADEON_MCLK_CNTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000431 RADEON_WRITE_PLL(RADEON_MCLK_CNTL, (mclk_cntl |
432 RADEON_FORCEON_MCLKA |
433 RADEON_FORCEON_MCLKB |
434 RADEON_FORCEON_YCLKA |
435 RADEON_FORCEON_YCLKB |
436 RADEON_FORCEON_MC |
437 RADEON_FORCEON_AIC));
Alex Deucherd396db32008-05-28 11:54:06 +1000438 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439
Alex Deucherd396db32008-05-28 11:54:06 +1000440 rbbm_soft_reset = RADEON_READ(RADEON_RBBM_SOFT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441
Alex Deucherd396db32008-05-28 11:54:06 +1000442 RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset |
443 RADEON_SOFT_RESET_CP |
444 RADEON_SOFT_RESET_HI |
445 RADEON_SOFT_RESET_SE |
446 RADEON_SOFT_RESET_RE |
447 RADEON_SOFT_RESET_PP |
448 RADEON_SOFT_RESET_E2 |
449 RADEON_SOFT_RESET_RB));
450 RADEON_READ(RADEON_RBBM_SOFT_RESET);
451 RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset &
452 ~(RADEON_SOFT_RESET_CP |
453 RADEON_SOFT_RESET_HI |
454 RADEON_SOFT_RESET_SE |
455 RADEON_SOFT_RESET_RE |
456 RADEON_SOFT_RESET_PP |
457 RADEON_SOFT_RESET_E2 |
458 RADEON_SOFT_RESET_RB)));
459 RADEON_READ(RADEON_RBBM_SOFT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460
Alex Deucherd396db32008-05-28 11:54:06 +1000461 if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000462 RADEON_WRITE_PLL(RADEON_MCLK_CNTL, mclk_cntl);
463 RADEON_WRITE(RADEON_CLOCK_CNTL_INDEX, clock_cntl_index);
464 RADEON_WRITE(RADEON_RBBM_SOFT_RESET, rbbm_soft_reset);
465 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466
467 /* Reset the CP ring */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000468 radeon_do_cp_reset(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469
470 /* The CP is no longer running after an engine reset */
471 dev_priv->cp_running = 0;
472
473 /* Reset any pending vertex, indirect buffers */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000474 radeon_freelist_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475
476 return 0;
477}
478
Dave Airlie84b1fd12007-07-11 15:53:27 +1000479static void radeon_cp_init_ring_buffer(struct drm_device * dev,
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000480 drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481{
482 u32 ring_start, cur_read_ptr;
483 u32 tmp;
Dave Airliebc5f4522007-11-05 12:50:58 +1000484
Dave Airlied5ea7022006-03-19 19:37:55 +1100485 /* Initialize the memory controller. With new memory map, the fb location
486 * is not changed, it should have been properly initialized already. Part
487 * of the problem is that the code below is bogus, assuming the GART is
488 * always appended to the fb which is not necessarily the case
489 */
490 if (!dev_priv->new_memmap)
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000491 radeon_write_fb_location(dev_priv,
Dave Airlied5ea7022006-03-19 19:37:55 +1100492 ((dev_priv->gart_vm_start - 1) & 0xffff0000)
493 | (dev_priv->fb_location >> 16));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494
495#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +1000496 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlied5ea7022006-03-19 19:37:55 +1100497 RADEON_WRITE(RADEON_AGP_BASE, (unsigned int)dev->agp->base);
Alex Deucherd7463eb2008-05-28 11:46:36 +1000498 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R200)
499 RADEON_WRITE(RADEON_AGP_BASE_2, 0);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000500 radeon_write_agp_location(dev_priv,
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000501 (((dev_priv->gart_vm_start - 1 +
502 dev_priv->gart_size) & 0xffff0000) |
503 (dev_priv->gart_vm_start >> 16)));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504
505 ring_start = (dev_priv->cp_ring->offset
506 - dev->agp->base
507 + dev_priv->gart_vm_start);
Ivan Kokshayskyb0917bd2005-10-26 11:05:25 +0100508 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509#endif
510 ring_start = (dev_priv->cp_ring->offset
Ivan Kokshayskyb0917bd2005-10-26 11:05:25 +0100511 - (unsigned long)dev->sg->virtual
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512 + dev_priv->gart_vm_start);
513
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000514 RADEON_WRITE(RADEON_CP_RB_BASE, ring_start);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515
516 /* Set the write pointer delay */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000517 RADEON_WRITE(RADEON_CP_RB_WPTR_DELAY, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518
519 /* Initialize the ring buffer's read and write pointers */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000520 cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
521 RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
522 SET_RING_HEAD(dev_priv, cur_read_ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523 dev_priv->ring.tail = cur_read_ptr;
524
525#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +1000526 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000527 RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
528 dev_priv->ring_rptr->offset
529 - dev->agp->base + dev_priv->gart_vm_start);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530 } else
531#endif
532 {
Dave Airlie55910512007-07-11 16:53:40 +1000533 struct drm_sg_mem *entry = dev->sg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534 unsigned long tmp_ofs, page_ofs;
535
Ivan Kokshayskyb0917bd2005-10-26 11:05:25 +0100536 tmp_ofs = dev_priv->ring_rptr->offset -
537 (unsigned long)dev->sg->virtual;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538 page_ofs = tmp_ofs >> PAGE_SHIFT;
539
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000540 RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR, entry->busaddr[page_ofs]);
541 DRM_DEBUG("ring rptr: offset=0x%08lx handle=0x%08lx\n",
542 (unsigned long)entry->busaddr[page_ofs],
543 entry->handle + tmp_ofs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544 }
545
Dave Airlied5ea7022006-03-19 19:37:55 +1100546 /* Set ring buffer size */
547#ifdef __BIG_ENDIAN
548 RADEON_WRITE(RADEON_CP_RB_CNTL,
Roland Scheidegger576cc452008-02-07 14:59:24 +1000549 RADEON_BUF_SWAP_32BIT |
550 (dev_priv->ring.fetch_size_l2ow << 18) |
551 (dev_priv->ring.rptr_update_l2qw << 8) |
552 dev_priv->ring.size_l2qw);
Dave Airlied5ea7022006-03-19 19:37:55 +1100553#else
Roland Scheidegger576cc452008-02-07 14:59:24 +1000554 RADEON_WRITE(RADEON_CP_RB_CNTL,
555 (dev_priv->ring.fetch_size_l2ow << 18) |
556 (dev_priv->ring.rptr_update_l2qw << 8) |
557 dev_priv->ring.size_l2qw);
Dave Airlied5ea7022006-03-19 19:37:55 +1100558#endif
559
560 /* Start with assuming that writeback doesn't work */
561 dev_priv->writeback_works = 0;
562
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563 /* Initialize the scratch register pointer. This will cause
564 * the scratch register values to be written out to memory
565 * whenever they are updated.
566 *
567 * We simply put this behind the ring read pointer, this works
568 * with PCI GART as well as (whatever kind of) AGP GART
569 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000570 RADEON_WRITE(RADEON_SCRATCH_ADDR, RADEON_READ(RADEON_CP_RB_RPTR_ADDR)
571 + RADEON_SCRATCH_REG_OFFSET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572
573 dev_priv->scratch = ((__volatile__ u32 *)
574 dev_priv->ring_rptr->handle +
575 (RADEON_SCRATCH_REG_OFFSET / sizeof(u32)));
576
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000577 RADEON_WRITE(RADEON_SCRATCH_UMSK, 0x7);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578
Dave Airlied5ea7022006-03-19 19:37:55 +1100579 /* Turn on bus mastering */
580 tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
581 RADEON_WRITE(RADEON_BUS_CNTL, tmp);
582
583 dev_priv->sarea_priv->last_frame = dev_priv->scratch[0] = 0;
584 RADEON_WRITE(RADEON_LAST_FRAME_REG, dev_priv->sarea_priv->last_frame);
585
586 dev_priv->sarea_priv->last_dispatch = dev_priv->scratch[1] = 0;
587 RADEON_WRITE(RADEON_LAST_DISPATCH_REG,
588 dev_priv->sarea_priv->last_dispatch);
589
590 dev_priv->sarea_priv->last_clear = dev_priv->scratch[2] = 0;
591 RADEON_WRITE(RADEON_LAST_CLEAR_REG, dev_priv->sarea_priv->last_clear);
592
593 radeon_do_wait_for_idle(dev_priv);
594
595 /* Sync everything up */
596 RADEON_WRITE(RADEON_ISYNC_CNTL,
597 (RADEON_ISYNC_ANY2D_IDLE3D |
598 RADEON_ISYNC_ANY3D_IDLE2D |
599 RADEON_ISYNC_WAIT_IDLEGUI |
600 RADEON_ISYNC_CPSCRATCH_IDLEGUI));
601
602}
603
604static void radeon_test_writeback(drm_radeon_private_t * dev_priv)
605{
606 u32 tmp;
607
608 /* Writeback doesn't seem to work everywhere, test it here and possibly
609 * enable it if it appears to work
610 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000611 DRM_WRITE32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1), 0);
612 RADEON_WRITE(RADEON_SCRATCH_REG1, 0xdeadbeef);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000614 for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
615 if (DRM_READ32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1)) ==
616 0xdeadbeef)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 break;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000618 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619 }
620
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000621 if (tmp < dev_priv->usec_timeout) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 dev_priv->writeback_works = 1;
Dave Airlied5ea7022006-03-19 19:37:55 +1100623 DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 } else {
625 dev_priv->writeback_works = 0;
Dave Airlied5ea7022006-03-19 19:37:55 +1100626 DRM_INFO("writeback test failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627 }
Dave Airlie689b9d72005-09-30 17:09:07 +1000628 if (radeon_no_wb == 1) {
629 dev_priv->writeback_works = 0;
Dave Airlied5ea7022006-03-19 19:37:55 +1100630 DRM_INFO("writeback forced off\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 }
Michel Dänzerae1b1a482006-08-07 20:37:46 +1000632
633 if (!dev_priv->writeback_works) {
634 /* Disable writeback to avoid unnecessary bus master transfer */
635 RADEON_WRITE(RADEON_CP_RB_CNTL, RADEON_READ(RADEON_CP_RB_CNTL) |
636 RADEON_RB_NO_UPDATE);
637 RADEON_WRITE(RADEON_SCRATCH_UMSK, 0);
638 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639}
640
Dave Airlief2b04cd2007-05-08 15:19:23 +1000641/* Enable or disable IGP GART on the chip */
642static void radeon_set_igpgart(drm_radeon_private_t * dev_priv, int on)
643{
Maciej Cencora60f92682008-02-19 21:32:45 +1000644 u32 temp;
645
646 if (on) {
Alex Deucher45e51902008-05-28 13:28:59 +1000647 DRM_DEBUG("programming igp gart %08X %08lX %08X\n",
Maciej Cencora60f92682008-02-19 21:32:45 +1000648 dev_priv->gart_vm_start,
649 (long)dev_priv->gart_info.bus_addr,
650 dev_priv->gart_size);
651
Alex Deucher45e51902008-05-28 13:28:59 +1000652 temp = IGP_READ_MCIND(dev_priv, RS480_MC_MISC_CNTL);
653 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690)
654 IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, (RS480_GART_INDEX_REG_EN |
655 RS690_BLOCK_GFX_D3_EN));
656 else
657 IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, RS480_GART_INDEX_REG_EN);
Maciej Cencora60f92682008-02-19 21:32:45 +1000658
Alex Deucher45e51902008-05-28 13:28:59 +1000659 IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
660 RS480_VA_SIZE_32MB));
Maciej Cencora60f92682008-02-19 21:32:45 +1000661
Alex Deucher45e51902008-05-28 13:28:59 +1000662 temp = IGP_READ_MCIND(dev_priv, RS480_GART_FEATURE_ID);
663 IGP_WRITE_MCIND(RS480_GART_FEATURE_ID, (RS480_HANG_EN |
664 RS480_TLB_ENABLE |
665 RS480_GTW_LAC_EN |
666 RS480_1LEVEL_GART));
Maciej Cencora60f92682008-02-19 21:32:45 +1000667
Dave Airliefa0d71b2008-05-28 11:27:01 +1000668 temp = dev_priv->gart_info.bus_addr & 0xfffff000;
669 temp |= (upper_32_bits(dev_priv->gart_info.bus_addr) & 0xff) << 4;
Alex Deucher45e51902008-05-28 13:28:59 +1000670 IGP_WRITE_MCIND(RS480_GART_BASE, temp);
Maciej Cencora60f92682008-02-19 21:32:45 +1000671
Alex Deucher45e51902008-05-28 13:28:59 +1000672 temp = IGP_READ_MCIND(dev_priv, RS480_AGP_MODE_CNTL);
673 IGP_WRITE_MCIND(RS480_AGP_MODE_CNTL, ((1 << RS480_REQ_TYPE_SNOOP_SHIFT) |
674 RS480_REQ_TYPE_SNOOP_DIS));
Maciej Cencora60f92682008-02-19 21:32:45 +1000675
Alex Deucher45e51902008-05-28 13:28:59 +1000676 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) {
677 IGP_WRITE_MCIND(RS690_MC_AGP_BASE,
678 (unsigned int)dev_priv->gart_vm_start);
679 IGP_WRITE_MCIND(RS690_MC_AGP_BASE_2, 0);
680 } else {
681 RADEON_WRITE(RADEON_AGP_BASE, (unsigned int)dev_priv->gart_vm_start);
682 RADEON_WRITE(RS480_AGP_BASE_2, 0);
683 }
Dave Airlie3722bfc2008-05-28 11:28:27 +1000684
Maciej Cencora60f92682008-02-19 21:32:45 +1000685 dev_priv->gart_size = 32*1024*1024;
686 temp = (((dev_priv->gart_vm_start - 1 + dev_priv->gart_size) &
687 0xffff0000) | (dev_priv->gart_vm_start >> 16));
688
Alex Deucher45e51902008-05-28 13:28:59 +1000689 radeon_write_agp_location(dev_priv, temp);
Maciej Cencora60f92682008-02-19 21:32:45 +1000690
Alex Deucher45e51902008-05-28 13:28:59 +1000691 temp = IGP_READ_MCIND(dev_priv, RS480_AGP_ADDRESS_SPACE_SIZE);
692 IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
693 RS480_VA_SIZE_32MB));
Maciej Cencora60f92682008-02-19 21:32:45 +1000694
695 do {
Alex Deucher45e51902008-05-28 13:28:59 +1000696 temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
697 if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
Maciej Cencora60f92682008-02-19 21:32:45 +1000698 break;
699 DRM_UDELAY(1);
700 } while (1);
701
Alex Deucher45e51902008-05-28 13:28:59 +1000702 IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL,
703 RS480_GART_CACHE_INVALIDATE);
Alex Deucher27359772008-05-28 12:54:16 +1000704
Maciej Cencora60f92682008-02-19 21:32:45 +1000705 do {
Alex Deucher45e51902008-05-28 13:28:59 +1000706 temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
707 if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
Maciej Cencora60f92682008-02-19 21:32:45 +1000708 break;
709 DRM_UDELAY(1);
710 } while (1);
711
Alex Deucher45e51902008-05-28 13:28:59 +1000712 IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL, 0);
Maciej Cencora60f92682008-02-19 21:32:45 +1000713 } else {
Alex Deucher45e51902008-05-28 13:28:59 +1000714 IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, 0);
Maciej Cencora60f92682008-02-19 21:32:45 +1000715 }
716}
717
Dave Airlieea98a922005-09-11 20:28:11 +1000718static void radeon_set_pciegart(drm_radeon_private_t * dev_priv, int on)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719{
Dave Airlieea98a922005-09-11 20:28:11 +1000720 u32 tmp = RADEON_READ_PCIE(dev_priv, RADEON_PCIE_TX_GART_CNTL);
721 if (on) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722
Dave Airlieea98a922005-09-11 20:28:11 +1000723 DRM_DEBUG("programming pcie %08X %08lX %08X\n",
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000724 dev_priv->gart_vm_start,
725 (long)dev_priv->gart_info.bus_addr,
Dave Airlieea98a922005-09-11 20:28:11 +1000726 dev_priv->gart_size);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000727 RADEON_WRITE_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO,
728 dev_priv->gart_vm_start);
729 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_BASE,
730 dev_priv->gart_info.bus_addr);
731 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_START_LO,
732 dev_priv->gart_vm_start);
733 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_END_LO,
734 dev_priv->gart_vm_start +
735 dev_priv->gart_size - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000737 radeon_write_agp_location(dev_priv, 0xffffffc0); /* ?? */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000739 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
740 RADEON_PCIE_TX_GART_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741 } else {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000742 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
743 tmp & ~RADEON_PCIE_TX_GART_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744 }
745}
746
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747/* Enable or disable PCI GART on the chip */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000748static void radeon_set_pcigart(drm_radeon_private_t * dev_priv, int on)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749{
Dave Airlied985c102006-01-02 21:32:48 +1100750 u32 tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751
Alex Deucher45e51902008-05-28 13:28:59 +1000752 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
753 (dev_priv->flags & RADEON_IS_IGPGART)) {
Dave Airlief2b04cd2007-05-08 15:19:23 +1000754 radeon_set_igpgart(dev_priv, on);
755 return;
756 }
757
Dave Airlie54a56ac2006-09-22 04:25:09 +1000758 if (dev_priv->flags & RADEON_IS_PCIE) {
Dave Airlieea98a922005-09-11 20:28:11 +1000759 radeon_set_pciegart(dev_priv, on);
760 return;
761 }
762
Dave Airliebc5f4522007-11-05 12:50:58 +1000763 tmp = RADEON_READ(RADEON_AIC_CNTL);
Dave Airlied985c102006-01-02 21:32:48 +1100764
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000765 if (on) {
766 RADEON_WRITE(RADEON_AIC_CNTL,
767 tmp | RADEON_PCIGART_TRANSLATE_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768
769 /* set PCI GART page-table base address
770 */
Dave Airlieea98a922005-09-11 20:28:11 +1000771 RADEON_WRITE(RADEON_AIC_PT_BASE, dev_priv->gart_info.bus_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772
773 /* set address range for PCI address translate
774 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000775 RADEON_WRITE(RADEON_AIC_LO_ADDR, dev_priv->gart_vm_start);
776 RADEON_WRITE(RADEON_AIC_HI_ADDR, dev_priv->gart_vm_start
777 + dev_priv->gart_size - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778
779 /* Turn off AGP aperture -- is this required for PCI GART?
780 */
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000781 radeon_write_agp_location(dev_priv, 0xffffffc0);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000782 RADEON_WRITE(RADEON_AGP_COMMAND, 0); /* clear AGP_COMMAND */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783 } else {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000784 RADEON_WRITE(RADEON_AIC_CNTL,
785 tmp & ~RADEON_PCIGART_TRANSLATE_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786 }
787}
788
Dave Airlie84b1fd12007-07-11 15:53:27 +1000789static int radeon_do_init_cp(struct drm_device * dev, drm_radeon_init_t * init)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790{
Dave Airlied985c102006-01-02 21:32:48 +1100791 drm_radeon_private_t *dev_priv = dev->dev_private;
792
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000793 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794
Dave Airlief3dd5c32006-03-25 18:09:46 +1100795 /* if we require new memory map but we don't have it fail */
Dave Airlie54a56ac2006-09-22 04:25:09 +1000796 if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
Dave Airlieb15ec362006-08-19 17:43:52 +1000797 DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
Dave Airlief3dd5c32006-03-25 18:09:46 +1100798 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +1000799 return -EINVAL;
Dave Airlief3dd5c32006-03-25 18:09:46 +1100800 }
801
Dave Airlie54a56ac2006-09-22 04:25:09 +1000802 if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
Dave Airlied985c102006-01-02 21:32:48 +1100803 DRM_DEBUG("Forcing AGP card to PCI mode\n");
Dave Airlie54a56ac2006-09-22 04:25:09 +1000804 dev_priv->flags &= ~RADEON_IS_AGP;
805 } else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
Dave Airlieb15ec362006-08-19 17:43:52 +1000806 && !init->is_pci) {
807 DRM_DEBUG("Restoring AGP flag\n");
Dave Airlie54a56ac2006-09-22 04:25:09 +1000808 dev_priv->flags |= RADEON_IS_AGP;
Dave Airlied985c102006-01-02 21:32:48 +1100809 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810
Dave Airlie54a56ac2006-09-22 04:25:09 +1000811 if ((!(dev_priv->flags & RADEON_IS_AGP)) && !dev->sg) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000812 DRM_ERROR("PCI GART memory not allocated!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +1000814 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 }
816
817 dev_priv->usec_timeout = init->usec_timeout;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000818 if (dev_priv->usec_timeout < 1 ||
819 dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
820 DRM_DEBUG("TIMEOUT problem!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +1000822 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823 }
824
Dave Airlieddbee332007-07-11 12:16:01 +1000825 /* Enable vblank on CRTC1 for older X servers
826 */
827 dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;
828
Dave Airlied985c102006-01-02 21:32:48 +1100829 switch(init->func) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830 case RADEON_INIT_R200_CP:
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000831 dev_priv->microcode_version = UCODE_R200;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832 break;
833 case RADEON_INIT_R300_CP:
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000834 dev_priv->microcode_version = UCODE_R300;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 break;
836 default:
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000837 dev_priv->microcode_version = UCODE_R100;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000839
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840 dev_priv->do_boxes = 0;
841 dev_priv->cp_mode = init->cp_mode;
842
843 /* We don't support anything other than bus-mastering ring mode,
844 * but the ring can be in either AGP or PCI space for the ring
845 * read pointer.
846 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000847 if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
848 (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
849 DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +1000851 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 }
853
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000854 switch (init->fb_bpp) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855 case 16:
856 dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
857 break;
858 case 32:
859 default:
860 dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
861 break;
862 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000863 dev_priv->front_offset = init->front_offset;
864 dev_priv->front_pitch = init->front_pitch;
865 dev_priv->back_offset = init->back_offset;
866 dev_priv->back_pitch = init->back_pitch;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000868 switch (init->depth_bpp) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869 case 16:
870 dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_16BIT_INT_Z;
871 break;
872 case 32:
873 default:
874 dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_24BIT_INT_Z;
875 break;
876 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000877 dev_priv->depth_offset = init->depth_offset;
878 dev_priv->depth_pitch = init->depth_pitch;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879
880 /* Hardware state for depth clears. Remove this if/when we no
881 * longer clear the depth buffer with a 3D rectangle. Hard-code
882 * all values to prevent unwanted 3D state from slipping through
883 * and screwing with the clear operation.
884 */
885 dev_priv->depth_clear.rb3d_cntl = (RADEON_PLANE_MASK_ENABLE |
886 (dev_priv->color_fmt << 10) |
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000887 (dev_priv->microcode_version ==
888 UCODE_R100 ? RADEON_ZBLOCK16 : 0));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700889
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000890 dev_priv->depth_clear.rb3d_zstencilcntl =
891 (dev_priv->depth_fmt |
892 RADEON_Z_TEST_ALWAYS |
893 RADEON_STENCIL_TEST_ALWAYS |
894 RADEON_STENCIL_S_FAIL_REPLACE |
895 RADEON_STENCIL_ZPASS_REPLACE |
896 RADEON_STENCIL_ZFAIL_REPLACE | RADEON_Z_WRITE_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897
898 dev_priv->depth_clear.se_cntl = (RADEON_FFACE_CULL_CW |
899 RADEON_BFACE_SOLID |
900 RADEON_FFACE_SOLID |
901 RADEON_FLAT_SHADE_VTX_LAST |
902 RADEON_DIFFUSE_SHADE_FLAT |
903 RADEON_ALPHA_SHADE_FLAT |
904 RADEON_SPECULAR_SHADE_FLAT |
905 RADEON_FOG_SHADE_FLAT |
906 RADEON_VTX_PIX_CENTER_OGL |
907 RADEON_ROUND_MODE_TRUNC |
908 RADEON_ROUND_PREC_8TH_PIX);
909
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 dev_priv->ring_offset = init->ring_offset;
912 dev_priv->ring_rptr_offset = init->ring_rptr_offset;
913 dev_priv->buffers_offset = init->buffers_offset;
914 dev_priv->gart_textures_offset = init->gart_textures_offset;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000915
Dave Airlieda509d72007-05-26 05:04:51 +1000916 dev_priv->sarea = drm_getsarea(dev);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000917 if (!dev_priv->sarea) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918 DRM_ERROR("could not find sarea!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +1000920 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 }
922
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000924 if (!dev_priv->cp_ring) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925 DRM_ERROR("could not find cp ring region!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +1000927 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928 }
929 dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000930 if (!dev_priv->ring_rptr) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931 DRM_ERROR("could not find ring read pointer!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +1000933 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934 }
Dave Airlied1f2b552005-08-05 22:11:22 +1000935 dev->agp_buffer_token = init->buffers_offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936 dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000937 if (!dev->agp_buffer_map) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938 DRM_ERROR("could not find dma buffer region!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +1000940 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941 }
942
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000943 if (init->gart_textures_offset) {
944 dev_priv->gart_textures =
945 drm_core_findmap(dev, init->gart_textures_offset);
946 if (!dev_priv->gart_textures) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947 DRM_ERROR("could not find GART texture region!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +1000949 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950 }
951 }
952
953 dev_priv->sarea_priv =
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000954 (drm_radeon_sarea_t *) ((u8 *) dev_priv->sarea->handle +
955 init->sarea_priv_offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956
957#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +1000958 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000959 drm_core_ioremap(dev_priv->cp_ring, dev);
960 drm_core_ioremap(dev_priv->ring_rptr, dev);
961 drm_core_ioremap(dev->agp_buffer_map, dev);
962 if (!dev_priv->cp_ring->handle ||
963 !dev_priv->ring_rptr->handle ||
964 !dev->agp_buffer_map->handle) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965 DRM_ERROR("could not find ioremap agp regions!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +1000967 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968 }
969 } else
970#endif
971 {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000972 dev_priv->cp_ring->handle = (void *)dev_priv->cp_ring->offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973 dev_priv->ring_rptr->handle =
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000974 (void *)dev_priv->ring_rptr->offset;
975 dev->agp_buffer_map->handle =
976 (void *)dev->agp_buffer_map->offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000978 DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
979 dev_priv->cp_ring->handle);
980 DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
981 dev_priv->ring_rptr->handle);
982 DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
983 dev->agp_buffer_map->handle);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984 }
985
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000986 dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 16;
Dave Airliebc5f4522007-11-05 12:50:58 +1000987 dev_priv->fb_size =
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000988 ((radeon_read_fb_location(dev_priv) & 0xffff0000u) + 0x10000)
Dave Airlied5ea7022006-03-19 19:37:55 +1100989 - dev_priv->fb_location;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000991 dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
992 ((dev_priv->front_offset
993 + dev_priv->fb_location) >> 10));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000995 dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
996 ((dev_priv->back_offset
997 + dev_priv->fb_location) >> 10));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000999 dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
1000 ((dev_priv->depth_offset
1001 + dev_priv->fb_location) >> 10));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002
1003 dev_priv->gart_size = init->gart_size;
Dave Airlied5ea7022006-03-19 19:37:55 +11001004
1005 /* New let's set the memory map ... */
1006 if (dev_priv->new_memmap) {
1007 u32 base = 0;
1008
1009 DRM_INFO("Setting GART location based on new memory map\n");
1010
1011 /* If using AGP, try to locate the AGP aperture at the same
1012 * location in the card and on the bus, though we have to
1013 * align it down.
1014 */
1015#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001016 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlied5ea7022006-03-19 19:37:55 +11001017 base = dev->agp->base;
1018 /* Check if valid */
Michel Dänzer80b2c382007-02-18 18:03:21 +11001019 if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
1020 base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
Dave Airlied5ea7022006-03-19 19:37:55 +11001021 DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
1022 dev->agp->base);
1023 base = 0;
1024 }
1025 }
1026#endif
1027 /* If not or if AGP is at 0 (Macs), try to put it elsewhere */
1028 if (base == 0) {
1029 base = dev_priv->fb_location + dev_priv->fb_size;
Michel Dänzer80b2c382007-02-18 18:03:21 +11001030 if (base < dev_priv->fb_location ||
1031 ((base + dev_priv->gart_size) & 0xfffffffful) < base)
Dave Airlied5ea7022006-03-19 19:37:55 +11001032 base = dev_priv->fb_location
1033 - dev_priv->gart_size;
Dave Airliebc5f4522007-11-05 12:50:58 +10001034 }
Dave Airlied5ea7022006-03-19 19:37:55 +11001035 dev_priv->gart_vm_start = base & 0xffc00000u;
1036 if (dev_priv->gart_vm_start != base)
1037 DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
1038 base, dev_priv->gart_vm_start);
1039 } else {
1040 DRM_INFO("Setting GART location based on old memory map\n");
1041 dev_priv->gart_vm_start = dev_priv->fb_location +
1042 RADEON_READ(RADEON_CONFIG_APER_SIZE);
1043 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044
1045#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001046 if (dev_priv->flags & RADEON_IS_AGP)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047 dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001048 - dev->agp->base
1049 + dev_priv->gart_vm_start);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050 else
1051#endif
1052 dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
Ivan Kokshayskyb0917bd2005-10-26 11:05:25 +01001053 - (unsigned long)dev->sg->virtual
1054 + dev_priv->gart_vm_start);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001055
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001056 DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
1057 DRM_DEBUG("dev_priv->gart_vm_start 0x%x\n", dev_priv->gart_vm_start);
1058 DRM_DEBUG("dev_priv->gart_buffers_offset 0x%lx\n",
1059 dev_priv->gart_buffers_offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001061 dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
1062 dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063 + init->ring_size / sizeof(u32));
1064 dev_priv->ring.size = init->ring_size;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001065 dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066
Roland Scheidegger576cc452008-02-07 14:59:24 +10001067 dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
1068 dev_priv->ring.rptr_update_l2qw = drm_order( /* init->rptr_update */ 4096 / 8);
1069
1070 dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
1071 dev_priv->ring.fetch_size_l2ow = drm_order( /* init->fetch_size */ 32 / 16);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001072 dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073
1074 dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;
1075
1076#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001077 if (dev_priv->flags & RADEON_IS_AGP) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078 /* Turn off PCI GART */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001079 radeon_set_pcigart(dev_priv, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080 } else
1081#endif
1082 {
Dave Airlieb05c2382008-03-17 10:24:24 +10001083 dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
Dave Airlieea98a922005-09-11 20:28:11 +10001084 /* if we have an offset set from userspace */
Dave Airlief2b04cd2007-05-08 15:19:23 +10001085 if (dev_priv->pcigart_offset_set) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001086 dev_priv->gart_info.bus_addr =
1087 dev_priv->pcigart_offset + dev_priv->fb_location;
Dave Airlief26c4732006-01-02 17:18:39 +11001088 dev_priv->gart_info.mapping.offset =
Dave Airlie7fc86862007-11-05 10:45:27 +10001089 dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
Dave Airlief26c4732006-01-02 17:18:39 +11001090 dev_priv->gart_info.mapping.size =
Dave Airlief2b04cd2007-05-08 15:19:23 +10001091 dev_priv->gart_info.table_size;
Dave Airlief26c4732006-01-02 17:18:39 +11001092
1093 drm_core_ioremap(&dev_priv->gart_info.mapping, dev);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001094 dev_priv->gart_info.addr =
Dave Airlief26c4732006-01-02 17:18:39 +11001095 dev_priv->gart_info.mapping.handle;
Dave Airlieea98a922005-09-11 20:28:11 +10001096
Dave Airlief2b04cd2007-05-08 15:19:23 +10001097 if (dev_priv->flags & RADEON_IS_PCIE)
1098 dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCIE;
1099 else
1100 dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001101 dev_priv->gart_info.gart_table_location =
1102 DRM_ATI_GART_FB;
1103
Dave Airlief26c4732006-01-02 17:18:39 +11001104 DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001105 dev_priv->gart_info.addr,
1106 dev_priv->pcigart_offset);
1107 } else {
Dave Airlief2b04cd2007-05-08 15:19:23 +10001108 if (dev_priv->flags & RADEON_IS_IGPGART)
1109 dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_IGP;
1110 else
1111 dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001112 dev_priv->gart_info.gart_table_location =
1113 DRM_ATI_GART_MAIN;
Dave Airlief26c4732006-01-02 17:18:39 +11001114 dev_priv->gart_info.addr = NULL;
1115 dev_priv->gart_info.bus_addr = 0;
Dave Airlie54a56ac2006-09-22 04:25:09 +10001116 if (dev_priv->flags & RADEON_IS_PCIE) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001117 DRM_ERROR
1118 ("Cannot use PCI Express without GART in FB memory\n");
Dave Airlieea98a922005-09-11 20:28:11 +10001119 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001120 return -EINVAL;
Dave Airlieea98a922005-09-11 20:28:11 +10001121 }
1122 }
1123
1124 if (!drm_ati_pcigart_init(dev, &dev_priv->gart_info)) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001125 DRM_ERROR("failed to init PCI GART!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001127 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128 }
1129
1130 /* Turn on PCI GART */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001131 radeon_set_pcigart(dev_priv, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132 }
1133
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001134 radeon_cp_load_microcode(dev_priv);
1135 radeon_cp_init_ring_buffer(dev, dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136
1137 dev_priv->last_buf = 0;
1138
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001139 radeon_do_engine_reset(dev);
Dave Airlied5ea7022006-03-19 19:37:55 +11001140 radeon_test_writeback(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141
1142 return 0;
1143}
1144
Dave Airlie84b1fd12007-07-11 15:53:27 +10001145static int radeon_do_cleanup_cp(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146{
1147 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001148 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149
1150 /* Make sure interrupts are disabled here because the uninstall ioctl
1151 * may not have been called from userspace and after dev_private
1152 * is freed, it's too late.
1153 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001154 if (dev->irq_enabled)
1155 drm_irq_uninstall(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156
1157#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001158 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlied985c102006-01-02 21:32:48 +11001159 if (dev_priv->cp_ring != NULL) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001160 drm_core_ioremapfree(dev_priv->cp_ring, dev);
Dave Airlied985c102006-01-02 21:32:48 +11001161 dev_priv->cp_ring = NULL;
1162 }
1163 if (dev_priv->ring_rptr != NULL) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001164 drm_core_ioremapfree(dev_priv->ring_rptr, dev);
Dave Airlied985c102006-01-02 21:32:48 +11001165 dev_priv->ring_rptr = NULL;
1166 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001167 if (dev->agp_buffer_map != NULL) {
1168 drm_core_ioremapfree(dev->agp_buffer_map, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169 dev->agp_buffer_map = NULL;
1170 }
1171 } else
1172#endif
1173 {
Dave Airlied985c102006-01-02 21:32:48 +11001174
1175 if (dev_priv->gart_info.bus_addr) {
1176 /* Turn off PCI GART */
1177 radeon_set_pcigart(dev_priv, 0);
Dave Airlieea98a922005-09-11 20:28:11 +10001178 if (!drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info))
1179 DRM_ERROR("failed to cleanup PCI GART!\n");
Dave Airlied985c102006-01-02 21:32:48 +11001180 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001181
Dave Airlied985c102006-01-02 21:32:48 +11001182 if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB)
1183 {
Dave Airlief26c4732006-01-02 17:18:39 +11001184 drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
Dave Airlief2b04cd2007-05-08 15:19:23 +10001185 dev_priv->gart_info.addr = 0;
Dave Airlieea98a922005-09-11 20:28:11 +10001186 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188 /* only clear to the start of flags */
1189 memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));
1190
1191 return 0;
1192}
1193
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001194/* This code will reinit the Radeon CP hardware after a resume from disc.
1195 * AFAIK, it would be very difficult to pickle the state at suspend time, so
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196 * here we make sure that all Radeon hardware initialisation is re-done without
1197 * affecting running applications.
1198 *
1199 * Charl P. Botha <http://cpbotha.net>
1200 */
Dave Airlie84b1fd12007-07-11 15:53:27 +10001201static int radeon_do_resume_cp(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202{
1203 drm_radeon_private_t *dev_priv = dev->dev_private;
1204
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001205 if (!dev_priv) {
1206 DRM_ERROR("Called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001207 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208 }
1209
1210 DRM_DEBUG("Starting radeon_do_resume_cp()\n");
1211
1212#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001213 if (dev_priv->flags & RADEON_IS_AGP) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214 /* Turn off PCI GART */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001215 radeon_set_pcigart(dev_priv, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216 } else
1217#endif
1218 {
1219 /* Turn on PCI GART */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001220 radeon_set_pcigart(dev_priv, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221 }
1222
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001223 radeon_cp_load_microcode(dev_priv);
1224 radeon_cp_init_ring_buffer(dev, dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001226 radeon_do_engine_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227
1228 DRM_DEBUG("radeon_do_resume_cp() complete\n");
1229
1230 return 0;
1231}
1232
Eric Anholtc153f452007-09-03 12:06:45 +10001233int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234{
Eric Anholtc153f452007-09-03 12:06:45 +10001235 drm_radeon_init_t *init = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236
Eric Anholt6c340ea2007-08-25 20:23:09 +10001237 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238
Eric Anholtc153f452007-09-03 12:06:45 +10001239 if (init->func == RADEON_INIT_R300_CP)
Dave Airlie3d5e2c12008-02-07 15:01:05 +10001240 r300_init_reg_flags(dev);
Dave Airlie414ed532005-08-16 20:43:16 +10001241
Eric Anholtc153f452007-09-03 12:06:45 +10001242 switch (init->func) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243 case RADEON_INIT_CP:
1244 case RADEON_INIT_R200_CP:
1245 case RADEON_INIT_R300_CP:
Eric Anholtc153f452007-09-03 12:06:45 +10001246 return radeon_do_init_cp(dev, init);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001247 case RADEON_CLEANUP_CP:
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001248 return radeon_do_cleanup_cp(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249 }
1250
Eric Anholt20caafa2007-08-25 19:22:43 +10001251 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252}
1253
Eric Anholtc153f452007-09-03 12:06:45 +10001254int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001257 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001258
Eric Anholt6c340ea2007-08-25 20:23:09 +10001259 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001261 if (dev_priv->cp_running) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001262 DRM_DEBUG("while CP running\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263 return 0;
1264 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001265 if (dev_priv->cp_mode == RADEON_CSQ_PRIDIS_INDDIS) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001266 DRM_DEBUG("called with bogus CP mode (%d)\n",
1267 dev_priv->cp_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001268 return 0;
1269 }
1270
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001271 radeon_do_cp_start(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272
1273 return 0;
1274}
1275
1276/* Stop the CP. The engine must have been idled before calling this
1277 * routine.
1278 */
Eric Anholtc153f452007-09-03 12:06:45 +10001279int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001280{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281 drm_radeon_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001282 drm_radeon_cp_stop_t *stop = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283 int ret;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001284 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285
Eric Anholt6c340ea2007-08-25 20:23:09 +10001286 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287
Linus Torvalds1da177e2005-04-16 15:20:36 -07001288 if (!dev_priv->cp_running)
1289 return 0;
1290
1291 /* Flush any pending CP commands. This ensures any outstanding
1292 * commands are exectuted by the engine before we turn it off.
1293 */
Eric Anholtc153f452007-09-03 12:06:45 +10001294 if (stop->flush) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001295 radeon_do_cp_flush(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296 }
1297
1298 /* If we fail to make the engine go idle, we return an error
1299 * code so that the DRM ioctl wrapper can try again.
1300 */
Eric Anholtc153f452007-09-03 12:06:45 +10001301 if (stop->idle) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001302 ret = radeon_do_cp_idle(dev_priv);
1303 if (ret)
1304 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001305 }
1306
1307 /* Finally, we can turn off the CP. If the engine isn't idle,
1308 * we will get some dropped triangles as they won't be fully
1309 * rendered before the CP is shut down.
1310 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001311 radeon_do_cp_stop(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312
1313 /* Reset the engine */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001314 radeon_do_engine_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315
1316 return 0;
1317}
1318
Dave Airlie84b1fd12007-07-11 15:53:27 +10001319void radeon_do_release(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320{
1321 drm_radeon_private_t *dev_priv = dev->dev_private;
1322 int i, ret;
1323
1324 if (dev_priv) {
1325 if (dev_priv->cp_running) {
1326 /* Stop the cp */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001327 while ((ret = radeon_do_cp_idle(dev_priv)) != 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328 DRM_DEBUG("radeon_do_cp_idle %d\n", ret);
1329#ifdef __linux__
1330 schedule();
1331#else
1332 tsleep(&ret, PZERO, "rdnrel", 1);
1333#endif
1334 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001335 radeon_do_cp_stop(dev_priv);
1336 radeon_do_engine_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337 }
1338
1339 /* Disable *all* interrupts */
1340 if (dev_priv->mmio) /* remove this after permanent addmaps */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001341 RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001343 if (dev_priv->mmio) { /* remove all surfaces */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001344 for (i = 0; i < RADEON_MAX_SURFACES; i++) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001345 RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, 0);
1346 RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND +
1347 16 * i, 0);
1348 RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND +
1349 16 * i, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350 }
1351 }
1352
1353 /* Free memory heap structures */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001354 radeon_mem_takedown(&(dev_priv->gart_heap));
1355 radeon_mem_takedown(&(dev_priv->fb_heap));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356
1357 /* deallocate kernel resources */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001358 radeon_do_cleanup_cp(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001359 }
1360}
1361
1362/* Just reset the CP ring. Called as part of an X Server engine reset.
1363 */
Eric Anholtc153f452007-09-03 12:06:45 +10001364int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001365{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001366 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001367 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001368
Eric Anholt6c340ea2007-08-25 20:23:09 +10001369 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001370
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001371 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001372 DRM_DEBUG("called before init done\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001373 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374 }
1375
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001376 radeon_do_cp_reset(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001377
1378 /* The CP is no longer running after an engine reset */
1379 dev_priv->cp_running = 0;
1380
1381 return 0;
1382}
1383
Eric Anholtc153f452007-09-03 12:06:45 +10001384int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001385{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001386 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001387 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388
Eric Anholt6c340ea2007-08-25 20:23:09 +10001389 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001390
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001391 return radeon_do_cp_idle(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392}
1393
1394/* Added by Charl P. Botha to call radeon_do_resume_cp().
1395 */
Eric Anholtc153f452007-09-03 12:06:45 +10001396int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001397{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398
1399 return radeon_do_resume_cp(dev);
1400}
1401
Eric Anholtc153f452007-09-03 12:06:45 +10001402int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403{
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001404 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405
Eric Anholt6c340ea2007-08-25 20:23:09 +10001406 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001407
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001408 return radeon_do_engine_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001409}
1410
Linus Torvalds1da177e2005-04-16 15:20:36 -07001411/* ================================================================
1412 * Fullscreen mode
1413 */
1414
1415/* KW: Deprecated to say the least:
1416 */
Eric Anholtc153f452007-09-03 12:06:45 +10001417int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418{
1419 return 0;
1420}
1421
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422/* ================================================================
1423 * Freelist management
1424 */
1425
1426/* Original comment: FIXME: ROTATE_BUFS is a hack to cycle through
1427 * bufs until freelist code is used. Note this hides a problem with
1428 * the scratch register * (used to keep track of last buffer
1429 * completed) being written to before * the last buffer has actually
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001430 * completed rendering.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431 *
1432 * KW: It's also a good way to find free buffers quickly.
1433 *
1434 * KW: Ideally this loop wouldn't exist, and freelist_get wouldn't
1435 * sleep. However, bugs in older versions of radeon_accel.c mean that
1436 * we essentially have to do this, else old clients will break.
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001437 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438 * However, it does leave open a potential deadlock where all the
1439 * buffers are held by other clients, which can't release them because
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001440 * they can't get the lock.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001441 */
1442
Dave Airlie056219e2007-07-11 16:17:42 +10001443struct drm_buf *radeon_freelist_get(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444{
Dave Airliecdd55a22007-07-11 16:32:08 +10001445 struct drm_device_dma *dma = dev->dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446 drm_radeon_private_t *dev_priv = dev->dev_private;
1447 drm_radeon_buf_priv_t *buf_priv;
Dave Airlie056219e2007-07-11 16:17:42 +10001448 struct drm_buf *buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449 int i, t;
1450 int start;
1451
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001452 if (++dev_priv->last_buf >= dma->buf_count)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453 dev_priv->last_buf = 0;
1454
1455 start = dev_priv->last_buf;
1456
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001457 for (t = 0; t < dev_priv->usec_timeout; t++) {
1458 u32 done_age = GET_SCRATCH(1);
1459 DRM_DEBUG("done_age = %d\n", done_age);
1460 for (i = start; i < dma->buf_count; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461 buf = dma->buflist[i];
1462 buf_priv = buf->dev_private;
Eric Anholt6c340ea2007-08-25 20:23:09 +10001463 if (buf->file_priv == NULL || (buf->pending &&
1464 buf_priv->age <=
1465 done_age)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001466 dev_priv->stats.requested_bufs++;
1467 buf->pending = 0;
1468 return buf;
1469 }
1470 start = 0;
1471 }
1472
1473 if (t) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001474 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001475 dev_priv->stats.freelist_loops++;
1476 }
1477 }
1478
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001479 DRM_DEBUG("returning NULL!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001480 return NULL;
1481}
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001482
Linus Torvalds1da177e2005-04-16 15:20:36 -07001483#if 0
Dave Airlie056219e2007-07-11 16:17:42 +10001484struct drm_buf *radeon_freelist_get(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001485{
Dave Airliecdd55a22007-07-11 16:32:08 +10001486 struct drm_device_dma *dma = dev->dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001487 drm_radeon_private_t *dev_priv = dev->dev_private;
1488 drm_radeon_buf_priv_t *buf_priv;
Dave Airlie056219e2007-07-11 16:17:42 +10001489 struct drm_buf *buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001490 int i, t;
1491 int start;
1492 u32 done_age = DRM_READ32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1));
1493
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001494 if (++dev_priv->last_buf >= dma->buf_count)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001495 dev_priv->last_buf = 0;
1496
1497 start = dev_priv->last_buf;
1498 dev_priv->stats.freelist_loops++;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001499
1500 for (t = 0; t < 2; t++) {
1501 for (i = start; i < dma->buf_count; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502 buf = dma->buflist[i];
1503 buf_priv = buf->dev_private;
Eric Anholt6c340ea2007-08-25 20:23:09 +10001504 if (buf->file_priv == 0 || (buf->pending &&
1505 buf_priv->age <=
1506 done_age)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507 dev_priv->stats.requested_bufs++;
1508 buf->pending = 0;
1509 return buf;
1510 }
1511 }
1512 start = 0;
1513 }
1514
1515 return NULL;
1516}
1517#endif
1518
Dave Airlie84b1fd12007-07-11 15:53:27 +10001519void radeon_freelist_reset(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520{
Dave Airliecdd55a22007-07-11 16:32:08 +10001521 struct drm_device_dma *dma = dev->dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522 drm_radeon_private_t *dev_priv = dev->dev_private;
1523 int i;
1524
1525 dev_priv->last_buf = 0;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001526 for (i = 0; i < dma->buf_count; i++) {
Dave Airlie056219e2007-07-11 16:17:42 +10001527 struct drm_buf *buf = dma->buflist[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528 drm_radeon_buf_priv_t *buf_priv = buf->dev_private;
1529 buf_priv->age = 0;
1530 }
1531}
1532
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533/* ================================================================
1534 * CP command submission
1535 */
1536
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001537int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538{
1539 drm_radeon_ring_buffer_t *ring = &dev_priv->ring;
1540 int i;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001541 u32 last_head = GET_RING_HEAD(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001542
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001543 for (i = 0; i < dev_priv->usec_timeout; i++) {
1544 u32 head = GET_RING_HEAD(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545
1546 ring->space = (head - ring->tail) * sizeof(u32);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001547 if (ring->space <= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001548 ring->space += ring->size;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001549 if (ring->space > n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550 return 0;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001551
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552 dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
1553
1554 if (head != last_head)
1555 i = 0;
1556 last_head = head;
1557
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001558 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001559 }
1560
1561 /* FIXME: This return value is ignored in the BEGIN_RING macro! */
1562#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001563 radeon_status(dev_priv);
1564 DRM_ERROR("failed!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565#endif
Eric Anholt20caafa2007-08-25 19:22:43 +10001566 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001567}
1568
Eric Anholt6c340ea2007-08-25 20:23:09 +10001569static int radeon_cp_get_buffers(struct drm_device *dev,
1570 struct drm_file *file_priv,
Dave Airliec60ce622007-07-11 15:27:12 +10001571 struct drm_dma * d)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572{
1573 int i;
Dave Airlie056219e2007-07-11 16:17:42 +10001574 struct drm_buf *buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001575
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001576 for (i = d->granted_count; i < d->request_count; i++) {
1577 buf = radeon_freelist_get(dev);
1578 if (!buf)
Eric Anholt20caafa2007-08-25 19:22:43 +10001579 return -EBUSY; /* NOTE: broken client */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580
Eric Anholt6c340ea2007-08-25 20:23:09 +10001581 buf->file_priv = file_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001582
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001583 if (DRM_COPY_TO_USER(&d->request_indices[i], &buf->idx,
1584 sizeof(buf->idx)))
Eric Anholt20caafa2007-08-25 19:22:43 +10001585 return -EFAULT;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001586 if (DRM_COPY_TO_USER(&d->request_sizes[i], &buf->total,
1587 sizeof(buf->total)))
Eric Anholt20caafa2007-08-25 19:22:43 +10001588 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001589
1590 d->granted_count++;
1591 }
1592 return 0;
1593}
1594
Eric Anholtc153f452007-09-03 12:06:45 +10001595int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001596{
Dave Airliecdd55a22007-07-11 16:32:08 +10001597 struct drm_device_dma *dma = dev->dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598 int ret = 0;
Eric Anholtc153f452007-09-03 12:06:45 +10001599 struct drm_dma *d = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600
Eric Anholt6c340ea2007-08-25 20:23:09 +10001601 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602
Linus Torvalds1da177e2005-04-16 15:20:36 -07001603 /* Please don't send us buffers.
1604 */
Eric Anholtc153f452007-09-03 12:06:45 +10001605 if (d->send_count != 0) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001606 DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
Eric Anholtc153f452007-09-03 12:06:45 +10001607 DRM_CURRENTPID, d->send_count);
Eric Anholt20caafa2007-08-25 19:22:43 +10001608 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001609 }
1610
1611 /* We'll send you buffers.
1612 */
Eric Anholtc153f452007-09-03 12:06:45 +10001613 if (d->request_count < 0 || d->request_count > dma->buf_count) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001614 DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
Eric Anholtc153f452007-09-03 12:06:45 +10001615 DRM_CURRENTPID, d->request_count, dma->buf_count);
Eric Anholt20caafa2007-08-25 19:22:43 +10001616 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001617 }
1618
Eric Anholtc153f452007-09-03 12:06:45 +10001619 d->granted_count = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001620
Eric Anholtc153f452007-09-03 12:06:45 +10001621 if (d->request_count) {
1622 ret = radeon_cp_get_buffers(dev, file_priv, d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001623 }
1624
Linus Torvalds1da177e2005-04-16 15:20:36 -07001625 return ret;
1626}
1627
Dave Airlie22eae942005-11-10 22:16:34 +11001628int radeon_driver_load(struct drm_device *dev, unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001629{
1630 drm_radeon_private_t *dev_priv;
1631 int ret = 0;
1632
1633 dev_priv = drm_alloc(sizeof(drm_radeon_private_t), DRM_MEM_DRIVER);
1634 if (dev_priv == NULL)
Eric Anholt20caafa2007-08-25 19:22:43 +10001635 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636
1637 memset(dev_priv, 0, sizeof(drm_radeon_private_t));
1638 dev->dev_private = (void *)dev_priv;
1639 dev_priv->flags = flags;
1640
Dave Airlie54a56ac2006-09-22 04:25:09 +10001641 switch (flags & RADEON_FAMILY_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642 case CHIP_R100:
1643 case CHIP_RV200:
1644 case CHIP_R200:
1645 case CHIP_R300:
Dave Airlieb15ec362006-08-19 17:43:52 +10001646 case CHIP_R350:
Dave Airlie414ed532005-08-16 20:43:16 +10001647 case CHIP_R420:
Dave Airlieb15ec362006-08-19 17:43:52 +10001648 case CHIP_RV410:
Dave Airlie3d5e2c12008-02-07 15:01:05 +10001649 case CHIP_RV515:
1650 case CHIP_R520:
1651 case CHIP_RV570:
1652 case CHIP_R580:
Dave Airlie54a56ac2006-09-22 04:25:09 +10001653 dev_priv->flags |= RADEON_HAS_HIERZ;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001654 break;
1655 default:
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001656 /* all other chips have no hierarchical z buffer */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001657 break;
1658 }
Dave Airlie414ed532005-08-16 20:43:16 +10001659
1660 if (drm_device_is_agp(dev))
Dave Airlie54a56ac2006-09-22 04:25:09 +10001661 dev_priv->flags |= RADEON_IS_AGP;
Dave Airlieb15ec362006-08-19 17:43:52 +10001662 else if (drm_device_is_pcie(dev))
Dave Airlie54a56ac2006-09-22 04:25:09 +10001663 dev_priv->flags |= RADEON_IS_PCIE;
Dave Airlieb15ec362006-08-19 17:43:52 +10001664 else
Dave Airlie54a56ac2006-09-22 04:25:09 +10001665 dev_priv->flags |= RADEON_IS_PCI;
Dave Airlieea98a922005-09-11 20:28:11 +10001666
Dave Airlie414ed532005-08-16 20:43:16 +10001667 DRM_DEBUG("%s card detected\n",
Dave Airlie54a56ac2006-09-22 04:25:09 +10001668 ((dev_priv->flags & RADEON_IS_AGP) ? "AGP" : (((dev_priv->flags & RADEON_IS_PCIE) ? "PCIE" : "PCI"))));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001669 return ret;
1670}
1671
Dave Airlie22eae942005-11-10 22:16:34 +11001672/* Create mappings for registers and framebuffer so userland doesn't necessarily
1673 * have to find them.
1674 */
1675int radeon_driver_firstopen(struct drm_device *dev)
Dave Airlie836cf042005-07-10 19:27:04 +10001676{
1677 int ret;
1678 drm_local_map_t *map;
1679 drm_radeon_private_t *dev_priv = dev->dev_private;
1680
Dave Airlief2b04cd2007-05-08 15:19:23 +10001681 dev_priv->gart_info.table_size = RADEON_PCIGART_TABLE_SIZE;
1682
Dave Airlie836cf042005-07-10 19:27:04 +10001683 ret = drm_addmap(dev, drm_get_resource_start(dev, 2),
1684 drm_get_resource_len(dev, 2), _DRM_REGISTERS,
1685 _DRM_READ_ONLY, &dev_priv->mmio);
1686 if (ret != 0)
1687 return ret;
1688
Dave Airlie7fc86862007-11-05 10:45:27 +10001689 dev_priv->fb_aper_offset = drm_get_resource_start(dev, 0);
1690 ret = drm_addmap(dev, dev_priv->fb_aper_offset,
Dave Airlie836cf042005-07-10 19:27:04 +10001691 drm_get_resource_len(dev, 0), _DRM_FRAME_BUFFER,
1692 _DRM_WRITE_COMBINING, &map);
1693 if (ret != 0)
1694 return ret;
1695
1696 return 0;
1697}
1698
Dave Airlie22eae942005-11-10 22:16:34 +11001699int radeon_driver_unload(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001700{
1701 drm_radeon_private_t *dev_priv = dev->dev_private;
1702
1703 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704 drm_free(dev_priv, sizeof(*dev_priv), DRM_MEM_DRIVER);
1705
1706 dev->dev_private = NULL;
1707 return 0;
1708}