blob: 61827c66f7d3695c4d9a4f4a30f797bbbae6b44a [file] [log] [blame]
Magnus Dammd5ed4c22009-04-30 07:02:49 +00001/*
2 * SuperH Timer Support - MTU2
3 *
4 * Copyright (C) 2009 Magnus Damm
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/init.h>
21#include <linux/platform_device.h>
22#include <linux/spinlock.h>
23#include <linux/interrupt.h>
24#include <linux/ioport.h>
25#include <linux/delay.h>
26#include <linux/io.h>
27#include <linux/clk.h>
28#include <linux/irq.h>
29#include <linux/err.h>
30#include <linux/clockchips.h>
Paul Mundt46a12f72009-05-03 17:57:17 +090031#include <linux/sh_timer.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Paul Gortmaker7deeab52011-07-03 13:36:22 -040033#include <linux/module.h>
Rafael J. Wysocki57d13372012-03-13 22:40:14 +010034#include <linux/pm_domain.h>
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +020035#include <linux/pm_runtime.h>
Magnus Dammd5ed4c22009-04-30 07:02:49 +000036
Laurent Pinchart7dad72d2014-03-04 13:04:48 +010037struct sh_mtu2_device;
Laurent Pinchart42752cc2014-03-04 12:58:30 +010038
39struct sh_mtu2_channel {
Laurent Pinchart7dad72d2014-03-04 13:04:48 +010040 struct sh_mtu2_device *mtu;
Laurent Pinchartd2b93172014-03-04 14:17:26 +010041 unsigned int index;
Laurent Pinchartda90a1c2014-03-04 14:04:24 +010042
43 void __iomem *base;
Laurent Pinchart42752cc2014-03-04 12:58:30 +010044 int irq;
Laurent Pinchartda90a1c2014-03-04 14:04:24 +010045
Laurent Pinchart42752cc2014-03-04 12:58:30 +010046 struct clock_event_device ced;
47};
48
Laurent Pinchart7dad72d2014-03-04 13:04:48 +010049struct sh_mtu2_device {
Laurent Pinchart42752cc2014-03-04 12:58:30 +010050 struct platform_device *pdev;
51
Magnus Dammd5ed4c22009-04-30 07:02:49 +000052 void __iomem *mapbase;
53 struct clk *clk;
Laurent Pinchart42752cc2014-03-04 12:58:30 +010054
55 struct sh_mtu2_channel channel;
Magnus Dammd5ed4c22009-04-30 07:02:49 +000056};
57
Paul Mundt50393a92012-05-25 13:38:54 +090058static DEFINE_RAW_SPINLOCK(sh_mtu2_lock);
Magnus Dammd5ed4c22009-04-30 07:02:49 +000059
60#define TSTR -1 /* shared register */
61#define TCR 0 /* channel register */
62#define TMDR 1 /* channel register */
63#define TIOR 2 /* channel register */
64#define TIER 3 /* channel register */
65#define TSR 4 /* channel register */
66#define TCNT 5 /* channel register */
67#define TGR 6 /* channel register */
68
69static unsigned long mtu2_reg_offs[] = {
70 [TCR] = 0,
71 [TMDR] = 1,
72 [TIOR] = 2,
73 [TIER] = 4,
74 [TSR] = 5,
75 [TCNT] = 6,
76 [TGR] = 8,
77};
78
Laurent Pinchart42752cc2014-03-04 12:58:30 +010079static inline unsigned long sh_mtu2_read(struct sh_mtu2_channel *ch, int reg_nr)
Magnus Dammd5ed4c22009-04-30 07:02:49 +000080{
Magnus Dammd5ed4c22009-04-30 07:02:49 +000081 unsigned long offs;
82
83 if (reg_nr == TSTR)
Laurent Pinchartda90a1c2014-03-04 14:04:24 +010084 return ioread8(ch->mtu->mapbase);
Magnus Dammd5ed4c22009-04-30 07:02:49 +000085
86 offs = mtu2_reg_offs[reg_nr];
87
88 if ((reg_nr == TCNT) || (reg_nr == TGR))
Laurent Pinchartda90a1c2014-03-04 14:04:24 +010089 return ioread16(ch->base + offs);
Magnus Dammd5ed4c22009-04-30 07:02:49 +000090 else
Laurent Pinchartda90a1c2014-03-04 14:04:24 +010091 return ioread8(ch->base + offs);
Magnus Dammd5ed4c22009-04-30 07:02:49 +000092}
93
Laurent Pinchart42752cc2014-03-04 12:58:30 +010094static inline void sh_mtu2_write(struct sh_mtu2_channel *ch, int reg_nr,
Magnus Dammd5ed4c22009-04-30 07:02:49 +000095 unsigned long value)
96{
Magnus Dammd5ed4c22009-04-30 07:02:49 +000097 unsigned long offs;
98
99 if (reg_nr == TSTR) {
Laurent Pinchartda90a1c2014-03-04 14:04:24 +0100100 iowrite8(value, ch->mtu->mapbase);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000101 return;
102 }
103
104 offs = mtu2_reg_offs[reg_nr];
105
106 if ((reg_nr == TCNT) || (reg_nr == TGR))
Laurent Pinchartda90a1c2014-03-04 14:04:24 +0100107 iowrite16(value, ch->base + offs);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000108 else
Laurent Pinchartda90a1c2014-03-04 14:04:24 +0100109 iowrite8(value, ch->base + offs);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000110}
111
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100112static void sh_mtu2_start_stop_ch(struct sh_mtu2_channel *ch, int start)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000113{
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000114 unsigned long flags, value;
115
116 /* start stop register shared by multiple timer channels */
Paul Mundt50393a92012-05-25 13:38:54 +0900117 raw_spin_lock_irqsave(&sh_mtu2_lock, flags);
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100118 value = sh_mtu2_read(ch, TSTR);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000119
120 if (start)
Laurent Pinchartd2b93172014-03-04 14:17:26 +0100121 value |= 1 << ch->index;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000122 else
Laurent Pinchartd2b93172014-03-04 14:17:26 +0100123 value &= ~(1 << ch->index);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000124
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100125 sh_mtu2_write(ch, TSTR, value);
Paul Mundt50393a92012-05-25 13:38:54 +0900126 raw_spin_unlock_irqrestore(&sh_mtu2_lock, flags);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000127}
128
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100129static int sh_mtu2_enable(struct sh_mtu2_channel *ch)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000130{
Laurent Pinchartf92d62f52014-03-04 12:59:54 +0100131 unsigned long periodic;
132 unsigned long rate;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000133 int ret;
134
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100135 pm_runtime_get_sync(&ch->mtu->pdev->dev);
136 dev_pm_syscore_device(&ch->mtu->pdev->dev, true);
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200137
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000138 /* enable clock */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100139 ret = clk_enable(ch->mtu->clk);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000140 if (ret) {
Laurent Pinchartd2b93172014-03-04 14:17:26 +0100141 dev_err(&ch->mtu->pdev->dev, "ch%u: cannot enable clock\n",
142 ch->index);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000143 return ret;
144 }
145
146 /* make sure channel is disabled */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100147 sh_mtu2_start_stop_ch(ch, 0);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000148
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100149 rate = clk_get_rate(ch->mtu->clk) / 64;
Laurent Pinchartf92d62f52014-03-04 12:59:54 +0100150 periodic = (rate + HZ/2) / HZ;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000151
152 /* "Periodic Counter Operation" */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100153 sh_mtu2_write(ch, TCR, 0x23); /* TGRA clear, divide clock by 64 */
154 sh_mtu2_write(ch, TIOR, 0);
155 sh_mtu2_write(ch, TGR, periodic);
156 sh_mtu2_write(ch, TCNT, 0);
157 sh_mtu2_write(ch, TMDR, 0);
158 sh_mtu2_write(ch, TIER, 0x01);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000159
160 /* enable channel */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100161 sh_mtu2_start_stop_ch(ch, 1);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000162
163 return 0;
164}
165
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100166static void sh_mtu2_disable(struct sh_mtu2_channel *ch)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000167{
168 /* disable channel */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100169 sh_mtu2_start_stop_ch(ch, 0);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000170
171 /* stop clock */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100172 clk_disable(ch->mtu->clk);
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200173
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100174 dev_pm_syscore_device(&ch->mtu->pdev->dev, false);
175 pm_runtime_put(&ch->mtu->pdev->dev);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000176}
177
178static irqreturn_t sh_mtu2_interrupt(int irq, void *dev_id)
179{
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100180 struct sh_mtu2_channel *ch = dev_id;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000181
182 /* acknowledge interrupt */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100183 sh_mtu2_read(ch, TSR);
184 sh_mtu2_write(ch, TSR, 0xfe);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000185
186 /* notify clockevent layer */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100187 ch->ced.event_handler(&ch->ced);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000188 return IRQ_HANDLED;
189}
190
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100191static struct sh_mtu2_channel *ced_to_sh_mtu2(struct clock_event_device *ced)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000192{
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100193 return container_of(ced, struct sh_mtu2_channel, ced);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000194}
195
196static void sh_mtu2_clock_event_mode(enum clock_event_mode mode,
197 struct clock_event_device *ced)
198{
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100199 struct sh_mtu2_channel *ch = ced_to_sh_mtu2(ced);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000200 int disabled = 0;
201
202 /* deal with old setting first */
203 switch (ced->mode) {
204 case CLOCK_EVT_MODE_PERIODIC:
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100205 sh_mtu2_disable(ch);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000206 disabled = 1;
207 break;
208 default:
209 break;
210 }
211
212 switch (mode) {
213 case CLOCK_EVT_MODE_PERIODIC:
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100214 dev_info(&ch->mtu->pdev->dev,
Laurent Pinchartd2b93172014-03-04 14:17:26 +0100215 "ch%u: used for periodic clock events\n", ch->index);
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100216 sh_mtu2_enable(ch);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000217 break;
218 case CLOCK_EVT_MODE_UNUSED:
219 if (!disabled)
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100220 sh_mtu2_disable(ch);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000221 break;
222 case CLOCK_EVT_MODE_SHUTDOWN:
223 default:
224 break;
225 }
226}
227
Rafael J. Wysockicc7ad452012-08-06 01:43:41 +0200228static void sh_mtu2_clock_event_suspend(struct clock_event_device *ced)
229{
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100230 pm_genpd_syscore_poweroff(&ced_to_sh_mtu2(ced)->mtu->pdev->dev);
Rafael J. Wysockicc7ad452012-08-06 01:43:41 +0200231}
232
233static void sh_mtu2_clock_event_resume(struct clock_event_device *ced)
234{
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100235 pm_genpd_syscore_poweron(&ced_to_sh_mtu2(ced)->mtu->pdev->dev);
Rafael J. Wysockicc7ad452012-08-06 01:43:41 +0200236}
237
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100238static void sh_mtu2_register_clockevent(struct sh_mtu2_channel *ch,
Laurent Pinchartaa838042014-03-04 13:57:14 +0100239 const char *name, unsigned long rating)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000240{
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100241 struct clock_event_device *ced = &ch->ced;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000242 int ret;
243
244 memset(ced, 0, sizeof(*ced));
245
246 ced->name = name;
247 ced->features = CLOCK_EVT_FEAT_PERIODIC;
248 ced->rating = rating;
249 ced->cpumask = cpumask_of(0);
250 ced->set_mode = sh_mtu2_clock_event_mode;
Rafael J. Wysockicc7ad452012-08-06 01:43:41 +0200251 ced->suspend = sh_mtu2_clock_event_suspend;
252 ced->resume = sh_mtu2_clock_event_resume;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000253
Laurent Pinchartd2b93172014-03-04 14:17:26 +0100254 dev_info(&ch->mtu->pdev->dev, "ch%u: used for clock events\n",
255 ch->index);
Paul Mundtda64c2a2010-02-25 16:37:46 +0900256 clockevents_register_device(ced);
257
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100258 ret = request_irq(ch->irq, sh_mtu2_interrupt,
Laurent Pinchart276bee02014-02-17 11:27:49 +0100259 IRQF_TIMER | IRQF_IRQPOLL | IRQF_NOBALANCING,
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100260 dev_name(&ch->mtu->pdev->dev), ch);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000261 if (ret) {
Laurent Pinchartd2b93172014-03-04 14:17:26 +0100262 dev_err(&ch->mtu->pdev->dev, "ch%u: failed to request irq %d\n",
263 ch->index, ch->irq);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000264 return;
265 }
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000266}
267
Laurent Pinchartaa838042014-03-04 13:57:14 +0100268static int sh_mtu2_register(struct sh_mtu2_channel *ch, const char *name,
Paul Mundtd1fcc0a2009-05-03 18:05:42 +0900269 unsigned long clockevent_rating)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000270{
271 if (clockevent_rating)
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100272 sh_mtu2_register_clockevent(ch, name, clockevent_rating);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000273
274 return 0;
275}
276
Laurent Pinchart2e1a53262014-03-04 13:11:23 +0100277static int sh_mtu2_setup_channel(struct sh_mtu2_channel *ch,
278 struct sh_mtu2_device *mtu)
279{
280 struct sh_timer_config *cfg = mtu->pdev->dev.platform_data;
281
282 memset(ch, 0, sizeof(*ch));
283 ch->mtu = mtu;
Laurent Pinchartd2b93172014-03-04 14:17:26 +0100284 ch->index = cfg->timer_bit;
Laurent Pinchart2e1a53262014-03-04 13:11:23 +0100285
286 ch->irq = platform_get_irq(mtu->pdev, 0);
287 if (ch->irq < 0) {
Laurent Pinchartd2b93172014-03-04 14:17:26 +0100288 dev_err(&mtu->pdev->dev, "ch%u: failed to get irq\n",
289 ch->index);
Laurent Pinchart2e1a53262014-03-04 13:11:23 +0100290 return ch->irq;
291 }
292
Laurent Pinchartaa838042014-03-04 13:57:14 +0100293 return sh_mtu2_register(ch, dev_name(&mtu->pdev->dev),
Laurent Pinchart2e1a53262014-03-04 13:11:23 +0100294 cfg->clockevent_rating);
295}
296
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100297static int sh_mtu2_setup(struct sh_mtu2_device *mtu,
298 struct platform_device *pdev)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000299{
Paul Mundt46a12f72009-05-03 17:57:17 +0900300 struct sh_timer_config *cfg = pdev->dev.platform_data;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000301 struct resource *res;
Laurent Pinchart276bee02014-02-17 11:27:49 +0100302 int ret;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000303 ret = -ENXIO;
304
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100305 memset(mtu, 0, sizeof(*mtu));
306 mtu->pdev = pdev;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000307
308 if (!cfg) {
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100309 dev_err(&mtu->pdev->dev, "missing platform data\n");
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000310 goto err0;
311 }
312
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100313 platform_set_drvdata(pdev, mtu);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000314
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100315 res = platform_get_resource(mtu->pdev, IORESOURCE_MEM, 0);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000316 if (!res) {
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100317 dev_err(&mtu->pdev->dev, "failed to get I/O memory\n");
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000318 goto err0;
319 }
320
Laurent Pinchartda90a1c2014-03-04 14:04:24 +0100321 /*
322 * Map memory, let channel.base point to our channel and mapbase to the
323 * start/stop shared register.
324 */
325 mtu->channel.base = ioremap_nocache(res->start, resource_size(res));
326 if (mtu->channel.base == NULL) {
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100327 dev_err(&mtu->pdev->dev, "failed to remap I/O memory\n");
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000328 goto err0;
329 }
330
Laurent Pinchartda90a1c2014-03-04 14:04:24 +0100331 mtu->mapbase = mtu->channel.base + cfg->channel_offset;
332
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000333 /* get hold of clock */
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100334 mtu->clk = clk_get(&mtu->pdev->dev, "mtu2_fck");
335 if (IS_ERR(mtu->clk)) {
336 dev_err(&mtu->pdev->dev, "cannot get clock\n");
337 ret = PTR_ERR(mtu->clk);
Magnus Damm03ff8582010-10-13 07:36:38 +0000338 goto err1;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000339 }
340
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100341 ret = clk_prepare(mtu->clk);
Laurent Pincharta4a5fc32013-11-08 11:07:59 +0100342 if (ret < 0)
343 goto err2;
344
Laurent Pinchart2e1a53262014-03-04 13:11:23 +0100345 ret = sh_mtu2_setup_channel(&mtu->channel, mtu);
Laurent Pinchartbd754932013-11-08 11:07:59 +0100346 if (ret < 0)
347 goto err3;
Laurent Pincharta4a5fc32013-11-08 11:07:59 +0100348
Laurent Pinchartbd754932013-11-08 11:07:59 +0100349 return 0;
350 err3:
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100351 clk_unprepare(mtu->clk);
Laurent Pincharta4a5fc32013-11-08 11:07:59 +0100352 err2:
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100353 clk_put(mtu->clk);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000354 err1:
Laurent Pinchartda90a1c2014-03-04 14:04:24 +0100355 iounmap(mtu->channel.base);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000356 err0:
357 return ret;
358}
359
Greg Kroah-Hartman18505142012-12-21 15:11:38 -0800360static int sh_mtu2_probe(struct platform_device *pdev)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000361{
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100362 struct sh_mtu2_device *mtu = platform_get_drvdata(pdev);
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200363 struct sh_timer_config *cfg = pdev->dev.platform_data;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000364 int ret;
365
Rafael J. Wysockicc7ad452012-08-06 01:43:41 +0200366 if (!is_early_platform_device(pdev)) {
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200367 pm_runtime_set_active(&pdev->dev);
368 pm_runtime_enable(&pdev->dev);
Rafael J. Wysockicc7ad452012-08-06 01:43:41 +0200369 }
Rafael J. Wysocki57d13372012-03-13 22:40:14 +0100370
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100371 if (mtu) {
Paul Mundt214a6072010-03-10 16:26:25 +0900372 dev_info(&pdev->dev, "kept as earlytimer\n");
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200373 goto out;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000374 }
375
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100376 mtu = kmalloc(sizeof(*mtu), GFP_KERNEL);
377 if (mtu == NULL) {
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000378 dev_err(&pdev->dev, "failed to allocate driver data\n");
379 return -ENOMEM;
380 }
381
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100382 ret = sh_mtu2_setup(mtu, pdev);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000383 if (ret) {
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100384 kfree(mtu);
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200385 pm_runtime_idle(&pdev->dev);
386 return ret;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000387 }
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200388 if (is_early_platform_device(pdev))
389 return 0;
390
391 out:
392 if (cfg->clockevent_rating)
393 pm_runtime_irq_safe(&pdev->dev);
394 else
395 pm_runtime_idle(&pdev->dev);
396
397 return 0;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000398}
399
Greg Kroah-Hartman18505142012-12-21 15:11:38 -0800400static int sh_mtu2_remove(struct platform_device *pdev)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000401{
402 return -EBUSY; /* cannot unregister clockevent */
403}
404
405static struct platform_driver sh_mtu2_device_driver = {
406 .probe = sh_mtu2_probe,
Greg Kroah-Hartman18505142012-12-21 15:11:38 -0800407 .remove = sh_mtu2_remove,
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000408 .driver = {
409 .name = "sh_mtu2",
410 }
411};
412
413static int __init sh_mtu2_init(void)
414{
415 return platform_driver_register(&sh_mtu2_device_driver);
416}
417
418static void __exit sh_mtu2_exit(void)
419{
420 platform_driver_unregister(&sh_mtu2_device_driver);
421}
422
423early_platform_init("earlytimer", &sh_mtu2_device_driver);
Simon Horman342896a2013-03-05 15:40:42 +0900424subsys_initcall(sh_mtu2_init);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000425module_exit(sh_mtu2_exit);
426
427MODULE_AUTHOR("Magnus Damm");
428MODULE_DESCRIPTION("SuperH MTU2 Timer Driver");
429MODULE_LICENSE("GPL v2");