blob: 224cf617b531068e85a86b136669bb70d108dd47 [file] [log] [blame]
Larry Finger0c817332010-12-08 11:12:31 -06001/******************************************************************************
2 *
Larry Fingera8d76062012-01-07 20:46:42 -06003 * Copyright(c) 2009-2012 Realtek Corporation.
Larry Finger0c817332010-12-08 11:12:31 -06004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
22 * wlanfae <wlanfae@realtek.com>
23 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
24 * Hsinchu 300, Taiwan.
25 *
26 * Larry Finger <Larry.Finger@lwfinger.net>
27 *
28 *****************************************************************************/
29
30#ifndef __RTL_WIFI_H__
31#define __RTL_WIFI_H__
32
Larry Fingerd273bb22012-01-27 13:59:25 -060033#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
34
Larry Finger0c817332010-12-08 11:12:31 -060035#include <linux/sched.h>
36#include <linux/firmware.h>
Larry Finger0c817332010-12-08 11:12:31 -060037#include <linux/etherdevice.h>
David S. Millerb08cd662011-02-24 22:50:30 -080038#include <linux/vmalloc.h>
Larry Finger62e63972011-02-11 14:27:46 -060039#include <linux/usb.h>
Larry Finger0c817332010-12-08 11:12:31 -060040#include <net/mac80211.h>
Larry Fingerb0302ab2012-01-30 09:54:49 -060041#include <linux/completion.h>
Larry Finger0c817332010-12-08 11:12:31 -060042#include "debug.h"
43
44#define RF_CHANGE_BY_INIT 0
45#define RF_CHANGE_BY_IPS BIT(28)
46#define RF_CHANGE_BY_PS BIT(29)
47#define RF_CHANGE_BY_HW BIT(30)
48#define RF_CHANGE_BY_SW BIT(31)
49
50#define IQK_ADDA_REG_NUM 16
51#define IQK_MAC_REG_NUM 4
52
53#define MAX_KEY_LEN 61
54#define KEY_BUF_SIZE 5
55
56/* QoS related. */
57/*aci: 0x00 Best Effort*/
58/*aci: 0x01 Background*/
59/*aci: 0x10 Video*/
60/*aci: 0x11 Voice*/
61/*Max: define total number.*/
62#define AC0_BE 0
63#define AC1_BK 1
64#define AC2_VI 2
65#define AC3_VO 3
66#define AC_MAX 4
67#define QOS_QUEUE_NUM 4
68#define RTL_MAC80211_NUM_QUEUE 5
Larry Fingerff6ff962011-11-17 12:14:43 -060069#define REALTEK_USB_VENQT_MAX_BUF_SIZE 254
Larry Finger30899cc2012-03-19 15:44:31 -050070#define RTL_USB_MAX_RX_COUNT 100
Larry Finger0c817332010-12-08 11:12:31 -060071#define QBSS_LOAD_SIZE 5
72#define MAX_WMMELE_LENGTH 64
73
Chaoming_Li3dad6182011-04-25 12:52:49 -050074#define TOTAL_CAM_ENTRY 32
75
Larry Finger0c817332010-12-08 11:12:31 -060076/*slot time for 11g. */
77#define RTL_SLOT_TIME_9 9
78#define RTL_SLOT_TIME_20 20
79
Mark Cave-Aylanddea4a822013-11-02 14:28:35 -050080/*related to tcp/ip. */
Larry Finger0c817332010-12-08 11:12:31 -060081#define SNAP_SIZE 6
82#define PROTOC_TYPE_SIZE 2
83
84/*related with 802.11 frame*/
85#define MAC80211_3ADDR_LEN 24
86#define MAC80211_4ADDR_LEN 30
87
Larry Fingere97b7752011-02-19 16:29:07 -060088#define CHANNEL_MAX_NUMBER (14 + 24 + 21) /* 14 is the max channel no */
89#define CHANNEL_GROUP_MAX (3 + 9) /* ch1~3, 4~9, 10~14 = three groups */
90#define MAX_PG_GROUP 13
91#define CHANNEL_GROUP_MAX_2G 3
92#define CHANNEL_GROUP_IDX_5GL 3
93#define CHANNEL_GROUP_IDX_5GM 6
94#define CHANNEL_GROUP_IDX_5GH 9
95#define CHANNEL_GROUP_MAX_5G 9
96#define CHANNEL_MAX_NUMBER_2G 14
97#define AVG_THERMAL_NUM 8
Larry Fingere6deaf82013-03-24 22:06:55 -050098#define AVG_THERMAL_NUM_88E 4
Chaoming_Li3dad6182011-04-25 12:52:49 -050099#define MAX_TID_COUNT 9
Larry Fingere97b7752011-02-19 16:29:07 -0600100
101/* for early mode */
Chaoming_Li3dad6182011-04-25 12:52:49 -0500102#define FCS_LEN 4
Larry Fingere97b7752011-02-19 16:29:07 -0600103#define EM_HDR_LEN 8
Larry Finger26634c42013-03-24 22:06:33 -0500104
Larry Fingere6deaf82013-03-24 22:06:55 -0500105#define MAX_TX_COUNT 4
106#define MAX_RF_PATH 4
107#define MAX_CHNL_GROUP_24G 6
108#define MAX_CHNL_GROUP_5G 14
109
110struct txpower_info_2g {
111 u8 index_cck_base[MAX_RF_PATH][MAX_CHNL_GROUP_24G];
112 u8 index_bw40_base[MAX_RF_PATH][MAX_CHNL_GROUP_24G];
113 /*If only one tx, only BW20 and OFDM are used.*/
114 u8 cck_diff[MAX_RF_PATH][MAX_TX_COUNT];
115 u8 ofdm_diff[MAX_RF_PATH][MAX_TX_COUNT];
116 u8 bw20_diff[MAX_RF_PATH][MAX_TX_COUNT];
117 u8 bw40_diff[MAX_RF_PATH][MAX_TX_COUNT];
118};
119
120struct txpower_info_5g {
121 u8 index_bw40_base[MAX_RF_PATH][MAX_CHNL_GROUP_5G];
122 /*If only one tx, only BW20, OFDM, BW80 and BW160 are used.*/
123 u8 ofdm_diff[MAX_RF_PATH][MAX_TX_COUNT];
124 u8 bw20_diff[MAX_RF_PATH][MAX_TX_COUNT];
125 u8 bw40_diff[MAX_RF_PATH][MAX_TX_COUNT];
126};
127
Larry Finger0c817332010-12-08 11:12:31 -0600128enum intf_type {
129 INTF_PCI = 0,
130 INTF_USB = 1,
131};
132
133enum radio_path {
134 RF90_PATH_A = 0,
135 RF90_PATH_B = 1,
136 RF90_PATH_C = 2,
137 RF90_PATH_D = 3,
138};
139
140enum rt_eeprom_type {
141 EEPROM_93C46,
142 EEPROM_93C56,
143 EEPROM_BOOT_EFUSE,
144};
145
Thomas Huehn36323f82012-07-23 21:33:42 +0200146enum ttl_status {
Larry Finger0c817332010-12-08 11:12:31 -0600147 RTL_STATUS_INTERFACE_START = 0,
148};
149
150enum hardware_type {
151 HARDWARE_TYPE_RTL8192E,
152 HARDWARE_TYPE_RTL8192U,
153 HARDWARE_TYPE_RTL8192SE,
154 HARDWARE_TYPE_RTL8192SU,
155 HARDWARE_TYPE_RTL8192CE,
156 HARDWARE_TYPE_RTL8192CU,
157 HARDWARE_TYPE_RTL8192DE,
158 HARDWARE_TYPE_RTL8192DU,
Larry Finger2461c7d2012-08-31 15:39:01 -0500159 HARDWARE_TYPE_RTL8723AE,
George18d30062011-02-19 16:29:02 -0600160 HARDWARE_TYPE_RTL8723U,
Larry Finger5c691772013-03-24 22:06:56 -0500161 HARDWARE_TYPE_RTL8188EE,
Larry Finger0c817332010-12-08 11:12:31 -0600162
Larry Fingere97b7752011-02-19 16:29:07 -0600163 /* keep it last */
Larry Finger0c817332010-12-08 11:12:31 -0600164 HARDWARE_TYPE_NUM
165};
166
Larry Fingere97b7752011-02-19 16:29:07 -0600167#define IS_HARDWARE_TYPE_8192SU(rtlhal) \
168 (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SU)
169#define IS_HARDWARE_TYPE_8192SE(rtlhal) \
170 (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
Larry Finger62e63972011-02-11 14:27:46 -0600171#define IS_HARDWARE_TYPE_8192CE(rtlhal) \
172 (rtlhal->hw_type == HARDWARE_TYPE_RTL8192CE)
George18d30062011-02-19 16:29:02 -0600173#define IS_HARDWARE_TYPE_8192CU(rtlhal) \
174 (rtlhal->hw_type == HARDWARE_TYPE_RTL8192CU)
Larry Fingere97b7752011-02-19 16:29:07 -0600175#define IS_HARDWARE_TYPE_8192DE(rtlhal) \
176 (rtlhal->hw_type == HARDWARE_TYPE_RTL8192DE)
177#define IS_HARDWARE_TYPE_8192DU(rtlhal) \
178 (rtlhal->hw_type == HARDWARE_TYPE_RTL8192DU)
179#define IS_HARDWARE_TYPE_8723E(rtlhal) \
180 (rtlhal->hw_type == HARDWARE_TYPE_RTL8723E)
George18d30062011-02-19 16:29:02 -0600181#define IS_HARDWARE_TYPE_8723U(rtlhal) \
182 (rtlhal->hw_type == HARDWARE_TYPE_RTL8723U)
Larry Fingere97b7752011-02-19 16:29:07 -0600183#define IS_HARDWARE_TYPE_8192S(rtlhal) \
184(IS_HARDWARE_TYPE_8192SE(rtlhal) || IS_HARDWARE_TYPE_8192SU(rtlhal))
185#define IS_HARDWARE_TYPE_8192C(rtlhal) \
186(IS_HARDWARE_TYPE_8192CE(rtlhal) || IS_HARDWARE_TYPE_8192CU(rtlhal))
187#define IS_HARDWARE_TYPE_8192D(rtlhal) \
188(IS_HARDWARE_TYPE_8192DE(rtlhal) || IS_HARDWARE_TYPE_8192DU(rtlhal))
189#define IS_HARDWARE_TYPE_8723(rtlhal) \
190(IS_HARDWARE_TYPE_8723E(rtlhal) || IS_HARDWARE_TYPE_8723U(rtlhal))
Chaoming_Li3dad6182011-04-25 12:52:49 -0500191#define IS_HARDWARE_TYPE_8723U(rtlhal) \
192 (rtlhal->hw_type == HARDWARE_TYPE_RTL8723U)
Larry Finger62e63972011-02-11 14:27:46 -0600193
Larry Fingerda3ba882011-09-19 14:34:10 -0500194#define RX_HAL_IS_CCK_RATE(_pdesc)\
195 (_pdesc->rxmcs == DESC92_RATE1M || \
196 _pdesc->rxmcs == DESC92_RATE2M || \
197 _pdesc->rxmcs == DESC92_RATE5_5M || \
198 _pdesc->rxmcs == DESC92_RATE11M)
199
Larry Finger0c817332010-12-08 11:12:31 -0600200enum scan_operation_backup_opt {
201 SCAN_OPT_BACKUP = 0,
202 SCAN_OPT_RESTORE,
203 SCAN_OPT_MAX
204};
205
206/*RF state.*/
207enum rf_pwrstate {
208 ERFON,
209 ERFSLEEP,
210 ERFOFF
211};
212
213struct bb_reg_def {
214 u32 rfintfs;
215 u32 rfintfi;
216 u32 rfintfo;
217 u32 rfintfe;
218 u32 rf3wire_offset;
219 u32 rflssi_select;
220 u32 rftxgain_stage;
221 u32 rfhssi_para1;
222 u32 rfhssi_para2;
Larry Fingerda17fcf2012-10-25 13:46:31 -0500223 u32 rfsw_ctrl;
Larry Finger0c817332010-12-08 11:12:31 -0600224 u32 rfagc_control1;
225 u32 rfagc_control2;
Larry Fingerda17fcf2012-10-25 13:46:31 -0500226 u32 rfrxiq_imbal;
Larry Finger0c817332010-12-08 11:12:31 -0600227 u32 rfrx_afe;
Larry Fingerda17fcf2012-10-25 13:46:31 -0500228 u32 rftxiq_imbal;
Larry Finger0c817332010-12-08 11:12:31 -0600229 u32 rftx_afe;
Larry Fingerda17fcf2012-10-25 13:46:31 -0500230 u32 rf_rb; /* rflssi_readback */
231 u32 rf_rbpi; /* rflssi_readbackpi */
Larry Finger0c817332010-12-08 11:12:31 -0600232};
233
234enum io_type {
235 IO_CMD_PAUSE_DM_BY_SCAN = 0,
236 IO_CMD_RESUME_DM_BY_SCAN = 1,
237};
238
239enum hw_variables {
240 HW_VAR_ETHER_ADDR,
241 HW_VAR_MULTICAST_REG,
242 HW_VAR_BASIC_RATE,
243 HW_VAR_BSSID,
244 HW_VAR_MEDIA_STATUS,
245 HW_VAR_SECURITY_CONF,
246 HW_VAR_BEACON_INTERVAL,
247 HW_VAR_ATIM_WINDOW,
248 HW_VAR_LISTEN_INTERVAL,
249 HW_VAR_CS_COUNTER,
250 HW_VAR_DEFAULTKEY0,
251 HW_VAR_DEFAULTKEY1,
252 HW_VAR_DEFAULTKEY2,
253 HW_VAR_DEFAULTKEY3,
254 HW_VAR_SIFS,
255 HW_VAR_DIFS,
256 HW_VAR_EIFS,
257 HW_VAR_SLOT_TIME,
258 HW_VAR_ACK_PREAMBLE,
259 HW_VAR_CW_CONFIG,
260 HW_VAR_CW_VALUES,
261 HW_VAR_RATE_FALLBACK_CONTROL,
262 HW_VAR_CONTENTION_WINDOW,
263 HW_VAR_RETRY_COUNT,
264 HW_VAR_TR_SWITCH,
265 HW_VAR_COMMAND,
266 HW_VAR_WPA_CONFIG,
267 HW_VAR_AMPDU_MIN_SPACE,
268 HW_VAR_SHORTGI_DENSITY,
269 HW_VAR_AMPDU_FACTOR,
270 HW_VAR_MCS_RATE_AVAILABLE,
271 HW_VAR_AC_PARAM,
272 HW_VAR_ACM_CTRL,
273 HW_VAR_DIS_Req_Qsize,
274 HW_VAR_CCX_CHNL_LOAD,
275 HW_VAR_CCX_NOISE_HISTOGRAM,
276 HW_VAR_CCX_CLM_NHM,
277 HW_VAR_TxOPLimit,
278 HW_VAR_TURBO_MODE,
279 HW_VAR_RF_STATE,
280 HW_VAR_RF_OFF_BY_HW,
281 HW_VAR_BUS_SPEED,
282 HW_VAR_SET_DEV_POWER,
283
284 HW_VAR_RCR,
285 HW_VAR_RATR_0,
286 HW_VAR_RRSR,
287 HW_VAR_CPU_RST,
Larry Finger26634c42013-03-24 22:06:33 -0500288 HW_VAR_CHECK_BSSID,
Larry Finger0c817332010-12-08 11:12:31 -0600289 HW_VAR_LBK_MODE,
290 HW_VAR_AES_11N_FIX,
291 HW_VAR_USB_RX_AGGR,
292 HW_VAR_USER_CONTROL_TURBO_MODE,
293 HW_VAR_RETRY_LIMIT,
294 HW_VAR_INIT_TX_RATE,
295 HW_VAR_TX_RATE_REG,
296 HW_VAR_EFUSE_USAGE,
297 HW_VAR_EFUSE_BYTES,
298 HW_VAR_AUTOLOAD_STATUS,
299 HW_VAR_RF_2R_DISABLE,
300 HW_VAR_SET_RPWM,
301 HW_VAR_H2C_FW_PWRMODE,
302 HW_VAR_H2C_FW_JOINBSSRPT,
Larry Finger26634c42013-03-24 22:06:33 -0500303 HW_VAR_H2C_FW_P2P_PS_OFFLOAD,
Larry Finger0c817332010-12-08 11:12:31 -0600304 HW_VAR_FW_PSMODE_STATUS,
Larry Finger26634c42013-03-24 22:06:33 -0500305 HW_VAR_RESUME_CLK_ON,
306 HW_VAR_FW_LPS_ACTION,
Larry Finger0c817332010-12-08 11:12:31 -0600307 HW_VAR_1X1_RECV_COMBINE,
308 HW_VAR_STOP_SEND_BEACON,
309 HW_VAR_TSF_TIMER,
310 HW_VAR_IO_CMD,
311
312 HW_VAR_RF_RECOVERY,
313 HW_VAR_H2C_FW_UPDATE_GTK,
314 HW_VAR_WF_MASK,
315 HW_VAR_WF_CRC,
316 HW_VAR_WF_IS_MAC_ADDR,
317 HW_VAR_H2C_FW_OFFLOAD,
318 HW_VAR_RESET_WFCRC,
319
320 HW_VAR_HANDLE_FW_C2H,
321 HW_VAR_DL_FW_RSVD_PAGE,
322 HW_VAR_AID,
323 HW_VAR_HW_SEQ_ENABLE,
324 HW_VAR_CORRECT_TSF,
325 HW_VAR_BCN_VALID,
326 HW_VAR_FWLPS_RF_ON,
327 HW_VAR_DUAL_TSF_RST,
328 HW_VAR_SWITCH_EPHY_WoWLAN,
329 HW_VAR_INT_MIGRATION,
330 HW_VAR_INT_AC,
331 HW_VAR_RF_TIMING,
332
Larry Finger26634c42013-03-24 22:06:33 -0500333 HAL_DEF_WOWLAN,
Larry Finger0c817332010-12-08 11:12:31 -0600334 HW_VAR_MRC,
335
336 HW_VAR_MGT_FILTER,
337 HW_VAR_CTRL_FILTER,
338 HW_VAR_DATA_FILTER,
339};
340
341enum _RT_MEDIA_STATUS {
342 RT_MEDIA_DISCONNECT = 0,
343 RT_MEDIA_CONNECT = 1
344};
345
346enum rt_oem_id {
347 RT_CID_DEFAULT = 0,
348 RT_CID_8187_ALPHA0 = 1,
349 RT_CID_8187_SERCOMM_PS = 2,
350 RT_CID_8187_HW_LED = 3,
351 RT_CID_8187_NETGEAR = 4,
352 RT_CID_WHQL = 5,
353 RT_CID_819x_CAMEO = 6,
354 RT_CID_819x_RUNTOP = 7,
355 RT_CID_819x_Senao = 8,
356 RT_CID_TOSHIBA = 9,
357 RT_CID_819x_Netcore = 10,
358 RT_CID_Nettronix = 11,
359 RT_CID_DLINK = 12,
360 RT_CID_PRONET = 13,
361 RT_CID_COREGA = 14,
362 RT_CID_819x_ALPHA = 15,
363 RT_CID_819x_Sitecom = 16,
364 RT_CID_CCX = 17,
365 RT_CID_819x_Lenovo = 18,
366 RT_CID_819x_QMI = 19,
367 RT_CID_819x_Edimax_Belkin = 20,
368 RT_CID_819x_Sercomm_Belkin = 21,
369 RT_CID_819x_CAMEO1 = 22,
370 RT_CID_819x_MSI = 23,
371 RT_CID_819x_Acer = 24,
372 RT_CID_819x_HP = 27,
373 RT_CID_819x_CLEVO = 28,
374 RT_CID_819x_Arcadyan_Belkin = 29,
375 RT_CID_819x_SAMSUNG = 30,
376 RT_CID_819x_WNC_COREGA = 31,
377 RT_CID_819x_Foxcoon = 32,
378 RT_CID_819x_DELL = 33,
Larry Finger0f015452012-10-25 13:46:46 -0500379 RT_CID_819x_PRONETS = 34,
380 RT_CID_819x_Edimax_ASUS = 35,
381 RT_CID_NETGEAR = 36,
382 RT_CID_PLANEX = 37,
383 RT_CID_CC_C = 38,
Larry Finger0c817332010-12-08 11:12:31 -0600384};
385
386enum hw_descs {
387 HW_DESC_OWN,
388 HW_DESC_RXOWN,
389 HW_DESC_TX_NEXTDESC_ADDR,
390 HW_DESC_TXBUFF_ADDR,
391 HW_DESC_RXBUFF_ADDR,
392 HW_DESC_RXPKT_LEN,
393 HW_DESC_RXERO,
394};
395
396enum prime_sc {
397 PRIME_CHNL_OFFSET_DONT_CARE = 0,
398 PRIME_CHNL_OFFSET_LOWER = 1,
399 PRIME_CHNL_OFFSET_UPPER = 2,
400};
401
402enum rf_type {
403 RF_1T1R = 0,
404 RF_1T2R = 1,
405 RF_2T2R = 2,
Larry Fingere97b7752011-02-19 16:29:07 -0600406 RF_2T2R_GREEN = 3,
Larry Finger0c817332010-12-08 11:12:31 -0600407};
408
409enum ht_channel_width {
410 HT_CHANNEL_WIDTH_20 = 0,
411 HT_CHANNEL_WIDTH_20_40 = 1,
412};
413
414/* Ref: 802.11i sepc D10.0 7.3.2.25.1
415Cipher Suites Encryption Algorithms */
416enum rt_enc_alg {
417 NO_ENCRYPTION = 0,
418 WEP40_ENCRYPTION = 1,
419 TKIP_ENCRYPTION = 2,
420 RSERVED_ENCRYPTION = 3,
421 AESCCMP_ENCRYPTION = 4,
422 WEP104_ENCRYPTION = 5,
Larry Finger2461c7d2012-08-31 15:39:01 -0500423 AESCMAC_ENCRYPTION = 6, /*IEEE802.11w */
Larry Finger0c817332010-12-08 11:12:31 -0600424};
425
426enum rtl_hal_state {
427 _HAL_STATE_STOP = 0,
428 _HAL_STATE_START = 1,
429};
430
Larry Finger7ad0ce32011-08-22 16:50:14 -0500431enum rtl_desc92_rate {
432 DESC92_RATE1M = 0x00,
433 DESC92_RATE2M = 0x01,
434 DESC92_RATE5_5M = 0x02,
435 DESC92_RATE11M = 0x03,
436
437 DESC92_RATE6M = 0x04,
438 DESC92_RATE9M = 0x05,
439 DESC92_RATE12M = 0x06,
440 DESC92_RATE18M = 0x07,
441 DESC92_RATE24M = 0x08,
442 DESC92_RATE36M = 0x09,
443 DESC92_RATE48M = 0x0a,
444 DESC92_RATE54M = 0x0b,
445
446 DESC92_RATEMCS0 = 0x0c,
447 DESC92_RATEMCS1 = 0x0d,
448 DESC92_RATEMCS2 = 0x0e,
449 DESC92_RATEMCS3 = 0x0f,
450 DESC92_RATEMCS4 = 0x10,
451 DESC92_RATEMCS5 = 0x11,
452 DESC92_RATEMCS6 = 0x12,
453 DESC92_RATEMCS7 = 0x13,
454 DESC92_RATEMCS8 = 0x14,
455 DESC92_RATEMCS9 = 0x15,
456 DESC92_RATEMCS10 = 0x16,
457 DESC92_RATEMCS11 = 0x17,
458 DESC92_RATEMCS12 = 0x18,
459 DESC92_RATEMCS13 = 0x19,
460 DESC92_RATEMCS14 = 0x1a,
461 DESC92_RATEMCS15 = 0x1b,
462 DESC92_RATEMCS15_SG = 0x1c,
463 DESC92_RATEMCS32 = 0x20,
464};
465
Larry Finger0c817332010-12-08 11:12:31 -0600466enum rtl_var_map {
467 /*reg map */
468 SYS_ISO_CTRL = 0,
469 SYS_FUNC_EN,
470 SYS_CLK,
471 MAC_RCR_AM,
472 MAC_RCR_AB,
473 MAC_RCR_ACRC32,
474 MAC_RCR_ACF,
475 MAC_RCR_AAP,
476
477 /*efuse map */
478 EFUSE_TEST,
479 EFUSE_CTRL,
480 EFUSE_CLK,
481 EFUSE_CLK_CTRL,
482 EFUSE_PWC_EV12V,
483 EFUSE_FEN_ELDR,
484 EFUSE_LOADER_CLK_EN,
485 EFUSE_ANA8M,
486 EFUSE_HWSET_MAX_SIZE,
George18d30062011-02-19 16:29:02 -0600487 EFUSE_MAX_SECTION_MAP,
488 EFUSE_REAL_CONTENT_SIZE,
Chaoming Li5c079d82011-10-12 15:59:09 -0500489 EFUSE_OOB_PROTECT_BYTES_LEN,
Larry Finger26634c42013-03-24 22:06:33 -0500490 EFUSE_ACCESS,
Larry Finger0c817332010-12-08 11:12:31 -0600491
492 /*CAM map */
493 RWCAM,
494 WCAMI,
495 RCAMO,
496 CAMDBG,
497 SECR,
498 SEC_CAM_NONE,
499 SEC_CAM_WEP40,
500 SEC_CAM_TKIP,
501 SEC_CAM_AES,
502 SEC_CAM_WEP104,
503
504 /*IMR map */
505 RTL_IMR_BCNDMAINT6, /*Beacon DMA Interrupt 6 */
506 RTL_IMR_BCNDMAINT5, /*Beacon DMA Interrupt 5 */
507 RTL_IMR_BCNDMAINT4, /*Beacon DMA Interrupt 4 */
508 RTL_IMR_BCNDMAINT3, /*Beacon DMA Interrupt 3 */
509 RTL_IMR_BCNDMAINT2, /*Beacon DMA Interrupt 2 */
510 RTL_IMR_BCNDMAINT1, /*Beacon DMA Interrupt 1 */
511 RTL_IMR_BCNDOK8, /*Beacon Queue DMA OK Interrup 8 */
512 RTL_IMR_BCNDOK7, /*Beacon Queue DMA OK Interrup 7 */
513 RTL_IMR_BCNDOK6, /*Beacon Queue DMA OK Interrup 6 */
514 RTL_IMR_BCNDOK5, /*Beacon Queue DMA OK Interrup 5 */
515 RTL_IMR_BCNDOK4, /*Beacon Queue DMA OK Interrup 4 */
516 RTL_IMR_BCNDOK3, /*Beacon Queue DMA OK Interrup 3 */
517 RTL_IMR_BCNDOK2, /*Beacon Queue DMA OK Interrup 2 */
518 RTL_IMR_BCNDOK1, /*Beacon Queue DMA OK Interrup 1 */
519 RTL_IMR_TIMEOUT2, /*Timeout interrupt 2 */
520 RTL_IMR_TIMEOUT1, /*Timeout interrupt 1 */
521 RTL_IMR_TXFOVW, /*Transmit FIFO Overflow */
522 RTL_IMR_PSTIMEOUT, /*Power save time out interrupt */
Larry Fingere6deaf82013-03-24 22:06:55 -0500523 RTL_IMR_BCNINT, /*Beacon DMA Interrupt 0 */
Larry Finger0c817332010-12-08 11:12:31 -0600524 RTL_IMR_RXFOVW, /*Receive FIFO Overflow */
525 RTL_IMR_RDU, /*Receive Descriptor Unavailable */
526 RTL_IMR_ATIMEND, /*For 92C,ATIM Window End Interrupt */
527 RTL_IMR_BDOK, /*Beacon Queue DMA OK Interrup */
528 RTL_IMR_HIGHDOK, /*High Queue DMA OK Interrupt */
Larry Fingere97b7752011-02-19 16:29:07 -0600529 RTL_IMR_COMDOK, /*Command Queue DMA OK Interrupt*/
Larry Finger0c817332010-12-08 11:12:31 -0600530 RTL_IMR_TBDOK, /*Transmit Beacon OK interrup */
531 RTL_IMR_MGNTDOK, /*Management Queue DMA OK Interrupt */
532 RTL_IMR_TBDER, /*For 92C,Transmit Beacon Error Interrupt */
533 RTL_IMR_BKDOK, /*AC_BK DMA OK Interrupt */
534 RTL_IMR_BEDOK, /*AC_BE DMA OK Interrupt */
535 RTL_IMR_VIDOK, /*AC_VI DMA OK Interrupt */
536 RTL_IMR_VODOK, /*AC_VO DMA Interrupt */
537 RTL_IMR_ROK, /*Receive DMA OK Interrupt */
Larry Fingere6deaf82013-03-24 22:06:55 -0500538 RTL_IBSS_INT_MASKS, /*(RTL_IMR_BCNINT | RTL_IMR_TBDOK |
Larry Fingere97b7752011-02-19 16:29:07 -0600539 * RTL_IMR_TBDER) */
Larry Finger0f015452012-10-25 13:46:46 -0500540 RTL_IMR_C2HCMD, /*fw interrupt*/
Larry Finger0c817332010-12-08 11:12:31 -0600541
542 /*CCK Rates, TxHT = 0 */
543 RTL_RC_CCK_RATE1M,
544 RTL_RC_CCK_RATE2M,
545 RTL_RC_CCK_RATE5_5M,
546 RTL_RC_CCK_RATE11M,
547
548 /*OFDM Rates, TxHT = 0 */
549 RTL_RC_OFDM_RATE6M,
550 RTL_RC_OFDM_RATE9M,
551 RTL_RC_OFDM_RATE12M,
552 RTL_RC_OFDM_RATE18M,
553 RTL_RC_OFDM_RATE24M,
554 RTL_RC_OFDM_RATE36M,
555 RTL_RC_OFDM_RATE48M,
556 RTL_RC_OFDM_RATE54M,
557
558 RTL_RC_HT_RATEMCS7,
559 RTL_RC_HT_RATEMCS15,
560
561 /*keep it last */
562 RTL_VAR_MAP_MAX,
563};
564
565/*Firmware PS mode for control LPS.*/
566enum _fw_ps_mode {
567 FW_PS_ACTIVE_MODE = 0,
568 FW_PS_MIN_MODE = 1,
569 FW_PS_MAX_MODE = 2,
570 FW_PS_DTIM_MODE = 3,
571 FW_PS_VOIP_MODE = 4,
572 FW_PS_UAPSD_WMM_MODE = 5,
573 FW_PS_UAPSD_MODE = 6,
574 FW_PS_IBSS_MODE = 7,
575 FW_PS_WWLAN_MODE = 8,
576 FW_PS_PM_Radio_Off = 9,
577 FW_PS_PM_Card_Disable = 10,
578};
579
580enum rt_psmode {
581 EACTIVE, /*Active/Continuous access. */
582 EMAXPS, /*Max power save mode. */
583 EFASTPS, /*Fast power save mode. */
584 EAUTOPS, /*Auto power save mode. */
585};
586
587/*LED related.*/
588enum led_ctl_mode {
589 LED_CTL_POWER_ON = 1,
590 LED_CTL_LINK = 2,
591 LED_CTL_NO_LINK = 3,
592 LED_CTL_TX = 4,
593 LED_CTL_RX = 5,
594 LED_CTL_SITE_SURVEY = 6,
595 LED_CTL_POWER_OFF = 7,
596 LED_CTL_START_TO_LINK = 8,
597 LED_CTL_START_WPS = 9,
598 LED_CTL_STOP_WPS = 10,
599};
600
601enum rtl_led_pin {
602 LED_PIN_GPIO0,
603 LED_PIN_LED0,
604 LED_PIN_LED1,
605 LED_PIN_LED2
606};
607
608/*QoS related.*/
609/*acm implementation method.*/
610enum acm_method {
611 eAcmWay0_SwAndHw = 0,
612 eAcmWay1_HW = 1,
613 eAcmWay2_SW = 2,
614};
615
Larry Fingere97b7752011-02-19 16:29:07 -0600616enum macphy_mode {
617 SINGLEMAC_SINGLEPHY = 0,
618 DUALMAC_DUALPHY,
619 DUALMAC_SINGLEPHY,
620};
621
622enum band_type {
623 BAND_ON_2_4G = 0,
624 BAND_ON_5G,
625 BAND_ON_BOTH,
626 BANDMAX
627};
628
Larry Finger0c817332010-12-08 11:12:31 -0600629/*aci/aifsn Field.
630Ref: WMM spec 2.2.2: WME Parameter Element, p.12.*/
631union aci_aifsn {
632 u8 char_data;
633
634 struct {
635 u8 aifsn:4;
636 u8 acm:1;
637 u8 aci:2;
638 u8 reserved:1;
639 } f; /* Field */
640};
641
642/*mlme related.*/
643enum wireless_mode {
644 WIRELESS_MODE_UNKNOWN = 0x00,
645 WIRELESS_MODE_A = 0x01,
646 WIRELESS_MODE_B = 0x02,
647 WIRELESS_MODE_G = 0x04,
648 WIRELESS_MODE_AUTO = 0x08,
649 WIRELESS_MODE_N_24G = 0x10,
650 WIRELESS_MODE_N_5G = 0x20
651};
652
George18d30062011-02-19 16:29:02 -0600653#define IS_WIRELESS_MODE_A(wirelessmode) \
654 (wirelessmode == WIRELESS_MODE_A)
655#define IS_WIRELESS_MODE_B(wirelessmode) \
656 (wirelessmode == WIRELESS_MODE_B)
657#define IS_WIRELESS_MODE_G(wirelessmode) \
658 (wirelessmode == WIRELESS_MODE_G)
659#define IS_WIRELESS_MODE_N_24G(wirelessmode) \
660 (wirelessmode == WIRELESS_MODE_N_24G)
661#define IS_WIRELESS_MODE_N_5G(wirelessmode) \
662 (wirelessmode == WIRELESS_MODE_N_5G)
663
Larry Finger0c817332010-12-08 11:12:31 -0600664enum ratr_table_mode {
665 RATR_INX_WIRELESS_NGB = 0,
666 RATR_INX_WIRELESS_NG = 1,
667 RATR_INX_WIRELESS_NB = 2,
668 RATR_INX_WIRELESS_N = 3,
669 RATR_INX_WIRELESS_GB = 4,
670 RATR_INX_WIRELESS_G = 5,
671 RATR_INX_WIRELESS_B = 6,
672 RATR_INX_WIRELESS_MC = 7,
673 RATR_INX_WIRELESS_A = 8,
674};
675
676enum rtl_link_state {
677 MAC80211_NOLINK = 0,
678 MAC80211_LINKING = 1,
679 MAC80211_LINKED = 2,
680 MAC80211_LINKED_SCANNING = 3,
681};
682
683enum act_category {
684 ACT_CAT_QOS = 1,
685 ACT_CAT_DLS = 2,
686 ACT_CAT_BA = 3,
687 ACT_CAT_HT = 7,
688 ACT_CAT_WMM = 17,
689};
690
691enum ba_action {
692 ACT_ADDBAREQ = 0,
693 ACT_ADDBARSP = 1,
694 ACT_DELBA = 2,
695};
696
Larry Finger0f015452012-10-25 13:46:46 -0500697enum rt_polarity_ctl {
698 RT_POLARITY_LOW_ACT = 0,
699 RT_POLARITY_HIGH_ACT = 1,
700};
701
Larry Finger0c817332010-12-08 11:12:31 -0600702struct octet_string {
703 u8 *octet;
704 u16 length;
705};
706
707struct rtl_hdr_3addr {
708 __le16 frame_ctl;
709 __le16 duration_id;
710 u8 addr1[ETH_ALEN];
711 u8 addr2[ETH_ALEN];
712 u8 addr3[ETH_ALEN];
713 __le16 seq_ctl;
714 u8 payload[0];
John W. Linvillee1374782010-12-16 09:20:16 -0500715} __packed;
Larry Finger0c817332010-12-08 11:12:31 -0600716
717struct rtl_info_element {
718 u8 id;
719 u8 len;
720 u8 data[0];
John W. Linvillee1374782010-12-16 09:20:16 -0500721} __packed;
Larry Finger0c817332010-12-08 11:12:31 -0600722
723struct rtl_probe_rsp {
724 struct rtl_hdr_3addr header;
725 u32 time_stamp[2];
726 __le16 beacon_interval;
727 __le16 capability;
728 /*SSID, supported rates, FH params, DS params,
729 CF params, IBSS params, TIM (if beacon), RSN */
730 struct rtl_info_element info_element[0];
John W. Linvillee1374782010-12-16 09:20:16 -0500731} __packed;
Larry Finger0c817332010-12-08 11:12:31 -0600732
733/*LED related.*/
734/*ledpin Identify how to implement this SW led.*/
735struct rtl_led {
736 void *hw;
737 enum rtl_led_pin ledpin;
Larry Finger7ea47242011-02-19 16:28:57 -0600738 bool ledon;
Larry Finger0c817332010-12-08 11:12:31 -0600739};
740
741struct rtl_led_ctl {
Larry Finger7ea47242011-02-19 16:28:57 -0600742 bool led_opendrain;
Larry Finger0c817332010-12-08 11:12:31 -0600743 struct rtl_led sw_led0;
744 struct rtl_led sw_led1;
745};
746
747struct rtl_qos_parameters {
748 __le16 cw_min;
749 __le16 cw_max;
750 u8 aifs;
751 u8 flag;
752 __le16 tx_op;
John W. Linvillee1374782010-12-16 09:20:16 -0500753} __packed;
Larry Finger0c817332010-12-08 11:12:31 -0600754
755struct rt_smooth_data {
756 u32 elements[100]; /*array to store values */
757 u32 index; /*index to current array to store */
758 u32 total_num; /*num of valid elements */
759 u32 total_val; /*sum of valid elements */
760};
761
762struct false_alarm_statistics {
763 u32 cnt_parity_fail;
764 u32 cnt_rate_illegal;
765 u32 cnt_crc8_fail;
766 u32 cnt_mcs_fail;
Larry Fingere97b7752011-02-19 16:29:07 -0600767 u32 cnt_fast_fsync_fail;
768 u32 cnt_sb_search_fail;
Larry Finger0c817332010-12-08 11:12:31 -0600769 u32 cnt_ofdm_fail;
770 u32 cnt_cck_fail;
771 u32 cnt_all;
Larry Finger26634c42013-03-24 22:06:33 -0500772 u32 cnt_ofdm_cca;
773 u32 cnt_cck_cca;
774 u32 cnt_cca_all;
775 u32 cnt_bw_usc;
776 u32 cnt_bw_lsc;
Larry Finger0c817332010-12-08 11:12:31 -0600777};
778
779struct init_gain {
780 u8 xaagccore1;
781 u8 xbagccore1;
782 u8 xcagccore1;
783 u8 xdagccore1;
784 u8 cca;
785
786};
787
788struct wireless_stats {
789 unsigned long txbytesunicast;
790 unsigned long txbytesmulticast;
791 unsigned long txbytesbroadcast;
792 unsigned long rxbytesunicast;
793
794 long rx_snr_db[4];
795 /*Correct smoothed ss in Dbm, only used
796 in driver to report real power now. */
797 long recv_signal_power;
798 long signal_quality;
799 long last_sigstrength_inpercent;
800
801 u32 rssi_calculate_cnt;
802
803 /*Transformed, in dbm. Beautified signal
804 strength for UI, not correct. */
805 long signal_strength;
806
807 u8 rx_rssi_percentage[4];
808 u8 rx_evm_percentage[2];
809
810 struct rt_smooth_data ui_rssi;
811 struct rt_smooth_data ui_link_quality;
812};
813
814struct rate_adaptive {
815 u8 rate_adaptive_disabled;
816 u8 ratr_state;
817 u16 reserve;
818
819 u32 high_rssi_thresh_for_ra;
820 u32 high2low_rssi_thresh_for_ra;
821 u8 low2high_rssi_thresh_for_ra40m;
822 u32 low_rssi_thresh_for_ra40M;
823 u8 low2high_rssi_thresh_for_ra20m;
824 u32 low_rssi_thresh_for_ra20M;
825 u32 upper_rssi_threshold_ratr;
826 u32 middleupper_rssi_threshold_ratr;
827 u32 middle_rssi_threshold_ratr;
828 u32 middlelow_rssi_threshold_ratr;
829 u32 low_rssi_threshold_ratr;
830 u32 ultralow_rssi_threshold_ratr;
831 u32 low_rssi_threshold_ratr_40m;
832 u32 low_rssi_threshold_ratr_20m;
833 u8 ping_rssi_enable;
834 u32 ping_rssi_ratr;
835 u32 ping_rssi_thresh_for_ra;
836 u32 last_ratr;
837 u8 pre_ratr_state;
838};
839
840struct regd_pair_mapping {
841 u16 reg_dmnenum;
842 u16 reg_5ghz_ctl;
843 u16 reg_2ghz_ctl;
844};
845
846struct rtl_regulatory {
847 char alpha2[2];
848 u16 country_code;
849 u16 max_power_level;
850 u32 tp_scale;
851 u16 current_rd;
852 u16 current_rd_ext;
853 int16_t power_limit;
854 struct regd_pair_mapping *regpair;
855};
856
857struct rtl_rfkill {
858 bool rfkill_state; /*0 is off, 1 is on */
859};
860
Larry Finger26634c42013-03-24 22:06:33 -0500861/*for P2P PS**/
862#define P2P_MAX_NOA_NUM 2
863
864enum p2p_role {
865 P2P_ROLE_DISABLE = 0,
866 P2P_ROLE_DEVICE = 1,
867 P2P_ROLE_CLIENT = 2,
868 P2P_ROLE_GO = 3
869};
870
871enum p2p_ps_state {
872 P2P_PS_DISABLE = 0,
873 P2P_PS_ENABLE = 1,
874 P2P_PS_SCAN = 2,
875 P2P_PS_SCAN_DONE = 3,
876 P2P_PS_ALLSTASLEEP = 4, /* for P2P GO */
877};
878
879enum p2p_ps_mode {
880 P2P_PS_NONE = 0,
881 P2P_PS_CTWINDOW = 1,
882 P2P_PS_NOA = 2,
883 P2P_PS_MIX = 3, /* CTWindow and NoA */
884};
885
886struct rtl_p2p_ps_info {
887 enum p2p_ps_mode p2p_ps_mode; /* indicate p2p ps mode */
888 enum p2p_ps_state p2p_ps_state; /* indicate p2p ps state */
889 u8 noa_index; /* Identifies instance of Notice of Absence timing. */
890 /* Client traffic window. A period of time in TU after TBTT. */
891 u8 ctwindow;
892 u8 opp_ps; /* opportunistic power save. */
893 u8 noa_num; /* number of NoA descriptor in P2P IE. */
894 /* Count for owner, Type of client. */
895 u8 noa_count_type[P2P_MAX_NOA_NUM];
896 /* Max duration for owner, preferred or min acceptable duration
897 * for client.
898 */
899 u32 noa_duration[P2P_MAX_NOA_NUM];
900 /* Length of interval for owner, preferred or max acceptable intervali
901 * of client.
902 */
903 u32 noa_interval[P2P_MAX_NOA_NUM];
904 /* schedule in terms of the lower 4 bytes of the TSF timer. */
905 u32 noa_start_time[P2P_MAX_NOA_NUM];
906};
907
908struct p2p_ps_offload_t {
909 u8 offload_en:1;
910 u8 role:1; /* 1: Owner, 0: Client */
911 u8 ctwindow_en:1;
912 u8 noa0_en:1;
913 u8 noa1_en:1;
914 u8 allstasleep:1;
915 u8 discovery:1;
916 u8 reserved:1;
917};
918
Larry Fingere97b7752011-02-19 16:29:07 -0600919#define IQK_MATRIX_REG_NUM 8
920#define IQK_MATRIX_SETTINGS_NUM (1 + 24 + 21)
Larry Finger26634c42013-03-24 22:06:33 -0500921
Larry Fingere97b7752011-02-19 16:29:07 -0600922struct iqk_matrix_regs {
Larry Finger32473282011-03-27 16:19:57 -0500923 bool iqk_done;
Larry Fingere97b7752011-02-19 16:29:07 -0600924 long value[1][IQK_MATRIX_REG_NUM];
925};
926
George18d30062011-02-19 16:29:02 -0600927struct phy_parameters {
928 u16 length;
929 u32 *pdata;
930};
931
932enum hw_param_tab_index {
933 PHY_REG_2T,
934 PHY_REG_1T,
935 PHY_REG_PG,
936 RADIOA_2T,
937 RADIOB_2T,
938 RADIOA_1T,
939 RADIOB_1T,
940 MAC_REG,
941 AGCTAB_2T,
942 AGCTAB_1T,
943 MAX_TAB
944};
945
Larry Finger0c817332010-12-08 11:12:31 -0600946struct rtl_phy {
947 struct bb_reg_def phyreg_def[4]; /*Radio A/B/C/D */
948 struct init_gain initgain_backup;
949 enum io_type current_io_type;
950
951 u8 rf_mode;
952 u8 rf_type;
953 u8 current_chan_bw;
954 u8 set_bwmode_inprogress;
955 u8 sw_chnl_inprogress;
956 u8 sw_chnl_stage;
957 u8 sw_chnl_step;
958 u8 current_channel;
959 u8 h2c_box_num;
960 u8 set_io_inprogress;
Larry Fingere97b7752011-02-19 16:29:07 -0600961 u8 lck_inprogress;
Larry Finger0c817332010-12-08 11:12:31 -0600962
Larry Fingere97b7752011-02-19 16:29:07 -0600963 /* record for power tracking */
Larry Finger0c817332010-12-08 11:12:31 -0600964 s32 reg_e94;
965 s32 reg_e9c;
966 s32 reg_ea4;
967 s32 reg_eac;
968 s32 reg_eb4;
969 s32 reg_ebc;
970 s32 reg_ec4;
971 s32 reg_ecc;
972 u8 rfpienable;
973 u8 reserve_0;
974 u16 reserve_1;
975 u32 reg_c04, reg_c08, reg_874;
976 u32 adda_backup[16];
977 u32 iqk_mac_backup[IQK_MAC_REG_NUM];
978 u32 iqk_bb_backup[10];
Larry Finger2461c7d2012-08-31 15:39:01 -0500979 bool iqk_initialized;
Larry Finger0c817332010-12-08 11:12:31 -0600980
Larry Fingere97b7752011-02-19 16:29:07 -0600981 /* Dual mac */
982 bool need_iqk;
Larry Fingere6deaf82013-03-24 22:06:55 -0500983 struct iqk_matrix_regs iqk_matrix[IQK_MATRIX_SETTINGS_NUM];
Larry Fingere97b7752011-02-19 16:29:07 -0600984
Larry Finger7ea47242011-02-19 16:28:57 -0600985 bool rfpi_enable;
Larry Finger0c817332010-12-08 11:12:31 -0600986
987 u8 pwrgroup_cnt;
Larry Finger7ea47242011-02-19 16:28:57 -0600988 u8 cck_high_power;
Larry Fingere97b7752011-02-19 16:29:07 -0600989 /* MAX_PG_GROUP groups of pwr diff by rates */
Larry Fingerda17fcf2012-10-25 13:46:31 -0500990 u32 mcs_offset[MAX_PG_GROUP][16];
Larry Finger0c817332010-12-08 11:12:31 -0600991 u8 default_initialgain[4];
992
Larry Fingere97b7752011-02-19 16:29:07 -0600993 /* the current Tx power level */
Larry Finger0c817332010-12-08 11:12:31 -0600994 u8 cur_cck_txpwridx;
995 u8 cur_ofdm24g_txpwridx;
Larry Finger26634c42013-03-24 22:06:33 -0500996 u8 cur_bw20_txpwridx;
997 u8 cur_bw40_txpwridx;
Larry Finger0c817332010-12-08 11:12:31 -0600998
999 u32 rfreg_chnlval[2];
Larry Finger7ea47242011-02-19 16:28:57 -06001000 bool apk_done;
Larry Fingere97b7752011-02-19 16:29:07 -06001001 u32 reg_rf3c[2]; /* pathA / pathB */
Larry Finger0c817332010-12-08 11:12:31 -06001002
Chaoming_Li3dad6182011-04-25 12:52:49 -05001003 /* bfsync */
Larry Finger0c817332010-12-08 11:12:31 -06001004 u8 framesync;
1005 u32 framesync_c34;
1006
1007 u8 num_total_rfpath;
George18d30062011-02-19 16:29:02 -06001008 struct phy_parameters hwparam_tables[MAX_TAB];
Larry Fingere97b7752011-02-19 16:29:07 -06001009 u16 rf_pathmap;
Larry Finger0f015452012-10-25 13:46:46 -05001010
1011 enum rt_polarity_ctl polarity_ctl;
Larry Finger0c817332010-12-08 11:12:31 -06001012};
1013
1014#define MAX_TID_COUNT 9
Chaoming_Li3dad6182011-04-25 12:52:49 -05001015#define RTL_AGG_STOP 0
1016#define RTL_AGG_PROGRESS 1
1017#define RTL_AGG_START 2
1018#define RTL_AGG_OPERATIONAL 3
Larry Finger0c817332010-12-08 11:12:31 -06001019#define RTL_AGG_OFF 0
1020#define RTL_AGG_ON 1
Larry Finger2461c7d2012-08-31 15:39:01 -05001021#define RTL_RX_AGG_START 1
1022#define RTL_RX_AGG_STOP 0
Larry Finger0c817332010-12-08 11:12:31 -06001023#define RTL_AGG_EMPTYING_HW_QUEUE_ADDBA 2
1024#define RTL_AGG_EMPTYING_HW_QUEUE_DELBA 3
1025
1026struct rtl_ht_agg {
1027 u16 txq_id;
1028 u16 wait_for_ba;
1029 u16 start_idx;
1030 u64 bitmap;
1031 u32 rate_n_flags;
1032 u8 agg_state;
Larry Finger2461c7d2012-08-31 15:39:01 -05001033 u8 rx_agg_state;
Larry Finger0c817332010-12-08 11:12:31 -06001034};
1035
Larry Finger26634c42013-03-24 22:06:33 -05001036struct rssi_sta {
1037 long undec_sm_pwdb;
1038};
1039
Larry Finger0c817332010-12-08 11:12:31 -06001040struct rtl_tid_data {
1041 u16 seq_number;
1042 struct rtl_ht_agg agg;
1043};
1044
Chaoming_Li3dad6182011-04-25 12:52:49 -05001045struct rtl_sta_info {
Larry Finger2461c7d2012-08-31 15:39:01 -05001046 struct list_head list;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001047 u8 ratr_index;
1048 u8 wireless_mode;
1049 u8 mimo_ps;
Larry Finger26634c42013-03-24 22:06:33 -05001050 u8 mac_addr[ETH_ALEN];
Chaoming_Li3dad6182011-04-25 12:52:49 -05001051 struct rtl_tid_data tids[MAX_TID_COUNT];
Larry Finger2461c7d2012-08-31 15:39:01 -05001052
1053 /* just used for ap adhoc or mesh*/
1054 struct rssi_sta rssi_stat;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001055} __packed;
1056
Larry Finger0c817332010-12-08 11:12:31 -06001057struct rtl_priv;
1058struct rtl_io {
1059 struct device *dev;
Larry Finger62e63972011-02-11 14:27:46 -06001060 struct mutex bb_mutex;
Larry Finger0c817332010-12-08 11:12:31 -06001061
1062 /*PCI MEM map */
1063 unsigned long pci_mem_end; /*shared mem end */
1064 unsigned long pci_mem_start; /*shared mem start */
1065
1066 /*PCI IO map */
1067 unsigned long pci_base_addr; /*device I/O address */
1068
1069 void (*write8_async) (struct rtl_priv *rtlpriv, u32 addr, u8 val);
Larry Fingerff6ff962011-11-17 12:14:43 -06001070 void (*write16_async) (struct rtl_priv *rtlpriv, u32 addr, u16 val);
1071 void (*write32_async) (struct rtl_priv *rtlpriv, u32 addr, u32 val);
1072 void (*writeN_sync) (struct rtl_priv *rtlpriv, u32 addr, void *buf,
1073 u16 len);
Larry Finger0c817332010-12-08 11:12:31 -06001074
Larry Fingere97b7752011-02-19 16:29:07 -06001075 u8(*read8_sync) (struct rtl_priv *rtlpriv, u32 addr);
1076 u16(*read16_sync) (struct rtl_priv *rtlpriv, u32 addr);
1077 u32(*read32_sync) (struct rtl_priv *rtlpriv, u32 addr);
Chaoming_Li3dad6182011-04-25 12:52:49 -05001078
Larry Finger0c817332010-12-08 11:12:31 -06001079};
1080
1081struct rtl_mac {
1082 u8 mac_addr[ETH_ALEN];
1083 u8 mac80211_registered;
1084 u8 beacon_enabled;
1085
1086 u32 tx_ss_num;
1087 u32 rx_ss_num;
1088
1089 struct ieee80211_supported_band bands[IEEE80211_NUM_BANDS];
1090 struct ieee80211_hw *hw;
1091 struct ieee80211_vif *vif;
1092 enum nl80211_iftype opmode;
1093
1094 /*Probe Beacon management */
1095 struct rtl_tid_data tids[MAX_TID_COUNT];
1096 enum rtl_link_state link_state;
1097
1098 int n_channels;
1099 int n_bitrates;
1100
Mike McCormack9c050442011-06-20 10:44:58 +09001101 bool offchan_delay;
Larry Finger26634c42013-03-24 22:06:33 -05001102 u8 p2p; /*using p2p role*/
1103 bool p2p_in_use;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001104
Larry Finger0c817332010-12-08 11:12:31 -06001105 /*filters */
1106 u32 rx_conf;
1107 u16 rx_mgt_filter;
1108 u16 rx_ctrl_filter;
1109 u16 rx_data_filter;
1110
1111 bool act_scanning;
1112 u8 cnt_after_linked;
Larry Finger26634c42013-03-24 22:06:33 -05001113 bool skip_scan;
Larry Finger0c817332010-12-08 11:12:31 -06001114
Larry Fingere97b7752011-02-19 16:29:07 -06001115 /* early mode */
1116 /* skb wait queue */
1117 struct sk_buff_head skb_waitq[MAX_TID_COUNT];
Larry Finger0c817332010-12-08 11:12:31 -06001118
Larry Fingere97b7752011-02-19 16:29:07 -06001119 /*RDG*/
1120 bool rdg_en;
1121
1122 /*AP*/
1123 u8 bssid[6];
1124 u32 vendor;
1125 u8 mcs[16]; /* 16 bytes mcs for HT rates. */
1126 u32 basic_rates; /* b/g rates */
Larry Finger0c817332010-12-08 11:12:31 -06001127 u8 ht_enable;
1128 u8 sgi_40;
1129 u8 sgi_20;
1130 u8 bw_40;
Larry Fingere97b7752011-02-19 16:29:07 -06001131 u8 mode; /* wireless mode */
Larry Finger0c817332010-12-08 11:12:31 -06001132 u8 slot_time;
1133 u8 short_preamble;
1134 u8 use_cts_protect;
1135 u8 cur_40_prime_sc;
1136 u8 cur_40_prime_sc_bk;
1137 u64 tsf;
1138 u8 retry_short;
1139 u8 retry_long;
1140 u16 assoc_id;
Larry Finger26634c42013-03-24 22:06:33 -05001141 bool hiddenssid;
Larry Finger0c817332010-12-08 11:12:31 -06001142
Larry Fingere97b7752011-02-19 16:29:07 -06001143 /*IBSS*/
1144 int beacon_interval;
Larry Finger0c817332010-12-08 11:12:31 -06001145
Larry Fingere97b7752011-02-19 16:29:07 -06001146 /*AMPDU*/
1147 u8 min_space_cfg; /*For Min spacing configurations */
Larry Finger0c817332010-12-08 11:12:31 -06001148 u8 max_mss_density;
1149 u8 current_ampdu_factor;
1150 u8 current_ampdu_density;
1151
1152 /*QOS & EDCA */
1153 struct ieee80211_tx_queue_params edca_param[RTL_MAC80211_NUM_QUEUE];
1154 struct rtl_qos_parameters ac[AC_MAX];
Larry Finger0f015452012-10-25 13:46:46 -05001155
1156 /* counters */
1157 u64 last_txok_cnt;
1158 u64 last_rxok_cnt;
1159 u32 last_bt_edca_ul;
1160 u32 last_bt_edca_dl;
1161};
1162
1163struct btdm_8723 {
1164 bool all_off;
1165 bool agc_table_en;
1166 bool adc_back_off_on;
1167 bool b2_ant_hid_en;
1168 bool low_penalty_rate_adaptive;
1169 bool rf_rx_lpf_shrink;
1170 bool reject_aggre_pkt;
1171 bool tra_tdma_on;
1172 u8 tra_tdma_nav;
1173 u8 tra_tdma_ant;
1174 bool tdma_on;
1175 u8 tdma_ant;
1176 u8 tdma_nav;
1177 u8 tdma_dac_swing;
1178 u8 fw_dac_swing_lvl;
1179 bool ps_tdma_on;
1180 u8 ps_tdma_byte[5];
1181 bool pta_on;
1182 u32 val_0x6c0;
1183 u32 val_0x6c8;
1184 u32 val_0x6cc;
1185 bool sw_dac_swing_on;
1186 u32 sw_dac_swing_lvl;
1187 u32 wlan_act_hi;
1188 u32 wlan_act_lo;
1189 u32 bt_retry_index;
1190 bool dec_bt_pwr;
1191 bool ignore_wlan_act;
1192};
1193
1194struct bt_coexist_8723 {
1195 u32 high_priority_tx;
1196 u32 high_priority_rx;
1197 u32 low_priority_tx;
1198 u32 low_priority_rx;
1199 u8 c2h_bt_info;
1200 bool c2h_bt_info_req_sent;
1201 bool c2h_bt_inquiry_page;
1202 u32 bt_inq_page_start_time;
1203 u8 bt_retry_cnt;
1204 u8 c2h_bt_info_original;
1205 u8 bt_inquiry_page_cnt;
1206 struct btdm_8723 btdm;
Larry Finger0c817332010-12-08 11:12:31 -06001207};
1208
1209struct rtl_hal {
1210 struct ieee80211_hw *hw;
Larry Finger26634c42013-03-24 22:06:33 -05001211 bool driver_is_goingto_unload;
Larry Finger2461c7d2012-08-31 15:39:01 -05001212 bool up_first_time;
Larry Finger26634c42013-03-24 22:06:33 -05001213 bool first_init;
Larry Finger2461c7d2012-08-31 15:39:01 -05001214 bool being_init_adapter;
1215 bool bbrf_ready;
Larry Finger26634c42013-03-24 22:06:33 -05001216 bool mac_func_enable;
1217 struct bt_coexist_8723 hal_coex_8723;
Larry Finger2461c7d2012-08-31 15:39:01 -05001218
Larry Finger0c817332010-12-08 11:12:31 -06001219 enum intf_type interface;
1220 u16 hw_type; /*92c or 92d or 92s and so on */
Larry Fingere97b7752011-02-19 16:29:07 -06001221 u8 ic_class;
Larry Finger0c817332010-12-08 11:12:31 -06001222 u8 oem_id;
George18d30062011-02-19 16:29:02 -06001223 u32 version; /*version of chip */
Larry Finger0c817332010-12-08 11:12:31 -06001224 u8 state; /*stop 0, start 1 */
Larry Finger26634c42013-03-24 22:06:33 -05001225 u8 board_type;
Larry Finger0c817332010-12-08 11:12:31 -06001226
1227 /*firmware */
Larry Fingere97b7752011-02-19 16:29:07 -06001228 u32 fwsize;
Larry Finger0c817332010-12-08 11:12:31 -06001229 u8 *pfirmware;
George18d30062011-02-19 16:29:02 -06001230 u16 fw_version;
1231 u16 fw_subversion;
Larry Finger7ea47242011-02-19 16:28:57 -06001232 bool h2c_setinprogress;
Larry Finger0c817332010-12-08 11:12:31 -06001233 u8 last_hmeboxnum;
Larry Finger2461c7d2012-08-31 15:39:01 -05001234 bool fw_ready;
Larry Finger0c817332010-12-08 11:12:31 -06001235 /*Reserve page start offset except beacon in TxQ. */
1236 u8 fw_rsvdpage_startoffset;
Larry Fingere97b7752011-02-19 16:29:07 -06001237 u8 h2c_txcmd_seq;
1238
1239 /* FW Cmd IO related */
1240 u16 fwcmd_iomap;
1241 u32 fwcmd_ioparam;
1242 bool set_fwcmd_inprogress;
1243 u8 current_fwcmd_io;
1244
Larry Finger4b04edc2013-03-24 22:06:39 -05001245 struct p2p_ps_offload_t p2p_ps_offload;
Larry Finger26634c42013-03-24 22:06:33 -05001246 bool fw_clk_change_in_progress;
1247 bool allow_sw_to_change_hwclc;
1248 u8 fw_ps_state;
Larry Fingere97b7752011-02-19 16:29:07 -06001249 /**/
1250 bool driver_going2unload;
1251
1252 /*AMPDU init min space*/
1253 u8 minspace_cfg; /*For Min spacing configurations */
1254
1255 /* Dual mac */
1256 enum macphy_mode macphymode;
1257 enum band_type current_bandtype; /* 0:2.4G, 1:5G */
1258 enum band_type current_bandtypebackup;
1259 enum band_type bandset;
1260 /* dual MAC 0--Mac0 1--Mac1 */
1261 u32 interfaceindex;
1262 /* just for DualMac S3S4 */
1263 u8 macphyctl_reg;
1264 bool earlymode_enable;
Larry Finger26634c42013-03-24 22:06:33 -05001265 u8 max_earlymode_num;
Larry Fingere97b7752011-02-19 16:29:07 -06001266 /* Dual mac*/
1267 bool during_mac0init_radiob;
1268 bool during_mac1init_radioa;
1269 bool reloadtxpowerindex;
1270 /* True if IMR or IQK have done
1271 for 2.4G in scan progress */
1272 bool load_imrandiqk_setting_for2g;
1273
1274 bool disable_amsdu_8k;
Larry Finger2461c7d2012-08-31 15:39:01 -05001275 bool master_of_dmsp;
1276 bool slave_of_dmsp;
Larry Finger0c817332010-12-08 11:12:31 -06001277};
1278
1279struct rtl_security {
1280 /*default 0 */
1281 bool use_sw_sec;
1282
1283 bool being_setkey;
1284 bool use_defaultkey;
1285 /*Encryption Algorithm for Unicast Packet */
1286 enum rt_enc_alg pairwise_enc_algorithm;
1287 /*Encryption Algorithm for Brocast/Multicast */
1288 enum rt_enc_alg group_enc_algorithm;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001289 /*Cam Entry Bitmap */
1290 u32 hwsec_cam_bitmap;
1291 u8 hwsec_cam_sta_addr[TOTAL_CAM_ENTRY][ETH_ALEN];
Larry Finger0c817332010-12-08 11:12:31 -06001292 /*local Key buffer, indx 0 is for
1293 pairwise key 1-4 is for agoup key. */
1294 u8 key_buf[KEY_BUF_SIZE][MAX_KEY_LEN];
1295 u8 key_len[KEY_BUF_SIZE];
1296
1297 /*The pointer of Pairwise Key,
1298 it always points to KeyBuf[4] */
1299 u8 *pairwise_key;
1300};
1301
Larry Fingere6deaf82013-03-24 22:06:55 -05001302#define ASSOCIATE_ENTRY_NUM 33
1303
1304struct fast_ant_training {
1305 u8 bssid[6];
1306 u8 antsel_rx_keep_0;
1307 u8 antsel_rx_keep_1;
1308 u8 antsel_rx_keep_2;
1309 u32 ant_sum[7];
1310 u32 ant_cnt[7];
1311 u32 ant_ave[7];
1312 u8 fat_state;
1313 u32 train_idx;
1314 u8 antsel_a[ASSOCIATE_ENTRY_NUM];
1315 u8 antsel_b[ASSOCIATE_ENTRY_NUM];
1316 u8 antsel_c[ASSOCIATE_ENTRY_NUM];
1317 u32 main_ant_sum[ASSOCIATE_ENTRY_NUM];
1318 u32 aux_ant_sum[ASSOCIATE_ENTRY_NUM];
1319 u32 main_ant_cnt[ASSOCIATE_ENTRY_NUM];
1320 u32 aux_ant_cnt[ASSOCIATE_ENTRY_NUM];
1321 u8 rx_idle_ant;
1322 bool becomelinked;
1323};
1324
Larry Finger0c817332010-12-08 11:12:31 -06001325struct rtl_dm {
Larry Fingere97b7752011-02-19 16:29:07 -06001326 /*PHY status for Dynamic Management */
Larry Fingerda17fcf2012-10-25 13:46:31 -05001327 long entry_min_undec_sm_pwdb;
1328 long undec_sm_pwdb; /*out dm */
1329 long entry_max_undec_sm_pwdb;
Larry Finger7ea47242011-02-19 16:28:57 -06001330 bool dm_initialgain_enable;
1331 bool dynamic_txpower_enable;
1332 bool current_turbo_edca;
1333 bool is_any_nonbepkts; /*out dm */
1334 bool is_cur_rdlstate;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001335 bool txpower_trackinginit;
Larry Finger7ea47242011-02-19 16:28:57 -06001336 bool disable_framebursting;
1337 bool cck_inch14;
1338 bool txpower_tracking;
1339 bool useramask;
1340 bool rfpath_rxenable[4];
Larry Fingere97b7752011-02-19 16:29:07 -06001341 bool inform_fw_driverctrldm;
1342 bool current_mrc_switch;
1343 u8 txpowercount;
Larry Finger0c817332010-12-08 11:12:31 -06001344
Larry Fingere97b7752011-02-19 16:29:07 -06001345 u8 thermalvalue_rxgain;
Larry Finger0c817332010-12-08 11:12:31 -06001346 u8 thermalvalue_iqk;
1347 u8 thermalvalue_lck;
1348 u8 thermalvalue;
1349 u8 last_dtp_lvl;
Larry Fingere97b7752011-02-19 16:29:07 -06001350 u8 thermalvalue_avg[AVG_THERMAL_NUM];
1351 u8 thermalvalue_avg_index;
1352 bool done_txpower;
Larry Finger0c817332010-12-08 11:12:31 -06001353 u8 dynamic_txhighpower_lvl; /*Tx high power level */
Larry Fingere97b7752011-02-19 16:29:07 -06001354 u8 dm_flag; /*Indicate each dynamic mechanism's status. */
Larry Finger0c817332010-12-08 11:12:31 -06001355 u8 dm_type;
1356 u8 txpower_track_control;
Larry Fingere97b7752011-02-19 16:29:07 -06001357 bool interrupt_migration;
1358 bool disable_tx_int;
Larry Finger0c817332010-12-08 11:12:31 -06001359 char ofdm_index[2];
1360 char cck_index;
Larry Fingere6deaf82013-03-24 22:06:55 -05001361 char delta_power_index;
1362 char delta_power_index_last;
1363 char power_index_offset;
1364
1365 /*88e tx power tracking*/
1366 u8 swing_idx_ofdm[2];
1367 u8 swing_idx_ofdm_cur;
1368 u8 swing_idx_ofdm_base;
1369 bool swing_flag_ofdm;
1370 u8 swing_idx_cck;
1371 u8 swing_idx_cck_cur;
1372 u8 swing_idx_cck_base;
1373 bool swing_flag_cck;
Larry Finger2461c7d2012-08-31 15:39:01 -05001374
1375 /* DMSP */
1376 bool supp_phymode_switch;
Larry Fingere6deaf82013-03-24 22:06:55 -05001377
1378 struct fast_ant_training fat_table;
Larry Finger0c817332010-12-08 11:12:31 -06001379};
1380
Larry Fingere97b7752011-02-19 16:29:07 -06001381#define EFUSE_MAX_LOGICAL_SIZE 256
Larry Finger0c817332010-12-08 11:12:31 -06001382
1383struct rtl_efuse {
Larry Fingere97b7752011-02-19 16:29:07 -06001384 bool autoLoad_ok;
Larry Finger0c817332010-12-08 11:12:31 -06001385 bool bootfromefuse;
1386 u16 max_physical_size;
Larry Finger0c817332010-12-08 11:12:31 -06001387
1388 u8 efuse_map[2][EFUSE_MAX_LOGICAL_SIZE];
1389 u16 efuse_usedbytes;
1390 u8 efuse_usedpercentage;
Larry Fingere97b7752011-02-19 16:29:07 -06001391#ifdef EFUSE_REPG_WORKAROUND
1392 bool efuse_re_pg_sec1flag;
1393 u8 efuse_re_pg_data[8];
1394#endif
Larry Finger0c817332010-12-08 11:12:31 -06001395
1396 u8 autoload_failflag;
Larry Fingere97b7752011-02-19 16:29:07 -06001397 u8 autoload_status;
Larry Finger0c817332010-12-08 11:12:31 -06001398
1399 short epromtype;
1400 u16 eeprom_vid;
1401 u16 eeprom_did;
1402 u16 eeprom_svid;
1403 u16 eeprom_smid;
1404 u8 eeprom_oemid;
1405 u16 eeprom_channelplan;
1406 u8 eeprom_version;
George18d30062011-02-19 16:29:02 -06001407 u8 board_type;
1408 u8 external_pa;
Larry Finger0c817332010-12-08 11:12:31 -06001409
1410 u8 dev_addr[6];
Larry Fingere6deaf82013-03-24 22:06:55 -05001411 u8 wowlan_enable;
1412 u8 antenna_div_cfg;
1413 u8 antenna_div_type;
Larry Finger0c817332010-12-08 11:12:31 -06001414
Larry Finger7ea47242011-02-19 16:28:57 -06001415 bool txpwr_fromeprom;
Larry Fingere97b7752011-02-19 16:29:07 -06001416 u8 eeprom_crystalcap;
Larry Finger0c817332010-12-08 11:12:31 -06001417 u8 eeprom_tssi[2];
Larry Fingere97b7752011-02-19 16:29:07 -06001418 u8 eeprom_tssi_5g[3][2]; /* for 5GL/5GM/5GH band. */
1419 u8 eeprom_pwrlimit_ht20[CHANNEL_GROUP_MAX];
1420 u8 eeprom_pwrlimit_ht40[CHANNEL_GROUP_MAX];
1421 u8 eeprom_chnlarea_txpwr_cck[2][CHANNEL_GROUP_MAX_2G];
1422 u8 eeprom_chnlarea_txpwr_ht40_1s[2][CHANNEL_GROUP_MAX];
Larry Fingerda17fcf2012-10-25 13:46:31 -05001423 u8 eprom_chnl_txpwr_ht40_2sdf[2][CHANNEL_GROUP_MAX];
Larry Fingere97b7752011-02-19 16:29:07 -06001424 u8 txpwrlevel_cck[2][CHANNEL_MAX_NUMBER_2G];
1425 u8 txpwrlevel_ht40_1s[2][CHANNEL_MAX_NUMBER]; /*For HT 40MHZ pwr */
1426 u8 txpwrlevel_ht40_2s[2][CHANNEL_MAX_NUMBER]; /*For HT 40MHZ pwr */
1427
1428 u8 internal_pa_5g[2]; /* pathA / pathB */
1429 u8 eeprom_c9;
1430 u8 eeprom_cc;
Larry Finger0c817332010-12-08 11:12:31 -06001431
1432 /*For power group */
Larry Fingere97b7752011-02-19 16:29:07 -06001433 u8 eeprom_pwrgroup[2][3];
1434 u8 pwrgroup_ht20[2][CHANNEL_MAX_NUMBER];
1435 u8 pwrgroup_ht40[2][CHANNEL_MAX_NUMBER];
Larry Finger0c817332010-12-08 11:12:31 -06001436
Larry Fingere97b7752011-02-19 16:29:07 -06001437 char txpwr_ht20diff[2][CHANNEL_MAX_NUMBER]; /*HT 20<->40 Pwr diff */
1438 /*For HT<->legacy pwr diff*/
1439 u8 txpwr_legacyhtdiff[2][CHANNEL_MAX_NUMBER];
1440 u8 txpwr_safetyflag; /* Band edge enable flag */
1441 u16 eeprom_txpowerdiff;
1442 u8 legacy_httxpowerdiff; /* Legacy to HT rate power diff */
1443 u8 antenna_txpwdiff[3];
Larry Finger0c817332010-12-08 11:12:31 -06001444
1445 u8 eeprom_regulatory;
1446 u8 eeprom_thermalmeter;
Larry Fingere97b7752011-02-19 16:29:07 -06001447 u8 thermalmeter[2]; /*ThermalMeter, index 0 for RFIC0, 1 for RFIC1 */
1448 u16 tssi_13dbm;
1449 u8 crystalcap; /* CrystalCap. */
1450 u8 delta_iqk;
1451 u8 delta_lck;
Larry Finger0c817332010-12-08 11:12:31 -06001452
1453 u8 legacy_ht_txpowerdiff; /*Legacy to HT rate power diff */
Larry Finger7ea47242011-02-19 16:28:57 -06001454 bool apk_thermalmeterignore;
Larry Fingere97b7752011-02-19 16:29:07 -06001455
1456 bool b1x1_recvcombine;
1457 bool b1ss_support;
1458
1459 /*channel plan */
1460 u8 channel_plan;
Larry Finger0c817332010-12-08 11:12:31 -06001461};
1462
1463struct rtl_ps_ctl {
Larry Fingere97b7752011-02-19 16:29:07 -06001464 bool pwrdomain_protect;
Larry Finger7ea47242011-02-19 16:28:57 -06001465 bool in_powersavemode;
Larry Finger0c817332010-12-08 11:12:31 -06001466 bool rfchange_inprogress;
Larry Finger7ea47242011-02-19 16:28:57 -06001467 bool swrf_processing;
1468 bool hwradiooff;
Larry Finger0c817332010-12-08 11:12:31 -06001469 /*
1470 * just for PCIE ASPM
1471 * If it supports ASPM, Offset[560h] = 0x40,
1472 * otherwise Offset[560h] = 0x00.
1473 * */
Larry Finger7ea47242011-02-19 16:28:57 -06001474 bool support_aspm;
1475 bool support_backdoor;
Larry Finger0c817332010-12-08 11:12:31 -06001476
1477 /*for LPS */
1478 enum rt_psmode dot11_psmode; /*Power save mode configured. */
Larry Fingere97b7752011-02-19 16:29:07 -06001479 bool swctrl_lps;
Larry Finger7ea47242011-02-19 16:28:57 -06001480 bool leisure_ps;
1481 bool fwctrl_lps;
Larry Finger0c817332010-12-08 11:12:31 -06001482 u8 fwctrl_psmode;
1483 /*For Fw control LPS mode */
Larry Finger7ea47242011-02-19 16:28:57 -06001484 u8 reg_fwctrl_lps;
Larry Finger0c817332010-12-08 11:12:31 -06001485 /*Record Fw PS mode status. */
Larry Finger7ea47242011-02-19 16:28:57 -06001486 bool fw_current_inpsmode;
Larry Finger0c817332010-12-08 11:12:31 -06001487 u8 reg_max_lps_awakeintvl;
1488 bool report_linked;
Larry Finger26634c42013-03-24 22:06:33 -05001489 bool low_power_enable;/*for 32k*/
Larry Finger0c817332010-12-08 11:12:31 -06001490
1491 /*for IPS */
Larry Finger7ea47242011-02-19 16:28:57 -06001492 bool inactiveps;
Larry Finger0c817332010-12-08 11:12:31 -06001493
1494 u32 rfoff_reason;
1495
1496 /*RF OFF Level */
1497 u32 cur_ps_level;
1498 u32 reg_rfps_level;
1499
1500 /*just for PCIE ASPM */
1501 u8 const_amdpci_aspm;
George18d30062011-02-19 16:29:02 -06001502 bool pwrdown_mode;
Larry Fingere97b7752011-02-19 16:29:07 -06001503
Larry Finger0c817332010-12-08 11:12:31 -06001504 enum rf_pwrstate inactive_pwrstate;
1505 enum rf_pwrstate rfpwr_state; /*cur power state */
Larry Fingere97b7752011-02-19 16:29:07 -06001506
1507 /* for SW LPS*/
1508 bool sw_ps_enabled;
1509 bool state;
1510 bool state_inap;
1511 bool multi_buffered;
1512 u16 nullfunc_seq;
1513 unsigned int dtim_counter;
1514 unsigned int sleep_ms;
1515 unsigned long last_sleep_jiffies;
1516 unsigned long last_awake_jiffies;
1517 unsigned long last_delaylps_stamp_jiffies;
1518 unsigned long last_dtim;
1519 unsigned long last_beacon;
1520 unsigned long last_action;
1521 unsigned long last_slept;
Larry Finger26634c42013-03-24 22:06:33 -05001522
1523 /*For P2P PS */
1524 struct rtl_p2p_ps_info p2p_ps_info;
1525 u8 pwr_mode;
1526 u8 smart_ps;
Larry Finger0c817332010-12-08 11:12:31 -06001527};
1528
1529struct rtl_stats {
Larry Finger0f015452012-10-25 13:46:46 -05001530 u8 psaddr[ETH_ALEN];
Larry Finger0c817332010-12-08 11:12:31 -06001531 u32 mac_time[2];
1532 s8 rssi;
1533 u8 signal;
1534 u8 noise;
Larry Fingere6deaf82013-03-24 22:06:55 -05001535 u8 rate; /* hw desc rate */
Larry Finger0c817332010-12-08 11:12:31 -06001536 u8 received_channel;
1537 u8 control;
1538 u8 mask;
1539 u8 freq;
1540 u16 len;
1541 u64 tsf;
1542 u32 beacon_time;
1543 u8 nic_type;
1544 u16 length;
1545 u8 signalquality; /*in 0-100 index. */
1546 /*
1547 * Real power in dBm for this packet,
1548 * no beautification and aggregation.
1549 * */
1550 s32 recvsignalpower;
1551 s8 rxpower; /*in dBm Translate from PWdB */
1552 u8 signalstrength; /*in 0-100 index. */
Larry Finger7ea47242011-02-19 16:28:57 -06001553 u16 hwerror:1;
1554 u16 crc:1;
1555 u16 icv:1;
1556 u16 shortpreamble:1;
Larry Finger0c817332010-12-08 11:12:31 -06001557 u16 antenna:1;
1558 u16 decrypted:1;
1559 u16 wakeup:1;
1560 u32 timestamp_low;
1561 u32 timestamp_high;
1562
1563 u8 rx_drvinfo_size;
1564 u8 rx_bufshift;
Larry Finger7ea47242011-02-19 16:28:57 -06001565 bool isampdu;
Larry Fingere97b7752011-02-19 16:29:07 -06001566 bool isfirst_ampdu;
Larry Finger0c817332010-12-08 11:12:31 -06001567 bool rx_is40Mhzpacket;
1568 u32 rx_pwdb_all;
1569 u8 rx_mimo_signalstrength[4]; /*in 0~100 index */
Larry Fingerda17fcf2012-10-25 13:46:31 -05001570 s8 rx_mimo_sig_qual[2];
Larry Finger7ea47242011-02-19 16:28:57 -06001571 bool packet_matchbssid;
1572 bool is_cck;
Chaoming Li5c079d82011-10-12 15:59:09 -05001573 bool is_ht;
Larry Finger7ea47242011-02-19 16:28:57 -06001574 bool packet_toself;
1575 bool packet_beacon; /*for rssi */
Larry Finger0c817332010-12-08 11:12:31 -06001576 char cck_adc_pwdb[4]; /*for rx path selection */
Larry Fingere6deaf82013-03-24 22:06:55 -05001577
1578 u8 packet_report_type;
1579
1580 u32 macid;
1581 u8 wake_match;
1582 u32 bt_rx_rssi_percentage;
1583 u32 macid_valid_entry[2];
Larry Finger0c817332010-12-08 11:12:31 -06001584};
1585
Larry Fingere6deaf82013-03-24 22:06:55 -05001586
Larry Finger0c817332010-12-08 11:12:31 -06001587struct rt_link_detect {
Larry Finger2461c7d2012-08-31 15:39:01 -05001588 /* count for roaming */
1589 u32 bcn_rx_inperiod;
1590 u32 roam_times;
1591
Larry Finger0c817332010-12-08 11:12:31 -06001592 u32 num_tx_in4period[4];
1593 u32 num_rx_in4period[4];
1594
1595 u32 num_tx_inperiod;
1596 u32 num_rx_inperiod;
1597
Larry Finger7ea47242011-02-19 16:28:57 -06001598 bool busytraffic;
Larry Finger2461c7d2012-08-31 15:39:01 -05001599 bool tx_busy_traffic;
1600 bool rx_busy_traffic;
Larry Finger7ea47242011-02-19 16:28:57 -06001601 bool higher_busytraffic;
1602 bool higher_busyrxtraffic;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001603
1604 u32 tidtx_in4period[MAX_TID_COUNT][4];
1605 u32 tidtx_inperiod[MAX_TID_COUNT];
1606 bool higher_busytxtraffic[MAX_TID_COUNT];
Larry Finger0c817332010-12-08 11:12:31 -06001607};
1608
1609struct rtl_tcb_desc {
Larry Finger7ea47242011-02-19 16:28:57 -06001610 u8 packet_bw:1;
1611 u8 multicast:1;
1612 u8 broadcast:1;
Larry Finger0c817332010-12-08 11:12:31 -06001613
Larry Finger7ea47242011-02-19 16:28:57 -06001614 u8 rts_stbc:1;
1615 u8 rts_enable:1;
1616 u8 cts_enable:1;
1617 u8 rts_use_shortpreamble:1;
1618 u8 rts_use_shortgi:1;
Larry Finger0c817332010-12-08 11:12:31 -06001619 u8 rts_sc:1;
Larry Finger7ea47242011-02-19 16:28:57 -06001620 u8 rts_bw:1;
Larry Finger0c817332010-12-08 11:12:31 -06001621 u8 rts_rate;
1622
1623 u8 use_shortgi:1;
1624 u8 use_shortpreamble:1;
1625 u8 use_driver_rate:1;
1626 u8 disable_ratefallback:1;
1627
1628 u8 ratr_index;
1629 u8 mac_id;
1630 u8 hw_rate;
Larry Fingere97b7752011-02-19 16:29:07 -06001631
1632 u8 last_inipkt:1;
1633 u8 cmd_or_init:1;
1634 u8 queue_index;
1635
1636 /* early mode */
1637 u8 empkt_num;
1638 /* The max value by HW */
Larry Fingere6deaf82013-03-24 22:06:55 -05001639 u32 empkt_len[10];
1640 bool btx_enable_sw_calc_duration;
Larry Finger0c817332010-12-08 11:12:31 -06001641};
1642
1643struct rtl_hal_ops {
1644 int (*init_sw_vars) (struct ieee80211_hw *hw);
1645 void (*deinit_sw_vars) (struct ieee80211_hw *hw);
Larry Finger62e63972011-02-11 14:27:46 -06001646 void (*read_chip_version)(struct ieee80211_hw *hw);
Larry Finger0c817332010-12-08 11:12:31 -06001647 void (*read_eeprom_info) (struct ieee80211_hw *hw);
1648 void (*interrupt_recognized) (struct ieee80211_hw *hw,
1649 u32 *p_inta, u32 *p_intb);
1650 int (*hw_init) (struct ieee80211_hw *hw);
1651 void (*hw_disable) (struct ieee80211_hw *hw);
Larry Fingere97b7752011-02-19 16:29:07 -06001652 void (*hw_suspend) (struct ieee80211_hw *hw);
1653 void (*hw_resume) (struct ieee80211_hw *hw);
Larry Finger0c817332010-12-08 11:12:31 -06001654 void (*enable_interrupt) (struct ieee80211_hw *hw);
1655 void (*disable_interrupt) (struct ieee80211_hw *hw);
1656 int (*set_network_type) (struct ieee80211_hw *hw,
1657 enum nl80211_iftype type);
George18d30062011-02-19 16:29:02 -06001658 void (*set_chk_bssid)(struct ieee80211_hw *hw,
1659 bool check_bssid);
Larry Finger0c817332010-12-08 11:12:31 -06001660 void (*set_bw_mode) (struct ieee80211_hw *hw,
1661 enum nl80211_channel_type ch_type);
Larry Fingere97b7752011-02-19 16:29:07 -06001662 u8(*switch_channel) (struct ieee80211_hw *hw);
Larry Finger0c817332010-12-08 11:12:31 -06001663 void (*set_qos) (struct ieee80211_hw *hw, int aci);
1664 void (*set_bcn_reg) (struct ieee80211_hw *hw);
1665 void (*set_bcn_intv) (struct ieee80211_hw *hw);
1666 void (*update_interrupt_mask) (struct ieee80211_hw *hw,
1667 u32 add_msr, u32 rm_msr);
1668 void (*get_hw_reg) (struct ieee80211_hw *hw, u8 variable, u8 *val);
1669 void (*set_hw_reg) (struct ieee80211_hw *hw, u8 variable, u8 *val);
Chaoming_Li3dad6182011-04-25 12:52:49 -05001670 void (*update_rate_tbl) (struct ieee80211_hw *hw,
1671 struct ieee80211_sta *sta, u8 rssi_level);
Larry Finger0c817332010-12-08 11:12:31 -06001672 void (*update_rate_mask) (struct ieee80211_hw *hw, u8 rssi_level);
1673 void (*fill_tx_desc) (struct ieee80211_hw *hw,
1674 struct ieee80211_hdr *hdr, u8 *pdesc_tx,
1675 struct ieee80211_tx_info *info,
Thomas Huehn36323f82012-07-23 21:33:42 +02001676 struct ieee80211_sta *sta,
Chaoming_Li3dad6182011-04-25 12:52:49 -05001677 struct sk_buff *skb, u8 hw_queue,
1678 struct rtl_tcb_desc *ptcb_desc);
Chaoming_Li3dad6182011-04-25 12:52:49 -05001679 void (*fill_fake_txdesc) (struct ieee80211_hw *hw, u8 *pDesc,
George18d30062011-02-19 16:29:02 -06001680 u32 buffer_len, bool bIsPsPoll);
Larry Finger0c817332010-12-08 11:12:31 -06001681 void (*fill_tx_cmddesc) (struct ieee80211_hw *hw, u8 *pdesc,
Larry Finger7ea47242011-02-19 16:28:57 -06001682 bool firstseg, bool lastseg,
Larry Finger0c817332010-12-08 11:12:31 -06001683 struct sk_buff *skb);
Larry Finger62e63972011-02-11 14:27:46 -06001684 bool (*cmd_send_packet)(struct ieee80211_hw *hw, struct sk_buff *skb);
Larry Finger7ea47242011-02-19 16:28:57 -06001685 bool (*query_rx_desc) (struct ieee80211_hw *hw,
Larry Finger0c817332010-12-08 11:12:31 -06001686 struct rtl_stats *stats,
1687 struct ieee80211_rx_status *rx_status,
1688 u8 *pdesc, struct sk_buff *skb);
1689 void (*set_channel_access) (struct ieee80211_hw *hw);
Larry Finger7ea47242011-02-19 16:28:57 -06001690 bool (*radio_onoff_checking) (struct ieee80211_hw *hw, u8 *valid);
Larry Finger0c817332010-12-08 11:12:31 -06001691 void (*dm_watchdog) (struct ieee80211_hw *hw);
1692 void (*scan_operation_backup) (struct ieee80211_hw *hw, u8 operation);
Larry Finger7ea47242011-02-19 16:28:57 -06001693 bool (*set_rf_power_state) (struct ieee80211_hw *hw,
Larry Finger0c817332010-12-08 11:12:31 -06001694 enum rf_pwrstate rfpwr_state);
1695 void (*led_control) (struct ieee80211_hw *hw,
1696 enum led_ctl_mode ledaction);
1697 void (*set_desc) (u8 *pdesc, bool istx, u8 desc_name, u8 *val);
Larry Finger7ea47242011-02-19 16:28:57 -06001698 u32 (*get_desc) (u8 *pdesc, bool istx, u8 desc_name);
Chaoming_Li3dad6182011-04-25 12:52:49 -05001699 void (*tx_polling) (struct ieee80211_hw *hw, u8 hw_queue);
Larry Finger0c817332010-12-08 11:12:31 -06001700 void (*enable_hw_sec) (struct ieee80211_hw *hw);
1701 void (*set_key) (struct ieee80211_hw *hw, u32 key_index,
Chaoming_Li3dad6182011-04-25 12:52:49 -05001702 u8 *macaddr, bool is_group, u8 enc_algo,
Larry Finger0c817332010-12-08 11:12:31 -06001703 bool is_wepkey, bool clear_all);
1704 void (*init_sw_leds) (struct ieee80211_hw *hw);
1705 void (*deinit_sw_leds) (struct ieee80211_hw *hw);
Larry Finger7ea47242011-02-19 16:28:57 -06001706 u32 (*get_bbreg) (struct ieee80211_hw *hw, u32 regaddr, u32 bitmask);
Larry Finger0c817332010-12-08 11:12:31 -06001707 void (*set_bbreg) (struct ieee80211_hw *hw, u32 regaddr, u32 bitmask,
1708 u32 data);
Larry Finger7ea47242011-02-19 16:28:57 -06001709 u32 (*get_rfreg) (struct ieee80211_hw *hw, enum radio_path rfpath,
Larry Finger0c817332010-12-08 11:12:31 -06001710 u32 regaddr, u32 bitmask);
1711 void (*set_rfreg) (struct ieee80211_hw *hw, enum radio_path rfpath,
1712 u32 regaddr, u32 bitmask, u32 data);
Larry Finger2461c7d2012-08-31 15:39:01 -05001713 void (*allow_all_destaddr)(struct ieee80211_hw *hw,
1714 bool allow_all_da, bool write_into_reg);
Chaoming_Li3dad6182011-04-25 12:52:49 -05001715 void (*linked_set_reg) (struct ieee80211_hw *hw);
Larry Finger26634c42013-03-24 22:06:33 -05001716 void (*chk_switch_dmdp) (struct ieee80211_hw *hw);
Larry Finger2461c7d2012-08-31 15:39:01 -05001717 void (*dualmac_easy_concurrent) (struct ieee80211_hw *hw);
1718 void (*dualmac_switch_to_dmdp) (struct ieee80211_hw *hw);
Larry Finger1472d3a2011-02-23 10:24:58 -06001719 bool (*phy_rf6052_config) (struct ieee80211_hw *hw);
1720 void (*phy_rf6052_set_cck_txpower) (struct ieee80211_hw *hw,
1721 u8 *powerlevel);
1722 void (*phy_rf6052_set_ofdm_txpower) (struct ieee80211_hw *hw,
1723 u8 *ppowerlevel, u8 channel);
1724 bool (*config_bb_with_headerfile) (struct ieee80211_hw *hw,
1725 u8 configtype);
1726 bool (*config_bb_with_pgheaderfile) (struct ieee80211_hw *hw,
1727 u8 configtype);
1728 void (*phy_lc_calibrate) (struct ieee80211_hw *hw, bool is2t);
1729 void (*phy_set_bw_mode_callback) (struct ieee80211_hw *hw);
1730 void (*dm_dynamic_txpower) (struct ieee80211_hw *hw);
Larry Finger0f015452012-10-25 13:46:46 -05001731 void (*c2h_command_handle) (struct ieee80211_hw *hw);
Larry Fingerda17fcf2012-10-25 13:46:31 -05001732 void (*bt_wifi_media_status_notify) (struct ieee80211_hw *hw,
1733 bool mstate);
1734 void (*bt_coex_off_before_lps) (struct ieee80211_hw *hw);
Larry Finger5b8df242013-05-30 18:05:55 -05001735 void (*fill_h2c_cmd) (struct ieee80211_hw *hw, u8 element_id,
1736 u32 cmd_len, u8 *p_cmdbuffer);
Larry Finger0c817332010-12-08 11:12:31 -06001737};
1738
1739struct rtl_intf_ops {
1740 /*com */
Larry Fingere97b7752011-02-19 16:29:07 -06001741 void (*read_efuse_byte)(struct ieee80211_hw *hw, u16 _offset, u8 *pbuf);
Larry Finger0c817332010-12-08 11:12:31 -06001742 int (*adapter_start) (struct ieee80211_hw *hw);
1743 void (*adapter_stop) (struct ieee80211_hw *hw);
Larry Finger2461c7d2012-08-31 15:39:01 -05001744 bool (*check_buddy_priv)(struct ieee80211_hw *hw,
1745 struct rtl_priv **buddy_priv);
Larry Finger0c817332010-12-08 11:12:31 -06001746
Thomas Huehn36323f82012-07-23 21:33:42 +02001747 int (*adapter_tx) (struct ieee80211_hw *hw,
1748 struct ieee80211_sta *sta,
1749 struct sk_buff *skb,
1750 struct rtl_tcb_desc *ptcb_desc);
Chaoming_Li3dad6182011-04-25 12:52:49 -05001751 void (*flush)(struct ieee80211_hw *hw, bool drop);
Larry Finger0c817332010-12-08 11:12:31 -06001752 int (*reset_trx_ring) (struct ieee80211_hw *hw);
Thomas Huehn36323f82012-07-23 21:33:42 +02001753 bool (*waitq_insert) (struct ieee80211_hw *hw,
1754 struct ieee80211_sta *sta,
1755 struct sk_buff *skb);
Larry Finger0c817332010-12-08 11:12:31 -06001756
1757 /*pci */
1758 void (*disable_aspm) (struct ieee80211_hw *hw);
1759 void (*enable_aspm) (struct ieee80211_hw *hw);
1760
1761 /*usb */
1762};
1763
1764struct rtl_mod_params {
1765 /* default: 0 = using hardware encryption */
Rusty Russelleb939922011-12-19 14:08:01 +00001766 bool sw_crypto;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001767
Larry Finger73a253c2011-10-07 11:27:33 -05001768 /* default: 0 = DBG_EMERG (0)*/
1769 int debug;
1770
Chaoming_Li3dad6182011-04-25 12:52:49 -05001771 /* default: 1 = using no linked power save */
1772 bool inactiveps;
1773
1774 /* default: 1 = using linked sw power save */
1775 bool swctrl_lps;
1776
1777 /* default: 1 = using linked fw power save */
1778 bool fwctrl_lps;
Larry Finger0c817332010-12-08 11:12:31 -06001779};
1780
Larry Finger62e63972011-02-11 14:27:46 -06001781struct rtl_hal_usbint_cfg {
1782 /* data - rx */
1783 u32 in_ep_num;
1784 u32 rx_urb_num;
1785 u32 rx_max_size;
1786
1787 /* op - rx */
1788 void (*usb_rx_hdl)(struct ieee80211_hw *, struct sk_buff *);
1789 void (*usb_rx_segregate_hdl)(struct ieee80211_hw *, struct sk_buff *,
1790 struct sk_buff_head *);
1791
1792 /* tx */
1793 void (*usb_tx_cleanup)(struct ieee80211_hw *, struct sk_buff *);
1794 int (*usb_tx_post_hdl)(struct ieee80211_hw *, struct urb *,
1795 struct sk_buff *);
1796 struct sk_buff *(*usb_tx_aggregate_hdl)(struct ieee80211_hw *,
1797 struct sk_buff_head *);
1798
1799 /* endpoint mapping */
1800 int (*usb_endpoint_mapping)(struct ieee80211_hw *hw);
Larry Finger17c9ac62011-02-19 16:29:57 -06001801 u16 (*usb_mq_to_hwq)(__le16 fc, u16 mac80211_queue_index);
Larry Finger62e63972011-02-11 14:27:46 -06001802};
1803
Larry Finger0c817332010-12-08 11:12:31 -06001804struct rtl_hal_cfg {
Larry Fingere97b7752011-02-19 16:29:07 -06001805 u8 bar_id;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001806 bool write_readback;
Larry Finger0c817332010-12-08 11:12:31 -06001807 char *name;
1808 char *fw_name;
Larry Fingerc882a202013-11-18 11:11:26 -06001809 char *alt_fw_name;
Larry Finger0c817332010-12-08 11:12:31 -06001810 struct rtl_hal_ops *ops;
1811 struct rtl_mod_params *mod_params;
Larry Finger62e63972011-02-11 14:27:46 -06001812 struct rtl_hal_usbint_cfg *usb_interface_cfg;
Larry Finger0c817332010-12-08 11:12:31 -06001813
1814 /*this map used for some registers or vars
1815 defined int HAL but used in MAIN */
1816 u32 maps[RTL_VAR_MAP_MAX];
1817
1818};
1819
1820struct rtl_locks {
Larry Fingerd7043002010-12-17 19:36:25 -06001821 /* mutex */
Larry Finger8a09d6d2010-12-16 11:13:57 -06001822 struct mutex conf_mutex;
Stanislaw Gruszka65393062011-12-12 12:43:24 +01001823 struct mutex ps_mutex;
Larry Finger0c817332010-12-08 11:12:31 -06001824
1825 /*spin lock */
Larry Fingerb9116b9a2011-12-16 21:17:16 -06001826 spinlock_t ips_lock;
Larry Finger0c817332010-12-08 11:12:31 -06001827 spinlock_t irq_th_lock;
Larry Finger26634c42013-03-24 22:06:33 -05001828 spinlock_t irq_pci_lock;
1829 spinlock_t tx_lock;
Larry Finger0c817332010-12-08 11:12:31 -06001830 spinlock_t h2c_lock;
1831 spinlock_t rf_ps_lock;
1832 spinlock_t rf_lock;
Larry Finger2461c7d2012-08-31 15:39:01 -05001833 spinlock_t lps_lock;
Larry Fingere97b7752011-02-19 16:29:07 -06001834 spinlock_t waitq_lock;
Larry Finger2461c7d2012-08-31 15:39:01 -05001835 spinlock_t entry_list_lock;
Larry Finger3ce4d852012-07-11 14:37:28 -05001836 spinlock_t usb_lock;
Larry Fingere97b7752011-02-19 16:29:07 -06001837
Larry Finger26634c42013-03-24 22:06:33 -05001838 /*FW clock change */
1839 spinlock_t fw_ps_lock;
1840
Larry Fingere97b7752011-02-19 16:29:07 -06001841 /*Dual mac*/
1842 spinlock_t cck_and_rw_pagea_lock;
Larry Finger2461c7d2012-08-31 15:39:01 -05001843
1844 /*Easy concurrent*/
1845 spinlock_t check_sendpkt_lock;
Larry Finger0c817332010-12-08 11:12:31 -06001846};
1847
1848struct rtl_works {
1849 struct ieee80211_hw *hw;
1850
1851 /*timer */
1852 struct timer_list watchdog_timer;
Larry Finger2461c7d2012-08-31 15:39:01 -05001853 struct timer_list dualmac_easyconcurrent_retrytimer;
Larry Finger26634c42013-03-24 22:06:33 -05001854 struct timer_list fw_clockoff_timer;
1855 struct timer_list fast_antenna_training_timer;
Larry Finger0c817332010-12-08 11:12:31 -06001856 /*task */
1857 struct tasklet_struct irq_tasklet;
1858 struct tasklet_struct irq_prepare_bcn_tasklet;
1859
1860 /*work queue */
1861 struct workqueue_struct *rtl_wq;
1862 struct delayed_work watchdog_wq;
1863 struct delayed_work ips_nic_off_wq;
Larry Fingere97b7752011-02-19 16:29:07 -06001864
1865 /* For SW LPS */
1866 struct delayed_work ps_work;
1867 struct delayed_work ps_rfon_wq;
Larry Finger26634c42013-03-24 22:06:33 -05001868 struct delayed_work fwevt_wq;
Stanislaw Gruszka41affd52011-12-12 12:43:23 +01001869
Larry Fingera2699132013-03-24 22:06:41 -05001870 struct work_struct lps_change_work;
Larry Finger5b8df242013-05-30 18:05:55 -05001871 struct work_struct fill_h2c_cmd;
Larry Finger0c817332010-12-08 11:12:31 -06001872};
1873
1874struct rtl_debug {
1875 u32 dbgp_type[DBGP_TYPE_MAX];
Larry Fingerd221ad12013-02-01 10:40:22 -06001876 int global_debuglevel;
Larry Finger0c817332010-12-08 11:12:31 -06001877 u64 global_debugcomponents;
Larry Fingere97b7752011-02-19 16:29:07 -06001878
1879 /* add for proc debug */
1880 struct proc_dir_entry *proc_dir;
1881 char proc_name[20];
Larry Finger0c817332010-12-08 11:12:31 -06001882};
1883
Larry Finger2461c7d2012-08-31 15:39:01 -05001884#define MIMO_PS_STATIC 0
1885#define MIMO_PS_DYNAMIC 1
1886#define MIMO_PS_NOLIMIT 3
1887
1888struct rtl_dualmac_easy_concurrent_ctl {
1889 enum band_type currentbandtype_backfordmdp;
1890 bool close_bbandrf_for_dmsp;
1891 bool change_to_dmdp;
1892 bool change_to_dmsp;
1893 bool switch_in_process;
1894};
1895
1896struct rtl_dmsp_ctl {
1897 bool activescan_for_slaveofdmsp;
1898 bool scan_for_anothermac_fordmsp;
1899 bool scan_for_itself_fordmsp;
1900 bool writedig_for_anothermacofdmsp;
1901 u32 curdigvalue_for_anothermacofdmsp;
1902 bool changecckpdstate_for_anothermacofdmsp;
1903 u8 curcckpdstate_for_anothermacofdmsp;
1904 bool changetxhighpowerlvl_for_anothermacofdmsp;
1905 u8 curtxhighlvl_for_anothermacofdmsp;
1906 long rssivalmin_for_anothermacofdmsp;
1907};
1908
Larry Fingerdf37a0e2012-04-19 16:32:39 -05001909struct ps_t {
1910 u8 pre_ccastate;
1911 u8 cur_ccasate;
1912 u8 pre_rfstate;
1913 u8 cur_rfstate;
1914 long rssi_val_min;
1915};
1916
1917struct dig_t {
1918 u32 rssi_lowthresh;
1919 u32 rssi_highthresh;
1920 u32 fa_lowthresh;
1921 u32 fa_highthresh;
Larry Fingerda17fcf2012-10-25 13:46:31 -05001922 long last_min_undec_pwdb_for_dm;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05001923 long rssi_highpower_lowthresh;
1924 long rssi_highpower_highthresh;
1925 u32 recover_cnt;
1926 u32 pre_igvalue;
1927 u32 cur_igvalue;
1928 long rssi_val;
1929 u8 dig_enable_flag;
1930 u8 dig_ext_port_stage;
1931 u8 dig_algorithm;
1932 u8 dig_twoport_algorithm;
1933 u8 dig_dbgmode;
1934 u8 dig_slgorithm_switch;
Larry Fingerda17fcf2012-10-25 13:46:31 -05001935 u8 cursta_cstate;
1936 u8 presta_cstate;
1937 u8 curmultista_cstate;
1938 char back_val;
1939 char back_range_max;
1940 char back_range_min;
Larry Fingere6deaf82013-03-24 22:06:55 -05001941 u8 rx_gain_max;
1942 u8 rx_gain_min;
Larry Fingerda17fcf2012-10-25 13:46:31 -05001943 u8 min_undec_pwdb_for_dm;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05001944 u8 rssi_val_min;
Larry Fingere6deaf82013-03-24 22:06:55 -05001945 u8 pre_cck_cca_thres;
1946 u8 cur_cck_cca_thres;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05001947 u8 pre_cck_pd_state;
1948 u8 cur_cck_pd_state;
1949 u8 pre_cck_fa_state;
1950 u8 cur_cck_fa_state;
1951 u8 pre_ccastate;
1952 u8 cur_ccasate;
1953 u8 large_fa_hit;
1954 u8 forbidden_igi;
1955 u8 dig_state;
1956 u8 dig_highpwrstate;
Larry Fingerda17fcf2012-10-25 13:46:31 -05001957 u8 cur_sta_cstate;
1958 u8 pre_sta_cstate;
1959 u8 cur_ap_cstate;
1960 u8 pre_ap_cstate;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05001961 u8 cur_pd_thstate;
1962 u8 pre_pd_thstate;
1963 u8 cur_cs_ratiostate;
1964 u8 pre_cs_ratiostate;
1965 u8 backoff_enable_flag;
1966 char backoffval_range_max;
1967 char backoffval_range_min;
Larry Fingere6deaf82013-03-24 22:06:55 -05001968 u8 dig_min_0;
1969 u8 dig_min_1;
1970 bool media_connect_0;
1971 bool media_connect_1;
1972
1973 u32 antdiv_rssi_max;
1974 u32 rssi_max;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05001975};
1976
Larry Finger2461c7d2012-08-31 15:39:01 -05001977struct rtl_global_var {
1978 /* from this list we can get
1979 * other adapter's rtl_priv */
1980 struct list_head glb_priv_list;
1981 spinlock_t glb_list_lock;
1982};
1983
Larry Finger0c817332010-12-08 11:12:31 -06001984struct rtl_priv {
Larry Finger26634c42013-03-24 22:06:33 -05001985 struct ieee80211_hw *hw;
Larry Fingerb0302ab2012-01-30 09:54:49 -06001986 struct completion firmware_loading_complete;
Larry Finger2461c7d2012-08-31 15:39:01 -05001987 struct list_head list;
1988 struct rtl_priv *buddy_priv;
1989 struct rtl_global_var *glb_var;
1990 struct rtl_dualmac_easy_concurrent_ctl easy_concurrent_ctl;
1991 struct rtl_dmsp_ctl dmsp_ctl;
Larry Finger0c817332010-12-08 11:12:31 -06001992 struct rtl_locks locks;
1993 struct rtl_works works;
1994 struct rtl_mac mac80211;
1995 struct rtl_hal rtlhal;
1996 struct rtl_regulatory regd;
1997 struct rtl_rfkill rfkill;
1998 struct rtl_io io;
1999 struct rtl_phy phy;
2000 struct rtl_dm dm;
2001 struct rtl_security sec;
2002 struct rtl_efuse efuse;
2003
2004 struct rtl_ps_ctl psc;
2005 struct rate_adaptive ra;
2006 struct wireless_stats stats;
2007 struct rt_link_detect link_info;
2008 struct false_alarm_statistics falsealm_cnt;
2009
2010 struct rtl_rate_priv *rate_priv;
2011
Larry Finger2461c7d2012-08-31 15:39:01 -05002012 /* sta entry list for ap adhoc or mesh */
2013 struct list_head entry_list;
2014
Larry Finger0c817332010-12-08 11:12:31 -06002015 struct rtl_debug dbg;
Larry Fingerb0302ab2012-01-30 09:54:49 -06002016 int max_fw_size;
Larry Finger0c817332010-12-08 11:12:31 -06002017
2018 /*
2019 *hal_cfg : for diff cards
2020 *intf_ops : for diff interrface usb/pcie
2021 */
2022 struct rtl_hal_cfg *cfg;
2023 struct rtl_intf_ops *intf_ops;
2024
2025 /*this var will be set by set_bit,
2026 and was used to indicate status of
2027 interface or hardware */
2028 unsigned long status;
2029
Larry Finger0985dfb2012-04-19 16:32:40 -05002030 /* tables for dm */
2031 struct dig_t dm_digtable;
2032 struct ps_t dm_pstable;
2033
Larry Finger0f015452012-10-25 13:46:46 -05002034 /* section shared by individual drivers */
2035 union {
2036 struct { /* data buffer pointer for USB reads */
2037 __le32 *usb_data;
2038 int usb_data_index;
2039 bool initialized;
2040 };
2041 struct { /* section for 8723ae */
2042 bool reg_init; /* true if regs saved */
2043 u32 reg_874;
2044 u32 reg_c70;
2045 u32 reg_85c;
2046 u32 reg_a74;
2047 bool bt_operation_on;
2048 };
2049 };
Larry Fingera2699132013-03-24 22:06:41 -05002050 bool enter_ps; /* true when entering PS */
Larry Finger5b8df242013-05-30 18:05:55 -05002051 u8 rate_mask[5];
Larry Finger30899cc2012-03-19 15:44:31 -05002052
Larry Finger0c817332010-12-08 11:12:31 -06002053 /*This must be the last item so
2054 that it points to the data allocated
2055 beyond this structure like:
2056 rtl_pci_priv or rtl_usb_priv */
Larry Fingerc00095f2013-09-18 21:21:35 -05002057 u8 priv[0] __aligned(sizeof(void *));
Larry Finger0c817332010-12-08 11:12:31 -06002058};
2059
2060#define rtl_priv(hw) (((struct rtl_priv *)(hw)->priv))
2061#define rtl_mac(rtlpriv) (&((rtlpriv)->mac80211))
2062#define rtl_hal(rtlpriv) (&((rtlpriv)->rtlhal))
2063#define rtl_efuse(rtlpriv) (&((rtlpriv)->efuse))
2064#define rtl_psc(rtlpriv) (&((rtlpriv)->psc))
2065
Larry Fingere97b7752011-02-19 16:29:07 -06002066
George18d30062011-02-19 16:29:02 -06002067/***************************************
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002068 Bluetooth Co-existence Related
George18d30062011-02-19 16:29:02 -06002069****************************************/
2070
2071enum bt_ant_num {
2072 ANT_X2 = 0,
2073 ANT_X1 = 1,
2074};
2075
2076enum bt_co_type {
2077 BT_2WIRE = 0,
2078 BT_ISSC_3WIRE = 1,
2079 BT_ACCEL = 2,
2080 BT_CSR_BC4 = 3,
2081 BT_CSR_BC8 = 4,
2082 BT_RTL8756 = 5,
Larry Finger0f015452012-10-25 13:46:46 -05002083 BT_RTL8723A = 6,
George18d30062011-02-19 16:29:02 -06002084};
2085
2086enum bt_cur_state {
2087 BT_OFF = 0,
2088 BT_ON = 1,
2089};
2090
2091enum bt_service_type {
2092 BT_SCO = 0,
2093 BT_A2DP = 1,
2094 BT_HID = 2,
2095 BT_HID_IDLE = 3,
2096 BT_SCAN = 4,
2097 BT_IDLE = 5,
2098 BT_OTHER_ACTION = 6,
2099 BT_BUSY = 7,
2100 BT_OTHERBUSY = 8,
2101 BT_PAN = 9,
2102};
2103
2104enum bt_radio_shared {
2105 BT_RADIO_SHARED = 0,
2106 BT_RADIO_INDIVIDUAL = 1,
2107};
2108
2109struct bt_coexist_info {
2110
2111 /* EEPROM BT info. */
2112 u8 eeprom_bt_coexist;
2113 u8 eeprom_bt_type;
2114 u8 eeprom_bt_ant_num;
Larry Fingerda17fcf2012-10-25 13:46:31 -05002115 u8 eeprom_bt_ant_isol;
George18d30062011-02-19 16:29:02 -06002116 u8 eeprom_bt_radio_shared;
2117
2118 u8 bt_coexistence;
2119 u8 bt_ant_num;
2120 u8 bt_coexist_type;
2121 u8 bt_state;
2122 u8 bt_cur_state; /* 0:on, 1:off */
2123 u8 bt_ant_isolation; /* 0:good, 1:bad */
2124 u8 bt_pape_ctrl; /* 0:SW, 1:SW/HW dynamic */
2125 u8 bt_service;
2126 u8 bt_radio_shared_type;
2127 u8 bt_rfreg_origin_1e;
2128 u8 bt_rfreg_origin_1f;
2129 u8 bt_rssi_state;
2130 u32 ratio_tx;
2131 u32 ratio_pri;
2132 u32 bt_edca_ul;
2133 u32 bt_edca_dl;
2134
Larry Finger32473282011-03-27 16:19:57 -05002135 bool init_set;
2136 bool bt_busy_traffic;
2137 bool bt_traffic_mode_set;
2138 bool bt_non_traffic_mode_set;
George18d30062011-02-19 16:29:02 -06002139
Larry Finger32473282011-03-27 16:19:57 -05002140 bool fw_coexist_all_off;
2141 bool sw_coexist_all_off;
Larry Finger0f015452012-10-25 13:46:46 -05002142 bool hw_coexist_all_off;
2143 u32 cstate;
George18d30062011-02-19 16:29:02 -06002144 u32 previous_state;
Larry Finger0f015452012-10-25 13:46:46 -05002145 u32 cstate_h;
2146 u32 previous_state_h;
2147
George18d30062011-02-19 16:29:02 -06002148 u8 bt_pre_rssi_state;
Larry Finger0f015452012-10-25 13:46:46 -05002149 u8 bt_pre_rssi_state1;
George18d30062011-02-19 16:29:02 -06002150
Larry Finger32473282011-03-27 16:19:57 -05002151 u8 reg_bt_iso;
2152 u8 reg_bt_sco;
Larry Finger0f015452012-10-25 13:46:46 -05002153 bool balance_on;
2154 u8 bt_active_zero_cnt;
2155 bool cur_bt_disabled;
2156 bool pre_bt_disabled;
George18d30062011-02-19 16:29:02 -06002157
Larry Finger0f015452012-10-25 13:46:46 -05002158 u8 bt_profile_case;
2159 u8 bt_profile_action;
2160 bool bt_busy;
2161 bool hold_for_bt_operation;
2162 u8 lps_counter;
George18d30062011-02-19 16:29:02 -06002163};
2164
Larry Fingere97b7752011-02-19 16:29:07 -06002165
Larry Finger0c817332010-12-08 11:12:31 -06002166/****************************************
2167 mem access macro define start
2168 Call endian free function when
2169 1. Read/write packet content.
2170 2. Before write integer to IO.
2171 3. After read integer from IO.
2172****************************************/
Larry Finger9e0bc672011-02-19 16:30:02 -06002173/* Convert little data endian to host ordering */
Larry Finger0c817332010-12-08 11:12:31 -06002174#define EF1BYTE(_val) \
2175 ((u8)(_val))
2176#define EF2BYTE(_val) \
2177 (le16_to_cpu(_val))
2178#define EF4BYTE(_val) \
2179 (le32_to_cpu(_val))
2180
Chaoming_Li3dad6182011-04-25 12:52:49 -05002181/* Read data from memory */
2182#define READEF1BYTE(_ptr) \
2183 EF1BYTE(*((u8 *)(_ptr)))
Larry Finger9e0bc672011-02-19 16:30:02 -06002184/* Read le16 data from memory and convert to host ordering */
Larry Finger0c817332010-12-08 11:12:31 -06002185#define READEF2BYTE(_ptr) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002186 EF2BYTE(*(_ptr))
Chaoming_Li3dad6182011-04-25 12:52:49 -05002187#define READEF4BYTE(_ptr) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002188 EF4BYTE(*(_ptr))
Larry Finger0c817332010-12-08 11:12:31 -06002189
Chaoming_Li3dad6182011-04-25 12:52:49 -05002190/* Write data to memory */
2191#define WRITEEF1BYTE(_ptr, _val) \
2192 (*((u8 *)(_ptr))) = EF1BYTE(_val)
Larry Finger9e0bc672011-02-19 16:30:02 -06002193/* Write le16 data to memory in host ordering */
Larry Finger0c817332010-12-08 11:12:31 -06002194#define WRITEEF2BYTE(_ptr, _val) \
2195 (*((u16 *)(_ptr))) = EF2BYTE(_val)
Chaoming_Li3dad6182011-04-25 12:52:49 -05002196#define WRITEEF4BYTE(_ptr, _val) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002197 (*((u32 *)(_ptr))) = EF2BYTE(_val)
Larry Finger0c817332010-12-08 11:12:31 -06002198
Larry Finger9e0bc672011-02-19 16:30:02 -06002199/* Create a bit mask
2200 * Examples:
2201 * BIT_LEN_MASK_32(0) => 0x00000000
2202 * BIT_LEN_MASK_32(1) => 0x00000001
2203 * BIT_LEN_MASK_32(2) => 0x00000003
2204 * BIT_LEN_MASK_32(32) => 0xFFFFFFFF
2205 */
Larry Finger0c817332010-12-08 11:12:31 -06002206#define BIT_LEN_MASK_32(__bitlen) \
2207 (0xFFFFFFFF >> (32 - (__bitlen)))
2208#define BIT_LEN_MASK_16(__bitlen) \
2209 (0xFFFF >> (16 - (__bitlen)))
2210#define BIT_LEN_MASK_8(__bitlen) \
2211 (0xFF >> (8 - (__bitlen)))
2212
Larry Finger9e0bc672011-02-19 16:30:02 -06002213/* Create an offset bit mask
2214 * Examples:
2215 * BIT_OFFSET_LEN_MASK_32(0, 2) => 0x00000003
2216 * BIT_OFFSET_LEN_MASK_32(16, 2) => 0x00030000
2217 */
Larry Finger0c817332010-12-08 11:12:31 -06002218#define BIT_OFFSET_LEN_MASK_32(__bitoffset, __bitlen) \
2219 (BIT_LEN_MASK_32(__bitlen) << (__bitoffset))
2220#define BIT_OFFSET_LEN_MASK_16(__bitoffset, __bitlen) \
2221 (BIT_LEN_MASK_16(__bitlen) << (__bitoffset))
2222#define BIT_OFFSET_LEN_MASK_8(__bitoffset, __bitlen) \
2223 (BIT_LEN_MASK_8(__bitlen) << (__bitoffset))
2224
2225/*Description:
Larry Finger9e0bc672011-02-19 16:30:02 -06002226 * Return 4-byte value in host byte ordering from
2227 * 4-byte pointer in little-endian system.
2228 */
Larry Finger0c817332010-12-08 11:12:31 -06002229#define LE_P4BYTE_TO_HOST_4BYTE(__pstart) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002230 (EF4BYTE(*((__le32 *)(__pstart))))
Larry Finger0c817332010-12-08 11:12:31 -06002231#define LE_P2BYTE_TO_HOST_2BYTE(__pstart) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002232 (EF2BYTE(*((__le16 *)(__pstart))))
Larry Finger0c817332010-12-08 11:12:31 -06002233#define LE_P1BYTE_TO_HOST_1BYTE(__pstart) \
2234 (EF1BYTE(*((u8 *)(__pstart))))
2235
Chaoming_Li3dad6182011-04-25 12:52:49 -05002236/*Description:
2237Translate subfield (continuous bits in little-endian) of 4-byte
2238value to host byte ordering.*/
2239#define LE_BITS_TO_4BYTE(__pstart, __bitoffset, __bitlen) \
2240 ( \
2241 (LE_P4BYTE_TO_HOST_4BYTE(__pstart) >> (__bitoffset)) & \
2242 BIT_LEN_MASK_32(__bitlen) \
2243 )
2244#define LE_BITS_TO_2BYTE(__pstart, __bitoffset, __bitlen) \
2245 ( \
2246 (LE_P2BYTE_TO_HOST_2BYTE(__pstart) >> (__bitoffset)) & \
2247 BIT_LEN_MASK_16(__bitlen) \
2248 )
2249#define LE_BITS_TO_1BYTE(__pstart, __bitoffset, __bitlen) \
2250 ( \
2251 (LE_P1BYTE_TO_HOST_1BYTE(__pstart) >> (__bitoffset)) & \
2252 BIT_LEN_MASK_8(__bitlen) \
2253 )
2254
Larry Finger9e0bc672011-02-19 16:30:02 -06002255/* Description:
2256 * Mask subfield (continuous bits in little-endian) of 4-byte value
2257 * and return the result in 4-byte value in host byte ordering.
2258 */
Larry Finger0c817332010-12-08 11:12:31 -06002259#define LE_BITS_CLEARED_TO_4BYTE(__pstart, __bitoffset, __bitlen) \
2260 ( \
2261 LE_P4BYTE_TO_HOST_4BYTE(__pstart) & \
2262 (~BIT_OFFSET_LEN_MASK_32(__bitoffset, __bitlen)) \
2263 )
2264#define LE_BITS_CLEARED_TO_2BYTE(__pstart, __bitoffset, __bitlen) \
2265 ( \
2266 LE_P2BYTE_TO_HOST_2BYTE(__pstart) & \
2267 (~BIT_OFFSET_LEN_MASK_16(__bitoffset, __bitlen)) \
2268 )
2269#define LE_BITS_CLEARED_TO_1BYTE(__pstart, __bitoffset, __bitlen) \
2270 ( \
2271 LE_P1BYTE_TO_HOST_1BYTE(__pstart) & \
2272 (~BIT_OFFSET_LEN_MASK_8(__bitoffset, __bitlen)) \
2273 )
2274
Larry Finger9e0bc672011-02-19 16:30:02 -06002275/* Description:
2276 * Set subfield of little-endian 4-byte value to specified value.
2277 */
Chaoming_Li3dad6182011-04-25 12:52:49 -05002278#define SET_BITS_TO_LE_4BYTE(__pstart, __bitoffset, __bitlen, __val) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002279 *((u32 *)(__pstart)) = \
Chaoming_Li3dad6182011-04-25 12:52:49 -05002280 ( \
2281 LE_BITS_CLEARED_TO_4BYTE(__pstart, __bitoffset, __bitlen) | \
2282 ((((u32)__val) & BIT_LEN_MASK_32(__bitlen)) << (__bitoffset)) \
2283 );
2284#define SET_BITS_TO_LE_2BYTE(__pstart, __bitoffset, __bitlen, __val) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002285 *((u16 *)(__pstart)) = \
Chaoming_Li3dad6182011-04-25 12:52:49 -05002286 ( \
2287 LE_BITS_CLEARED_TO_2BYTE(__pstart, __bitoffset, __bitlen) | \
2288 ((((u16)__val) & BIT_LEN_MASK_16(__bitlen)) << (__bitoffset)) \
2289 );
Larry Finger0c817332010-12-08 11:12:31 -06002290#define SET_BITS_TO_LE_1BYTE(__pstart, __bitoffset, __bitlen, __val) \
2291 *((u8 *)(__pstart)) = EF1BYTE \
2292 ( \
2293 LE_BITS_CLEARED_TO_1BYTE(__pstart, __bitoffset, __bitlen) | \
2294 ((((u8)__val) & BIT_LEN_MASK_8(__bitlen)) << (__bitoffset)) \
2295 );
2296
Chaoming_Li3dad6182011-04-25 12:52:49 -05002297#define N_BYTE_ALIGMENT(__value, __aligment) ((__aligment == 1) ? \
2298 (__value) : (((__value + __aligment - 1) / __aligment) * __aligment))
2299
Larry Finger0c817332010-12-08 11:12:31 -06002300/****************************************
2301 mem access macro define end
2302****************************************/
2303
Larry Fingere97b7752011-02-19 16:29:07 -06002304#define byte(x, n) ((x >> (8 * n)) & 0xff)
2305
Chaoming_Li3dad6182011-04-25 12:52:49 -05002306#define packet_get_type(_packet) (EF1BYTE((_packet).octet[0]) & 0xFC)
Larry Finger0c817332010-12-08 11:12:31 -06002307#define RTL_WATCH_DOG_TIME 2000
2308#define MSECS(t) msecs_to_jiffies(t)
Larry Finger17c9ac62011-02-19 16:29:57 -06002309#define WLAN_FC_GET_VERS(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_VERS)
2310#define WLAN_FC_GET_TYPE(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_FTYPE)
2311#define WLAN_FC_GET_STYPE(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_STYPE)
2312#define WLAN_FC_MORE_DATA(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_MOREDATA)
Larry Fingere6deaf82013-03-24 22:06:55 -05002313#define rtl_dm(rtlpriv) (&((rtlpriv)->dm))
Larry Finger0c817332010-12-08 11:12:31 -06002314
2315#define RT_RF_OFF_LEVL_ASPM BIT(0) /*PCI ASPM */
2316#define RT_RF_OFF_LEVL_CLK_REQ BIT(1) /*PCI clock request */
2317#define RT_RF_OFF_LEVL_PCI_D3 BIT(2) /*PCI D3 mode */
2318/*NIC halt, re-initialize hw parameters*/
2319#define RT_RF_OFF_LEVL_HALT_NIC BIT(3)
2320#define RT_RF_OFF_LEVL_FREE_FW BIT(4) /*FW free, re-download the FW */
2321#define RT_RF_OFF_LEVL_FW_32K BIT(5) /*FW in 32k */
2322/*Always enable ASPM and Clock Req in initialization.*/
2323#define RT_RF_PS_LEVEL_ALWAYS_ASPM BIT(6)
Larry Fingere97b7752011-02-19 16:29:07 -06002324/* no matter RFOFF or SLEEP we set PS_ASPM_LEVL*/
2325#define RT_PS_LEVEL_ASPM BIT(7)
Larry Finger0c817332010-12-08 11:12:31 -06002326/*When LPS is on, disable 2R if no packet is received or transmittd.*/
2327#define RT_RF_LPS_DISALBE_2R BIT(30)
2328#define RT_RF_LPS_LEVEL_ASPM BIT(31) /*LPS with ASPM */
2329#define RT_IN_PS_LEVEL(ppsc, _ps_flg) \
2330 ((ppsc->cur_ps_level & _ps_flg) ? true : false)
2331#define RT_CLEAR_PS_LEVEL(ppsc, _ps_flg) \
2332 (ppsc->cur_ps_level &= (~(_ps_flg)))
2333#define RT_SET_PS_LEVEL(ppsc, _ps_flg) \
2334 (ppsc->cur_ps_level |= _ps_flg)
2335
2336#define container_of_dwork_rtl(x, y, z) \
2337 container_of(container_of(x, struct delayed_work, work), y, z)
2338
Chaoming_Li3dad6182011-04-25 12:52:49 -05002339#define FILL_OCTET_STRING(_os, _octet, _len) \
2340 (_os).octet = (u8 *)(_octet); \
2341 (_os).length = (_len);
2342
2343#define CP_MACADDR(des, src) \
2344 ((des)[0] = (src)[0], (des)[1] = (src)[1],\
2345 (des)[2] = (src)[2], (des)[3] = (src)[3],\
2346 (des)[4] = (src)[4], (des)[5] = (src)[5])
2347
Larry Finger0c817332010-12-08 11:12:31 -06002348static inline u8 rtl_read_byte(struct rtl_priv *rtlpriv, u32 addr)
2349{
2350 return rtlpriv->io.read8_sync(rtlpriv, addr);
2351}
2352
2353static inline u16 rtl_read_word(struct rtl_priv *rtlpriv, u32 addr)
2354{
2355 return rtlpriv->io.read16_sync(rtlpriv, addr);
2356}
2357
2358static inline u32 rtl_read_dword(struct rtl_priv *rtlpriv, u32 addr)
2359{
2360 return rtlpriv->io.read32_sync(rtlpriv, addr);
2361}
2362
2363static inline void rtl_write_byte(struct rtl_priv *rtlpriv, u32 addr, u8 val8)
2364{
2365 rtlpriv->io.write8_async(rtlpriv, addr, val8);
Chaoming_Li3dad6182011-04-25 12:52:49 -05002366
2367 if (rtlpriv->cfg->write_readback)
2368 rtlpriv->io.read8_sync(rtlpriv, addr);
Larry Finger0c817332010-12-08 11:12:31 -06002369}
2370
2371static inline void rtl_write_word(struct rtl_priv *rtlpriv, u32 addr, u16 val16)
2372{
2373 rtlpriv->io.write16_async(rtlpriv, addr, val16);
Chaoming_Li3dad6182011-04-25 12:52:49 -05002374
2375 if (rtlpriv->cfg->write_readback)
2376 rtlpriv->io.read16_sync(rtlpriv, addr);
Larry Finger0c817332010-12-08 11:12:31 -06002377}
2378
2379static inline void rtl_write_dword(struct rtl_priv *rtlpriv,
2380 u32 addr, u32 val32)
2381{
2382 rtlpriv->io.write32_async(rtlpriv, addr, val32);
Chaoming_Li3dad6182011-04-25 12:52:49 -05002383
2384 if (rtlpriv->cfg->write_readback)
2385 rtlpriv->io.read32_sync(rtlpriv, addr);
Larry Finger0c817332010-12-08 11:12:31 -06002386}
2387
2388static inline u32 rtl_get_bbreg(struct ieee80211_hw *hw,
2389 u32 regaddr, u32 bitmask)
2390{
Joe Perchesd6b6fc142012-03-17 13:36:30 -07002391 struct rtl_priv *rtlpriv = hw->priv;
2392
2393 return rtlpriv->cfg->ops->get_bbreg(hw, regaddr, bitmask);
Larry Finger0c817332010-12-08 11:12:31 -06002394}
2395
2396static inline void rtl_set_bbreg(struct ieee80211_hw *hw, u32 regaddr,
2397 u32 bitmask, u32 data)
2398{
Joe Perchesd6b6fc142012-03-17 13:36:30 -07002399 struct rtl_priv *rtlpriv = hw->priv;
Larry Finger0c817332010-12-08 11:12:31 -06002400
Joe Perchesd6b6fc142012-03-17 13:36:30 -07002401 rtlpriv->cfg->ops->set_bbreg(hw, regaddr, bitmask, data);
Larry Finger0c817332010-12-08 11:12:31 -06002402}
2403
2404static inline u32 rtl_get_rfreg(struct ieee80211_hw *hw,
2405 enum radio_path rfpath, u32 regaddr,
2406 u32 bitmask)
2407{
Joe Perchesd6b6fc142012-03-17 13:36:30 -07002408 struct rtl_priv *rtlpriv = hw->priv;
2409
2410 return rtlpriv->cfg->ops->get_rfreg(hw, rfpath, regaddr, bitmask);
Larry Finger0c817332010-12-08 11:12:31 -06002411}
2412
2413static inline void rtl_set_rfreg(struct ieee80211_hw *hw,
2414 enum radio_path rfpath, u32 regaddr,
2415 u32 bitmask, u32 data)
2416{
Joe Perchesd6b6fc142012-03-17 13:36:30 -07002417 struct rtl_priv *rtlpriv = hw->priv;
2418
2419 rtlpriv->cfg->ops->set_rfreg(hw, rfpath, regaddr, bitmask, data);
Larry Finger0c817332010-12-08 11:12:31 -06002420}
2421
2422static inline bool is_hal_stop(struct rtl_hal *rtlhal)
2423{
2424 return (_HAL_STATE_STOP == rtlhal->state);
2425}
2426
2427static inline void set_hal_start(struct rtl_hal *rtlhal)
2428{
2429 rtlhal->state = _HAL_STATE_START;
2430}
2431
2432static inline void set_hal_stop(struct rtl_hal *rtlhal)
2433{
2434 rtlhal->state = _HAL_STATE_STOP;
2435}
2436
2437static inline u8 get_rf_type(struct rtl_phy *rtlphy)
2438{
2439 return rtlphy->rf_type;
2440}
2441
Chaoming_Li3dad6182011-04-25 12:52:49 -05002442static inline struct ieee80211_hdr *rtl_get_hdr(struct sk_buff *skb)
2443{
2444 return (struct ieee80211_hdr *)(skb->data);
2445}
2446
Larry Fingerd3bb1422011-04-25 13:23:20 -05002447static inline __le16 rtl_get_fc(struct sk_buff *skb)
Chaoming_Li3dad6182011-04-25 12:52:49 -05002448{
Larry Fingerd3bb1422011-04-25 13:23:20 -05002449 return rtl_get_hdr(skb)->frame_control;
Chaoming_Li3dad6182011-04-25 12:52:49 -05002450}
2451
2452static inline u16 rtl_get_tid_h(struct ieee80211_hdr *hdr)
2453{
2454 return (ieee80211_get_qos_ctl(hdr))[0] & IEEE80211_QOS_CTL_TID_MASK;
2455}
2456
2457static inline u16 rtl_get_tid(struct sk_buff *skb)
2458{
2459 return rtl_get_tid_h(rtl_get_hdr(skb));
2460}
2461
2462static inline struct ieee80211_sta *get_sta(struct ieee80211_hw *hw,
2463 struct ieee80211_vif *vif,
Larry Finger7101f402011-06-10 11:05:23 -05002464 const u8 *bssid)
Chaoming_Li3dad6182011-04-25 12:52:49 -05002465{
2466 return ieee80211_find_sta(vif, bssid);
2467}
2468
Larry Finger2461c7d2012-08-31 15:39:01 -05002469static inline struct ieee80211_sta *rtl_find_sta(struct ieee80211_hw *hw,
2470 u8 *mac_addr)
2471{
2472 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2473 return ieee80211_find_sta(mac->vif, mac_addr);
2474}
2475
Larry Finger0c817332010-12-08 11:12:31 -06002476#endif