blob: 0d6562bb0c93e61e7b57e4fd09f31a802ba34d99 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/console.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020030#include <drm/drmP.h>
31#include <drm/drm_crtc_helper.h>
32#include <drm/radeon_drm.h>
Dave Airlie28d52042009-09-21 14:33:58 +100033#include <linux/vgaarb.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100034#include <linux/vga_switcheroo.h>
Matthew Garrettbcc65fd2011-08-08 16:21:16 +000035#include <linux/efi.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020036#include "radeon_reg.h"
37#include "radeon.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020038#include "atom.h"
39
Jerome Glisse1b5331d2010-04-12 20:21:53 +000040static const char radeon_family_name[][16] = {
41 "R100",
42 "RV100",
43 "RS100",
44 "RV200",
45 "RS200",
46 "R200",
47 "RV250",
48 "RS300",
49 "RV280",
50 "R300",
51 "R350",
52 "RV350",
53 "RV380",
54 "R420",
55 "R423",
56 "RV410",
57 "RS400",
58 "RS480",
59 "RS600",
60 "RS690",
61 "RS740",
62 "RV515",
63 "R520",
64 "RV530",
65 "RV560",
66 "RV570",
67 "R580",
68 "R600",
69 "RV610",
70 "RV630",
71 "RV670",
72 "RV620",
73 "RV635",
74 "RS780",
75 "RS880",
76 "RV770",
77 "RV730",
78 "RV710",
79 "RV740",
80 "CEDAR",
81 "REDWOOD",
82 "JUNIPER",
83 "CYPRESS",
84 "HEMLOCK",
Alex Deucherb08ebe72010-12-03 15:34:16 -050085 "PALM",
Alex Deucher4df64e62011-05-31 15:42:46 -040086 "SUMO",
87 "SUMO2",
Alex Deucher1fe18302011-01-06 21:19:12 -050088 "BARTS",
89 "TURKS",
90 "CAICOS",
Alex Deucherb7cfc9f2011-03-02 20:07:27 -050091 "CAYMAN",
Alex Deucher8848f752012-03-20 17:18:28 -040092 "ARUBA",
Alex Deuchercb28bb32012-03-20 17:17:59 -040093 "TAHITI",
94 "PITCAIRN",
95 "VERDE",
Jerome Glisse1b5331d2010-04-12 20:21:53 +000096 "LAST",
97};
98
Alex Deucher0c195112012-07-17 14:02:33 -040099/**
100 * radeon_surface_init - Clear GPU surface registers.
101 *
102 * @rdev: radeon_device pointer
103 *
104 * Clear GPU surface registers (r1xx-r5xx).
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200105 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000106void radeon_surface_init(struct radeon_device *rdev)
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200107{
108 /* FIXME: check this out */
109 if (rdev->family < CHIP_R600) {
110 int i;
111
Dave Airlie550e2d92009-12-09 14:15:38 +1000112 for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
113 if (rdev->surface_regs[i].bo)
114 radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
115 else
116 radeon_clear_surface_reg(rdev, i);
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200117 }
Dave Airliee024e112009-06-24 09:48:08 +1000118 /* enable surfaces */
119 WREG32(RADEON_SURFACE_CNTL, 0);
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200120 }
121}
122
123/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200124 * GPU scratch registers helpers function.
125 */
Alex Deucher0c195112012-07-17 14:02:33 -0400126/**
127 * radeon_scratch_init - Init scratch register driver information.
128 *
129 * @rdev: radeon_device pointer
130 *
131 * Init CP scratch register driver information (r1xx-r5xx)
132 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000133void radeon_scratch_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200134{
135 int i;
136
137 /* FIXME: check this out */
138 if (rdev->family < CHIP_R300) {
139 rdev->scratch.num_reg = 5;
140 } else {
141 rdev->scratch.num_reg = 7;
142 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400143 rdev->scratch.reg_base = RADEON_SCRATCH_REG0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200144 for (i = 0; i < rdev->scratch.num_reg; i++) {
145 rdev->scratch.free[i] = true;
Alex Deucher724c80e2010-08-27 18:25:25 -0400146 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200147 }
148}
149
Alex Deucher0c195112012-07-17 14:02:33 -0400150/**
151 * radeon_scratch_get - Allocate a scratch register
152 *
153 * @rdev: radeon_device pointer
154 * @reg: scratch register mmio offset
155 *
156 * Allocate a CP scratch register for use by the driver (all asics).
157 * Returns 0 on success or -EINVAL on failure.
158 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200159int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
160{
161 int i;
162
163 for (i = 0; i < rdev->scratch.num_reg; i++) {
164 if (rdev->scratch.free[i]) {
165 rdev->scratch.free[i] = false;
166 *reg = rdev->scratch.reg[i];
167 return 0;
168 }
169 }
170 return -EINVAL;
171}
172
Alex Deucher0c195112012-07-17 14:02:33 -0400173/**
174 * radeon_scratch_free - Free a scratch register
175 *
176 * @rdev: radeon_device pointer
177 * @reg: scratch register mmio offset
178 *
179 * Free a CP scratch register allocated for use by the driver (all asics)
180 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200181void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
182{
183 int i;
184
185 for (i = 0; i < rdev->scratch.num_reg; i++) {
186 if (rdev->scratch.reg[i] == reg) {
187 rdev->scratch.free[i] = true;
188 return;
189 }
190 }
191}
192
Alex Deucher0c195112012-07-17 14:02:33 -0400193/*
194 * radeon_wb_*()
195 * Writeback is the the method by which the the GPU updates special pages
196 * in memory with the status of certain GPU events (fences, ring pointers,
197 * etc.).
198 */
199
200/**
201 * radeon_wb_disable - Disable Writeback
202 *
203 * @rdev: radeon_device pointer
204 *
205 * Disables Writeback (all asics). Used for suspend.
206 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400207void radeon_wb_disable(struct radeon_device *rdev)
208{
209 int r;
210
211 if (rdev->wb.wb_obj) {
212 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
213 if (unlikely(r != 0))
214 return;
215 radeon_bo_kunmap(rdev->wb.wb_obj);
216 radeon_bo_unpin(rdev->wb.wb_obj);
217 radeon_bo_unreserve(rdev->wb.wb_obj);
218 }
219 rdev->wb.enabled = false;
220}
221
Alex Deucher0c195112012-07-17 14:02:33 -0400222/**
223 * radeon_wb_fini - Disable Writeback and free memory
224 *
225 * @rdev: radeon_device pointer
226 *
227 * Disables Writeback and frees the Writeback memory (all asics).
228 * Used at driver shutdown.
229 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400230void radeon_wb_fini(struct radeon_device *rdev)
231{
232 radeon_wb_disable(rdev);
233 if (rdev->wb.wb_obj) {
234 radeon_bo_unref(&rdev->wb.wb_obj);
235 rdev->wb.wb = NULL;
236 rdev->wb.wb_obj = NULL;
237 }
238}
239
Alex Deucher0c195112012-07-17 14:02:33 -0400240/**
241 * radeon_wb_init- Init Writeback driver info and allocate memory
242 *
243 * @rdev: radeon_device pointer
244 *
245 * Disables Writeback and frees the Writeback memory (all asics).
246 * Used at driver startup.
247 * Returns 0 on success or an -error on failure.
248 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400249int radeon_wb_init(struct radeon_device *rdev)
250{
251 int r;
252
253 if (rdev->wb.wb_obj == NULL) {
Daniel Vetter441921d2011-02-18 17:59:16 +0100254 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
Alex Deucher40f5cf92012-05-10 18:33:13 -0400255 RADEON_GEM_DOMAIN_GTT, NULL, &rdev->wb.wb_obj);
Alex Deucher724c80e2010-08-27 18:25:25 -0400256 if (r) {
257 dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
258 return r;
259 }
260 }
261 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
262 if (unlikely(r != 0)) {
263 radeon_wb_fini(rdev);
264 return r;
265 }
266 r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
267 &rdev->wb.gpu_addr);
268 if (r) {
269 radeon_bo_unreserve(rdev->wb.wb_obj);
270 dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
271 radeon_wb_fini(rdev);
272 return r;
273 }
274 r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
275 radeon_bo_unreserve(rdev->wb.wb_obj);
276 if (r) {
277 dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
278 radeon_wb_fini(rdev);
279 return r;
280 }
281
Alex Deuchere6ba7592011-06-13 22:02:51 +0000282 /* clear wb memory */
283 memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE);
Alex Deucherd0f8a852010-09-04 05:04:34 -0400284 /* disable event_write fences */
285 rdev->wb.use_event = false;
Alex Deucher724c80e2010-08-27 18:25:25 -0400286 /* disabled via module param */
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200287 if (radeon_no_wb == 1) {
Alex Deucher724c80e2010-08-27 18:25:25 -0400288 rdev->wb.enabled = false;
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200289 } else {
Alex Deucher724c80e2010-08-27 18:25:25 -0400290 if (rdev->flags & RADEON_IS_AGP) {
Alex Deucher28eebb72012-01-03 09:48:38 -0500291 /* often unreliable on AGP */
292 rdev->wb.enabled = false;
293 } else if (rdev->family < CHIP_R300) {
294 /* often unreliable on pre-r300 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400295 rdev->wb.enabled = false;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400296 } else {
Alex Deucher724c80e2010-08-27 18:25:25 -0400297 rdev->wb.enabled = true;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400298 /* event_write fences are only available on r600+ */
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200299 if (rdev->family >= CHIP_R600) {
Alex Deucherd0f8a852010-09-04 05:04:34 -0400300 rdev->wb.use_event = true;
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200301 }
Alex Deucherd0f8a852010-09-04 05:04:34 -0400302 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400303 }
Alex Deucherc994ead2012-05-03 17:06:28 -0400304 /* always use writeback/events on NI, APUs */
305 if (rdev->family >= CHIP_PALM) {
Alex Deucher7d527852011-01-06 21:19:27 -0500306 rdev->wb.enabled = true;
307 rdev->wb.use_event = true;
308 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400309
310 dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis");
311
312 return 0;
313}
314
Jerome Glissed594e462010-02-17 21:54:29 +0000315/**
316 * radeon_vram_location - try to find VRAM location
317 * @rdev: radeon device structure holding all necessary informations
318 * @mc: memory controller structure holding memory informations
319 * @base: base address at which to put VRAM
320 *
321 * Function will place try to place VRAM at base address provided
322 * as parameter (which is so far either PCI aperture address or
323 * for IGP TOM base address).
324 *
325 * If there is not enough space to fit the unvisible VRAM in the 32bits
326 * address space then we limit the VRAM size to the aperture.
327 *
328 * If we are using AGP and if the AGP aperture doesn't allow us to have
329 * room for all the VRAM than we restrict the VRAM to the PCI aperture
330 * size and print a warning.
331 *
332 * This function will never fails, worst case are limiting VRAM.
333 *
334 * Note: GTT start, end, size should be initialized before calling this
335 * function on AGP platform.
336 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300337 * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
Jerome Glissed594e462010-02-17 21:54:29 +0000338 * this shouldn't be a problem as we are using the PCI aperture as a reference.
339 * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
340 * not IGP.
341 *
342 * Note: we use mc_vram_size as on some board we need to program the mc to
343 * cover the whole aperture even if VRAM size is inferior to aperture size
344 * Novell bug 204882 + along with lots of ubuntu ones
345 *
346 * Note: when limiting vram it's safe to overwritte real_vram_size because
347 * we are not in case where real_vram_size is inferior to mc_vram_size (ie
348 * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
349 * ones)
350 *
351 * Note: IGP TOM addr should be the same as the aperture addr, we don't
352 * explicitly check for that thought.
353 *
354 * FIXME: when reducing VRAM size align new size on power of 2.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200355 */
Jerome Glissed594e462010-02-17 21:54:29 +0000356void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200357{
Christian König1bcb04f2012-10-23 15:53:16 +0200358 uint64_t limit = (uint64_t)radeon_vram_limit << 20;
359
Jerome Glissed594e462010-02-17 21:54:29 +0000360 mc->vram_start = base;
361 if (mc->mc_vram_size > (0xFFFFFFFF - base + 1)) {
362 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
363 mc->real_vram_size = mc->aper_size;
364 mc->mc_vram_size = mc->aper_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200365 }
Jerome Glissed594e462010-02-17 21:54:29 +0000366 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
Jerome Glisse2cbeb4e2010-08-16 11:54:36 -0400367 if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) {
Jerome Glissed594e462010-02-17 21:54:29 +0000368 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
369 mc->real_vram_size = mc->aper_size;
370 mc->mc_vram_size = mc->aper_size;
371 }
372 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
Christian König1bcb04f2012-10-23 15:53:16 +0200373 if (limit && limit < mc->real_vram_size)
374 mc->real_vram_size = limit;
Alex Deucherdd7cc552010-12-03 14:37:21 -0500375 dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
Jerome Glissed594e462010-02-17 21:54:29 +0000376 mc->mc_vram_size >> 20, mc->vram_start,
377 mc->vram_end, mc->real_vram_size >> 20);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200378}
379
Jerome Glissed594e462010-02-17 21:54:29 +0000380/**
381 * radeon_gtt_location - try to find GTT location
382 * @rdev: radeon device structure holding all necessary informations
383 * @mc: memory controller structure holding memory informations
384 *
385 * Function will place try to place GTT before or after VRAM.
386 *
387 * If GTT size is bigger than space left then we ajust GTT size.
388 * Thus function will never fails.
389 *
390 * FIXME: when reducing GTT size align new size on power of 2.
391 */
392void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
393{
394 u64 size_af, size_bf;
395
Alex Deucher8d369bb2010-07-15 10:51:10 -0400396 size_af = ((0xFFFFFFFF - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
397 size_bf = mc->vram_start & ~mc->gtt_base_align;
Jerome Glissed594e462010-02-17 21:54:29 +0000398 if (size_bf > size_af) {
399 if (mc->gtt_size > size_bf) {
400 dev_warn(rdev->dev, "limiting GTT\n");
401 mc->gtt_size = size_bf;
402 }
Alex Deucher8d369bb2010-07-15 10:51:10 -0400403 mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000404 } else {
405 if (mc->gtt_size > size_af) {
406 dev_warn(rdev->dev, "limiting GTT\n");
407 mc->gtt_size = size_af;
408 }
Alex Deucher8d369bb2010-07-15 10:51:10 -0400409 mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
Jerome Glissed594e462010-02-17 21:54:29 +0000410 }
411 mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
Alex Deucherdd7cc552010-12-03 14:37:21 -0500412 dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
Jerome Glissed594e462010-02-17 21:54:29 +0000413 mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
414}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200415
416/*
417 * GPU helpers function.
418 */
Alex Deucher0c195112012-07-17 14:02:33 -0400419/**
420 * radeon_card_posted - check if the hw has already been initialized
421 *
422 * @rdev: radeon_device pointer
423 *
424 * Check if the asic has been initialized (all asics).
425 * Used at driver startup.
426 * Returns true if initialized or false if not.
427 */
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200428bool radeon_card_posted(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200429{
430 uint32_t reg;
431
Matt Fleming83e68182012-11-14 09:42:35 +0000432 if (efi_enabled(EFI_BOOT) &&
433 rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE)
Matthew Garrettbcc65fd2011-08-08 16:21:16 +0000434 return false;
435
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200436 /* first check CRTCs */
Alex Deucher18007402010-11-22 17:56:28 -0500437 if (ASIC_IS_DCE41(rdev)) {
438 reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
439 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
440 if (reg & EVERGREEN_CRTC_MASTER_EN)
441 return true;
442 } else if (ASIC_IS_DCE4(rdev)) {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500443 reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
444 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) |
445 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
446 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) |
447 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
448 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
449 if (reg & EVERGREEN_CRTC_MASTER_EN)
450 return true;
451 } else if (ASIC_IS_AVIVO(rdev)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200452 reg = RREG32(AVIVO_D1CRTC_CONTROL) |
453 RREG32(AVIVO_D2CRTC_CONTROL);
454 if (reg & AVIVO_CRTC_EN) {
455 return true;
456 }
457 } else {
458 reg = RREG32(RADEON_CRTC_GEN_CNTL) |
459 RREG32(RADEON_CRTC2_GEN_CNTL);
460 if (reg & RADEON_CRTC_EN) {
461 return true;
462 }
463 }
464
465 /* then check MEM_SIZE, in case the crtcs are off */
466 if (rdev->family >= CHIP_R600)
467 reg = RREG32(R600_CONFIG_MEMSIZE);
468 else
469 reg = RREG32(RADEON_CONFIG_MEMSIZE);
470
471 if (reg)
472 return true;
473
474 return false;
475
476}
477
Alex Deucher0c195112012-07-17 14:02:33 -0400478/**
479 * radeon_update_bandwidth_info - update display bandwidth params
480 *
481 * @rdev: radeon_device pointer
482 *
483 * Used when sclk/mclk are switched or display modes are set.
484 * params are used to calculate display watermarks (all asics)
485 */
Alex Deucherf47299c2010-03-16 20:54:38 -0400486void radeon_update_bandwidth_info(struct radeon_device *rdev)
487{
488 fixed20_12 a;
Alex Deucher88072862010-08-10 12:33:20 -0400489 u32 sclk = rdev->pm.current_sclk;
490 u32 mclk = rdev->pm.current_mclk;
491
492 /* sclk/mclk in Mhz */
493 a.full = dfixed_const(100);
494 rdev->pm.sclk.full = dfixed_const(sclk);
495 rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a);
496 rdev->pm.mclk.full = dfixed_const(mclk);
497 rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a);
Alex Deucherf47299c2010-03-16 20:54:38 -0400498
499 if (rdev->flags & RADEON_IS_IGP) {
Ben Skeggs68adac52010-04-28 11:46:42 +1000500 a.full = dfixed_const(16);
Alex Deucherf47299c2010-03-16 20:54:38 -0400501 /* core_bandwidth = sclk(Mhz) * 16 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000502 rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
Alex Deucherf47299c2010-03-16 20:54:38 -0400503 }
504}
505
Alex Deucher0c195112012-07-17 14:02:33 -0400506/**
507 * radeon_boot_test_post_card - check and possibly initialize the hw
508 *
509 * @rdev: radeon_device pointer
510 *
511 * Check if the asic is initialized and if not, attempt to initialize
512 * it (all asics).
513 * Returns true if initialized or false if not.
514 */
Dave Airlie72542d72009-12-01 14:06:31 +1000515bool radeon_boot_test_post_card(struct radeon_device *rdev)
516{
517 if (radeon_card_posted(rdev))
518 return true;
519
520 if (rdev->bios) {
521 DRM_INFO("GPU not posted. posting now...\n");
522 if (rdev->is_atom_bios)
523 atom_asic_init(rdev->mode_info.atom_context);
524 else
525 radeon_combios_asic_init(rdev->ddev);
526 return true;
527 } else {
528 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
529 return false;
530 }
531}
532
Alex Deucher0c195112012-07-17 14:02:33 -0400533/**
534 * radeon_dummy_page_init - init dummy page used by the driver
535 *
536 * @rdev: radeon_device pointer
537 *
538 * Allocate the dummy page used by the driver (all asics).
539 * This dummy page is used by the driver as a filler for gart entries
540 * when pages are taken out of the GART
541 * Returns 0 on sucess, -ENOMEM on failure.
542 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000543int radeon_dummy_page_init(struct radeon_device *rdev)
544{
Dave Airlie82568562010-02-05 16:00:07 +1000545 if (rdev->dummy_page.page)
546 return 0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000547 rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
548 if (rdev->dummy_page.page == NULL)
549 return -ENOMEM;
550 rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
551 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Benjamin Herrenschmidta30f6fb72010-08-10 14:48:58 +1000552 if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) {
553 dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000554 __free_page(rdev->dummy_page.page);
555 rdev->dummy_page.page = NULL;
556 return -ENOMEM;
557 }
558 return 0;
559}
560
Alex Deucher0c195112012-07-17 14:02:33 -0400561/**
562 * radeon_dummy_page_fini - free dummy page used by the driver
563 *
564 * @rdev: radeon_device pointer
565 *
566 * Frees the dummy page used by the driver (all asics).
567 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000568void radeon_dummy_page_fini(struct radeon_device *rdev)
569{
570 if (rdev->dummy_page.page == NULL)
571 return;
572 pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
573 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
574 __free_page(rdev->dummy_page.page);
575 rdev->dummy_page.page = NULL;
576}
577
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200578
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200579/* ATOM accessor methods */
Alex Deucher0c195112012-07-17 14:02:33 -0400580/*
581 * ATOM is an interpreted byte code stored in tables in the vbios. The
582 * driver registers callbacks to access registers and the interpreter
583 * in the driver parses the tables and executes then to program specific
584 * actions (set display modes, asic init, etc.). See radeon_atombios.c,
585 * atombios.h, and atom.c
586 */
587
588/**
589 * cail_pll_read - read PLL register
590 *
591 * @info: atom card_info pointer
592 * @reg: PLL register offset
593 *
594 * Provides a PLL register accessor for the atom interpreter (r4xx+).
595 * Returns the value of the PLL register.
596 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200597static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
598{
599 struct radeon_device *rdev = info->dev->dev_private;
600 uint32_t r;
601
602 r = rdev->pll_rreg(rdev, reg);
603 return r;
604}
605
Alex Deucher0c195112012-07-17 14:02:33 -0400606/**
607 * cail_pll_write - write PLL register
608 *
609 * @info: atom card_info pointer
610 * @reg: PLL register offset
611 * @val: value to write to the pll register
612 *
613 * Provides a PLL register accessor for the atom interpreter (r4xx+).
614 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200615static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
616{
617 struct radeon_device *rdev = info->dev->dev_private;
618
619 rdev->pll_wreg(rdev, reg, val);
620}
621
Alex Deucher0c195112012-07-17 14:02:33 -0400622/**
623 * cail_mc_read - read MC (Memory Controller) register
624 *
625 * @info: atom card_info pointer
626 * @reg: MC register offset
627 *
628 * Provides an MC register accessor for the atom interpreter (r4xx+).
629 * Returns the value of the MC register.
630 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200631static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
632{
633 struct radeon_device *rdev = info->dev->dev_private;
634 uint32_t r;
635
636 r = rdev->mc_rreg(rdev, reg);
637 return r;
638}
639
Alex Deucher0c195112012-07-17 14:02:33 -0400640/**
641 * cail_mc_write - write MC (Memory Controller) register
642 *
643 * @info: atom card_info pointer
644 * @reg: MC register offset
645 * @val: value to write to the pll register
646 *
647 * Provides a MC register accessor for the atom interpreter (r4xx+).
648 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200649static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
650{
651 struct radeon_device *rdev = info->dev->dev_private;
652
653 rdev->mc_wreg(rdev, reg, val);
654}
655
Alex Deucher0c195112012-07-17 14:02:33 -0400656/**
657 * cail_reg_write - write MMIO register
658 *
659 * @info: atom card_info pointer
660 * @reg: MMIO register offset
661 * @val: value to write to the pll register
662 *
663 * Provides a MMIO register accessor for the atom interpreter (r4xx+).
664 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200665static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
666{
667 struct radeon_device *rdev = info->dev->dev_private;
668
669 WREG32(reg*4, val);
670}
671
Alex Deucher0c195112012-07-17 14:02:33 -0400672/**
673 * cail_reg_read - read MMIO register
674 *
675 * @info: atom card_info pointer
676 * @reg: MMIO register offset
677 *
678 * Provides an MMIO register accessor for the atom interpreter (r4xx+).
679 * Returns the value of the MMIO register.
680 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200681static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
682{
683 struct radeon_device *rdev = info->dev->dev_private;
684 uint32_t r;
685
686 r = RREG32(reg*4);
687 return r;
688}
689
Alex Deucher0c195112012-07-17 14:02:33 -0400690/**
691 * cail_ioreg_write - write IO register
692 *
693 * @info: atom card_info pointer
694 * @reg: IO register offset
695 * @val: value to write to the pll register
696 *
697 * Provides a IO register accessor for the atom interpreter (r4xx+).
698 */
Alex Deucher351a52a2010-06-30 11:52:50 -0400699static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
700{
701 struct radeon_device *rdev = info->dev->dev_private;
702
703 WREG32_IO(reg*4, val);
704}
705
Alex Deucher0c195112012-07-17 14:02:33 -0400706/**
707 * cail_ioreg_read - read IO register
708 *
709 * @info: atom card_info pointer
710 * @reg: IO register offset
711 *
712 * Provides an IO register accessor for the atom interpreter (r4xx+).
713 * Returns the value of the IO register.
714 */
Alex Deucher351a52a2010-06-30 11:52:50 -0400715static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
716{
717 struct radeon_device *rdev = info->dev->dev_private;
718 uint32_t r;
719
720 r = RREG32_IO(reg*4);
721 return r;
722}
723
Alex Deucher0c195112012-07-17 14:02:33 -0400724/**
725 * radeon_atombios_init - init the driver info and callbacks for atombios
726 *
727 * @rdev: radeon_device pointer
728 *
729 * Initializes the driver info and register access callbacks for the
730 * ATOM interpreter (r4xx+).
731 * Returns 0 on sucess, -ENOMEM on failure.
732 * Called at driver startup.
733 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200734int radeon_atombios_init(struct radeon_device *rdev)
735{
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400736 struct card_info *atom_card_info =
737 kzalloc(sizeof(struct card_info), GFP_KERNEL);
738
739 if (!atom_card_info)
740 return -ENOMEM;
741
742 rdev->mode_info.atom_card_info = atom_card_info;
743 atom_card_info->dev = rdev->ddev;
744 atom_card_info->reg_read = cail_reg_read;
745 atom_card_info->reg_write = cail_reg_write;
Alex Deucher351a52a2010-06-30 11:52:50 -0400746 /* needed for iio ops */
747 if (rdev->rio_mem) {
748 atom_card_info->ioreg_read = cail_ioreg_read;
749 atom_card_info->ioreg_write = cail_ioreg_write;
750 } else {
751 DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
752 atom_card_info->ioreg_read = cail_reg_read;
753 atom_card_info->ioreg_write = cail_reg_write;
754 }
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400755 atom_card_info->mc_read = cail_mc_read;
756 atom_card_info->mc_write = cail_mc_write;
757 atom_card_info->pll_read = cail_pll_read;
758 atom_card_info->pll_write = cail_pll_write;
759
760 rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
Rafał Miłeckic31ad972009-12-17 00:00:46 +0100761 mutex_init(&rdev->mode_info.atom_context->mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200762 radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
Dave Airlied904ef92009-11-17 06:29:46 +1000763 atom_allocate_fb_scratch(rdev->mode_info.atom_context);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200764 return 0;
765}
766
Alex Deucher0c195112012-07-17 14:02:33 -0400767/**
768 * radeon_atombios_fini - free the driver info and callbacks for atombios
769 *
770 * @rdev: radeon_device pointer
771 *
772 * Frees the driver info and register access callbacks for the ATOM
773 * interpreter (r4xx+).
774 * Called at driver shutdown.
775 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200776void radeon_atombios_fini(struct radeon_device *rdev)
777{
Jerome Glisse4a04a842009-12-09 17:39:16 +0100778 if (rdev->mode_info.atom_context) {
779 kfree(rdev->mode_info.atom_context->scratch);
780 kfree(rdev->mode_info.atom_context);
781 }
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400782 kfree(rdev->mode_info.atom_card_info);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200783}
784
Alex Deucher0c195112012-07-17 14:02:33 -0400785/* COMBIOS */
786/*
787 * COMBIOS is the bios format prior to ATOM. It provides
788 * command tables similar to ATOM, but doesn't have a unified
789 * parser. See radeon_combios.c
790 */
791
792/**
793 * radeon_combios_init - init the driver info for combios
794 *
795 * @rdev: radeon_device pointer
796 *
797 * Initializes the driver info for combios (r1xx-r3xx).
798 * Returns 0 on sucess.
799 * Called at driver startup.
800 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200801int radeon_combios_init(struct radeon_device *rdev)
802{
803 radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
804 return 0;
805}
806
Alex Deucher0c195112012-07-17 14:02:33 -0400807/**
808 * radeon_combios_fini - free the driver info for combios
809 *
810 * @rdev: radeon_device pointer
811 *
812 * Frees the driver info for combios (r1xx-r3xx).
813 * Called at driver shutdown.
814 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200815void radeon_combios_fini(struct radeon_device *rdev)
816{
817}
818
Alex Deucher0c195112012-07-17 14:02:33 -0400819/* if we get transitioned to only one device, take VGA back */
820/**
821 * radeon_vga_set_decode - enable/disable vga decode
822 *
823 * @cookie: radeon_device pointer
824 * @state: enable/disable vga decode
825 *
826 * Enable/disable vga decode (all asics).
827 * Returns VGA resource flags.
828 */
Dave Airlie28d52042009-09-21 14:33:58 +1000829static unsigned int radeon_vga_set_decode(void *cookie, bool state)
830{
831 struct radeon_device *rdev = cookie;
Dave Airlie28d52042009-09-21 14:33:58 +1000832 radeon_vga_set_state(rdev, state);
833 if (state)
834 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
835 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
836 else
837 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
838}
Dave Airliec1176d62009-10-08 14:03:05 +1000839
Alex Deucher0c195112012-07-17 14:02:33 -0400840/**
Christian König1bcb04f2012-10-23 15:53:16 +0200841 * radeon_check_pot_argument - check that argument is a power of two
842 *
843 * @arg: value to check
844 *
845 * Validates that a certain argument is a power of two (all asics).
846 * Returns true if argument is valid.
847 */
848static bool radeon_check_pot_argument(int arg)
849{
850 return (arg & (arg - 1)) == 0;
851}
852
853/**
Alex Deucher0c195112012-07-17 14:02:33 -0400854 * radeon_check_arguments - validate module params
855 *
856 * @rdev: radeon_device pointer
857 *
858 * Validates certain module parameters and updates
859 * the associated values used by the driver (all asics).
860 */
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400861static void radeon_check_arguments(struct radeon_device *rdev)
Jerome Glisse36421332009-12-11 21:18:34 +0100862{
863 /* vramlimit must be a power of two */
Christian König1bcb04f2012-10-23 15:53:16 +0200864 if (!radeon_check_pot_argument(radeon_vram_limit)) {
Jerome Glisse36421332009-12-11 21:18:34 +0100865 dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
866 radeon_vram_limit);
867 radeon_vram_limit = 0;
Jerome Glisse36421332009-12-11 21:18:34 +0100868 }
Christian König1bcb04f2012-10-23 15:53:16 +0200869
Jerome Glisse36421332009-12-11 21:18:34 +0100870 /* gtt size must be power of two and greater or equal to 32M */
Christian König1bcb04f2012-10-23 15:53:16 +0200871 if (radeon_gart_size < 32) {
Jerome Glisse36421332009-12-11 21:18:34 +0100872 dev_warn(rdev->dev, "gart size (%d) too small forcing to 512M\n",
873 radeon_gart_size);
874 radeon_gart_size = 512;
Christian König1bcb04f2012-10-23 15:53:16 +0200875
876 } else if (!radeon_check_pot_argument(radeon_gart_size)) {
Jerome Glisse36421332009-12-11 21:18:34 +0100877 dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
878 radeon_gart_size);
879 radeon_gart_size = 512;
Jerome Glisse36421332009-12-11 21:18:34 +0100880 }
Christian König1bcb04f2012-10-23 15:53:16 +0200881 rdev->mc.gtt_size = (uint64_t)radeon_gart_size << 20;
882
Jerome Glisse36421332009-12-11 21:18:34 +0100883 /* AGP mode can only be -1, 1, 2, 4, 8 */
884 switch (radeon_agpmode) {
885 case -1:
886 case 0:
887 case 1:
888 case 2:
889 case 4:
890 case 8:
891 break;
892 default:
893 dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
894 "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
895 radeon_agpmode = 0;
896 break;
897 }
898}
899
Alex Deucher0c195112012-07-17 14:02:33 -0400900/**
Maarten Lankhorstd1f98092013-01-07 15:18:47 +0100901 * radeon_switcheroo_quirk_long_wakeup - return true if longer d3 delay is
902 * needed for waking up.
903 *
904 * @pdev: pci dev pointer
905 */
906static bool radeon_switcheroo_quirk_long_wakeup(struct pci_dev *pdev)
907{
908
909 /* 6600m in a macbook pro */
910 if (pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
911 pdev->subsystem_device == 0x00e2) {
912 printk(KERN_INFO "radeon: quirking longer d3 wakeup delay\n");
913 return true;
914 }
915
916 return false;
917}
918
919/**
Alex Deucher0c195112012-07-17 14:02:33 -0400920 * radeon_switcheroo_set_state - set switcheroo state
921 *
922 * @pdev: pci dev pointer
923 * @state: vga switcheroo state
924 *
925 * Callback for the switcheroo driver. Suspends or resumes the
926 * the asics before or after it is powered up using ACPI methods.
927 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000928static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
929{
930 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000931 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
932 if (state == VGA_SWITCHEROO_ON) {
Maarten Lankhorstd1f98092013-01-07 15:18:47 +0100933 unsigned d3_delay = dev->pdev->d3_delay;
934
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000935 printk(KERN_INFO "radeon: switched on\n");
936 /* don't suspend or resume card normally */
Dave Airlie5bcf7192010-12-07 09:20:40 +1000937 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Maarten Lankhorstd1f98092013-01-07 15:18:47 +0100938
939 if (d3_delay < 20 && radeon_switcheroo_quirk_long_wakeup(pdev))
940 dev->pdev->d3_delay = 20;
941
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000942 radeon_resume_kms(dev);
Maarten Lankhorstd1f98092013-01-07 15:18:47 +0100943
944 dev->pdev->d3_delay = d3_delay;
945
Dave Airlie5bcf7192010-12-07 09:20:40 +1000946 dev->switch_power_state = DRM_SWITCH_POWER_ON;
Dave Airliefbf81762010-06-01 09:09:06 +1000947 drm_kms_helper_poll_enable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000948 } else {
949 printk(KERN_INFO "radeon: switched off\n");
Dave Airliefbf81762010-06-01 09:09:06 +1000950 drm_kms_helper_poll_disable(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000951 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000952 radeon_suspend_kms(dev, pmm);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000953 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000954 }
955}
956
Alex Deucher0c195112012-07-17 14:02:33 -0400957/**
958 * radeon_switcheroo_can_switch - see if switcheroo state can change
959 *
960 * @pdev: pci dev pointer
961 *
962 * Callback for the switcheroo driver. Check of the switcheroo
963 * state can be changed.
964 * Returns true if the state can be changed, false if not.
965 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000966static bool radeon_switcheroo_can_switch(struct pci_dev *pdev)
967{
968 struct drm_device *dev = pci_get_drvdata(pdev);
969 bool can_switch;
970
971 spin_lock(&dev->count_lock);
972 can_switch = (dev->open_count == 0);
973 spin_unlock(&dev->count_lock);
974 return can_switch;
975}
976
Takashi Iwai26ec6852012-05-11 07:51:17 +0200977static const struct vga_switcheroo_client_ops radeon_switcheroo_ops = {
978 .set_gpu_state = radeon_switcheroo_set_state,
979 .reprobe = NULL,
980 .can_switch = radeon_switcheroo_can_switch,
981};
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000982
Alex Deucher0c195112012-07-17 14:02:33 -0400983/**
984 * radeon_device_init - initialize the driver
985 *
986 * @rdev: radeon_device pointer
987 * @pdev: drm dev pointer
988 * @pdev: pci dev pointer
989 * @flags: driver flags
990 *
991 * Initializes the driver info and hw (all asics).
992 * Returns 0 for success or an error on failure.
993 * Called at driver startup.
994 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200995int radeon_device_init(struct radeon_device *rdev,
996 struct drm_device *ddev,
997 struct pci_dev *pdev,
998 uint32_t flags)
999{
Alex Deucher351a52a2010-06-30 11:52:50 -04001000 int r, i;
Dave Airliead49f502009-07-10 22:36:26 +10001001 int dma_bits;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001002
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001003 rdev->shutdown = false;
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001004 rdev->dev = &pdev->dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001005 rdev->ddev = ddev;
1006 rdev->pdev = pdev;
1007 rdev->flags = flags;
1008 rdev->family = flags & RADEON_FAMILY_MASK;
1009 rdev->is_atom_bios = false;
1010 rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
1011 rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
Jerome Glisse733289c2009-09-16 15:24:21 +02001012 rdev->accel_working = false;
Alex Deucher8b25ed32012-07-17 14:02:30 -04001013 /* set up ring ids */
1014 for (i = 0; i < RADEON_NUM_RINGS; i++) {
1015 rdev->ring[i].idx = i;
1016 }
Jerome Glisse1b5331d2010-04-12 20:21:53 +00001017
Thomas Reimd522d9c2011-07-29 14:28:59 +00001018 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X).\n",
1019 radeon_family_name[rdev->family], pdev->vendor, pdev->device,
1020 pdev->subsystem_vendor, pdev->subsystem_device);
Jerome Glisse1b5331d2010-04-12 20:21:53 +00001021
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001022 /* mutex initialization are all done here so we
1023 * can recall function without having locking issues */
Christian Königd6999bc2012-05-09 15:34:45 +02001024 mutex_init(&rdev->ring_lock);
Alex Deucher40bacf12009-12-23 03:23:21 -05001025 mutex_init(&rdev->dc_hw_i2c_mutex);
Christian Koenigc20dc362012-05-16 21:45:24 +02001026 atomic_set(&rdev->ih.lock, 0);
Jerome Glisse4c788672009-11-20 14:29:23 +01001027 mutex_init(&rdev->gem.mutex);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001028 mutex_init(&rdev->pm.mutex);
Marek Olšák6759a0a2012-08-09 16:34:17 +02001029 mutex_init(&rdev->gpu_clock_mutex);
Christian Königdb7fce32012-05-11 14:57:18 +02001030 init_rwsem(&rdev->pm.mclk_lock);
Jerome Glissedee53e72012-07-02 12:45:19 -04001031 init_rwsem(&rdev->exclusive_lock);
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +01001032 init_waitqueue_head(&rdev->irq.vblank_queue);
Alex Deucher1b9c3dd2012-05-10 13:00:06 -04001033 r = radeon_gem_init(rdev);
1034 if (r)
1035 return r;
Jerome Glisse721604a2012-01-05 22:11:05 -05001036 /* initialize vm here */
Christian König36ff39c2012-05-09 10:07:08 +02001037 mutex_init(&rdev->vm_manager.lock);
Alex Deucher23d4f1f2012-10-08 09:45:46 -04001038 /* Adjust VM size here.
1039 * Currently set to 4GB ((1 << 20) 4k pages).
1040 * Max GPUVM size for cayman and SI is 40 bits.
1041 */
Jerome Glisse721604a2012-01-05 22:11:05 -05001042 rdev->vm_manager.max_pfn = 1 << 20;
1043 INIT_LIST_HEAD(&rdev->vm_manager.lru_vm);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001044
Jerome Glisse4aac0472009-09-14 18:29:49 +02001045 /* Set asic functions */
1046 r = radeon_asic_init(rdev);
Jerome Glisse36421332009-12-11 21:18:34 +01001047 if (r)
Jerome Glisse4aac0472009-09-14 18:29:49 +02001048 return r;
Jerome Glisse36421332009-12-11 21:18:34 +01001049 radeon_check_arguments(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001050
Alex Deucherf95df9c2010-03-21 14:02:25 -04001051 /* all of the newer IGP chips have an internal gart
1052 * However some rs4xx report as AGP, so remove that here.
1053 */
1054 if ((rdev->family >= CHIP_RS400) &&
1055 (rdev->flags & RADEON_IS_IGP)) {
1056 rdev->flags &= ~RADEON_IS_AGP;
1057 }
1058
Jerome Glisse30256a32009-11-30 17:47:59 +01001059 if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
Jerome Glisseb574f252009-10-06 19:04:29 +02001060 radeon_agp_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001061 }
1062
Dave Airliead49f502009-07-10 22:36:26 +10001063 /* set DMA mask + need_dma32 flags.
1064 * PCIE - can handle 40-bits.
Alex Deucher005a83f2011-10-05 10:02:57 -04001065 * IGP - can handle 40-bits
Dave Airliead49f502009-07-10 22:36:26 +10001066 * AGP - generally dma32 is safest
Alex Deucher005a83f2011-10-05 10:02:57 -04001067 * PCI - dma32 for legacy pci gart, 40 bits on newer asics
Dave Airliead49f502009-07-10 22:36:26 +10001068 */
1069 rdev->need_dma32 = false;
1070 if (rdev->flags & RADEON_IS_AGP)
1071 rdev->need_dma32 = true;
Alex Deucher005a83f2011-10-05 10:02:57 -04001072 if ((rdev->flags & RADEON_IS_PCI) &&
Jerome Glisse4a2b6662012-08-28 16:50:22 -04001073 (rdev->family <= CHIP_RS740))
Dave Airliead49f502009-07-10 22:36:26 +10001074 rdev->need_dma32 = true;
1075
1076 dma_bits = rdev->need_dma32 ? 32 : 40;
1077 r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001078 if (r) {
Daniel Haid62fff812011-06-08 20:04:45 +10001079 rdev->need_dma32 = true;
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -04001080 dma_bits = 32;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001081 printk(KERN_WARNING "radeon: No suitable DMA available.\n");
1082 }
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -04001083 r = pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
1084 if (r) {
1085 pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(32));
1086 printk(KERN_WARNING "radeon: No coherent DMA available.\n");
1087 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001088
1089 /* Registers mapping */
1090 /* TODO: block userspace mapping of io register */
Daniel Vetter2c385152012-12-02 14:06:15 +01001091 spin_lock_init(&rdev->mmio_idx_lock);
Jordan Crouse01d73a62010-05-27 13:40:24 -06001092 rdev->rmmio_base = pci_resource_start(rdev->pdev, 2);
1093 rdev->rmmio_size = pci_resource_len(rdev->pdev, 2);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001094 rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
1095 if (rdev->rmmio == NULL) {
1096 return -ENOMEM;
1097 }
1098 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
1099 DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
1100
Alex Deucher351a52a2010-06-30 11:52:50 -04001101 /* io port mapping */
1102 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1103 if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) {
1104 rdev->rio_mem_size = pci_resource_len(rdev->pdev, i);
1105 rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size);
1106 break;
1107 }
1108 }
1109 if (rdev->rio_mem == NULL)
1110 DRM_ERROR("Unable to find PCI I/O BAR\n");
1111
Dave Airlie28d52042009-09-21 14:33:58 +10001112 /* if we have > 1 VGA cards, then disable the radeon VGA resources */
Dave Airlie93239ea2009-10-28 11:09:58 +10001113 /* this will fail for cards that aren't VGA class devices, just
1114 * ignore it */
1115 vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
Takashi Iwai26ec6852012-05-11 07:51:17 +02001116 vga_switcheroo_register_client(rdev->pdev, &radeon_switcheroo_ops);
Dave Airlie28d52042009-09-21 14:33:58 +10001117
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001118 r = radeon_init(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02001119 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001120 return r;
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +02001121
Christian König04eb2202012-07-07 12:47:58 +02001122 r = radeon_ib_ring_tests(rdev);
1123 if (r)
1124 DRM_ERROR("ib ring test failed (%d).\n", r);
1125
Jerome Glisseb574f252009-10-06 19:04:29 +02001126 if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
1127 /* Acceleration not working on AGP card try again
1128 * with fallback to PCI or PCIE GART
1129 */
Jerome Glissea2d07b72010-03-09 14:45:11 +00001130 radeon_asic_reset(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02001131 radeon_fini(rdev);
1132 radeon_agp_disable(rdev);
1133 r = radeon_init(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001134 if (r)
1135 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001136 }
Christian König60a7e392011-09-27 12:31:00 +02001137 if ((radeon_testing & 1)) {
Michel Dänzerecc0b322009-07-21 11:23:57 +02001138 radeon_test_moves(rdev);
1139 }
Christian König60a7e392011-09-27 12:31:00 +02001140 if ((radeon_testing & 2)) {
1141 radeon_test_syncing(rdev);
1142 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001143 if (radeon_benchmarking) {
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001144 radeon_benchmark(rdev, radeon_benchmarking);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001145 }
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001146 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001147}
1148
Christian König4d8bf9a2011-10-24 14:54:54 +02001149static void radeon_debugfs_remove_files(struct radeon_device *rdev);
1150
Alex Deucher0c195112012-07-17 14:02:33 -04001151/**
1152 * radeon_device_fini - tear down the driver
1153 *
1154 * @rdev: radeon_device pointer
1155 *
1156 * Tear down the driver info (all asics).
1157 * Called at driver shutdown.
1158 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001159void radeon_device_fini(struct radeon_device *rdev)
1160{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001161 DRM_INFO("radeon: finishing device.\n");
1162 rdev->shutdown = true;
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001163 /* evict vram memory */
1164 radeon_bo_evict_vram(rdev);
Jerome Glisse62a8ea32009-10-01 18:02:11 +02001165 radeon_fini(rdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001166 vga_switcheroo_unregister_client(rdev->pdev);
Dave Airliec1176d62009-10-08 14:03:05 +10001167 vga_client_register(rdev->pdev, NULL, NULL, NULL);
Alex Deuchere0a2ca72010-07-08 12:24:52 -04001168 if (rdev->rio_mem)
1169 pci_iounmap(rdev->pdev, rdev->rio_mem);
Alex Deucher351a52a2010-06-30 11:52:50 -04001170 rdev->rio_mem = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001171 iounmap(rdev->rmmio);
1172 rdev->rmmio = NULL;
Christian König4d8bf9a2011-10-24 14:54:54 +02001173 radeon_debugfs_remove_files(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001174}
1175
1176
1177/*
1178 * Suspend & resume.
1179 */
Alex Deucher0c195112012-07-17 14:02:33 -04001180/**
1181 * radeon_suspend_kms - initiate device suspend
1182 *
1183 * @pdev: drm dev pointer
1184 * @state: suspend state
1185 *
1186 * Puts the hw in the suspend state (all asics).
1187 * Returns 0 for success or an error on failure.
1188 * Called at driver suspend.
1189 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001190int radeon_suspend_kms(struct drm_device *dev, pm_message_t state)
1191{
Darren Jenkins875c1862009-12-30 12:18:30 +11001192 struct radeon_device *rdev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001193 struct drm_crtc *crtc;
Alex Deucherd8dcaa12010-06-02 12:08:41 -04001194 struct drm_connector *connector;
Alex Deucher74652802011-08-25 13:39:48 -04001195 int i, r;
Jerome Glisse5f8f6352012-12-17 11:04:32 -05001196 bool force_completion = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001197
Darren Jenkins875c1862009-12-30 12:18:30 +11001198 if (dev == NULL || dev->dev_private == NULL) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001199 return -ENODEV;
1200 }
1201 if (state.event == PM_EVENT_PRETHAW) {
1202 return 0;
1203 }
Darren Jenkins875c1862009-12-30 12:18:30 +11001204 rdev = dev->dev_private;
1205
Dave Airlie5bcf7192010-12-07 09:20:40 +10001206 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001207 return 0;
Alex Deucherd8dcaa12010-06-02 12:08:41 -04001208
Seth Forshee86698c22012-01-31 19:06:25 -06001209 drm_kms_helper_poll_disable(dev);
1210
Alex Deucherd8dcaa12010-06-02 12:08:41 -04001211 /* turn off display hw */
1212 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1213 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
1214 }
1215
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001216 /* unpin the front buffers */
1217 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
1218 struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb);
Jerome Glisse4c788672009-11-20 14:29:23 +01001219 struct radeon_bo *robj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001220
1221 if (rfb == NULL || rfb->obj == NULL) {
1222 continue;
1223 }
Daniel Vetter7e4d15d2011-02-18 17:59:17 +01001224 robj = gem_to_radeon_bo(rfb->obj);
Dave Airlie38651672010-03-30 05:34:13 +00001225 /* don't unpin kernel fb objects */
1226 if (!radeon_fbdev_robj_is_fb(rdev, robj)) {
Jerome Glisse4c788672009-11-20 14:29:23 +01001227 r = radeon_bo_reserve(robj, false);
Dave Airlie38651672010-03-30 05:34:13 +00001228 if (r == 0) {
Jerome Glisse4c788672009-11-20 14:29:23 +01001229 radeon_bo_unpin(robj);
1230 radeon_bo_unreserve(robj);
1231 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001232 }
1233 }
1234 /* evict vram memory */
Jerome Glisse4c788672009-11-20 14:29:23 +01001235 radeon_bo_evict_vram(rdev);
Christian König8a47cc92012-05-09 15:34:48 +02001236
1237 mutex_lock(&rdev->ring_lock);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001238 /* wait for gpu to finish processing current batch */
Jerome Glisse5f8f6352012-12-17 11:04:32 -05001239 for (i = 0; i < RADEON_NUM_RINGS; i++) {
1240 r = radeon_fence_wait_empty_locked(rdev, i);
1241 if (r) {
1242 /* delay GPU reset to resume */
1243 force_completion = true;
1244 }
1245 }
1246 if (force_completion) {
1247 radeon_fence_driver_force_completion(rdev);
1248 }
Christian König8a47cc92012-05-09 15:34:48 +02001249 mutex_unlock(&rdev->ring_lock);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001250
Yang Zhaof657c2a2009-09-15 12:21:01 +10001251 radeon_save_bios_scratch_regs(rdev);
1252
Alex Deucherce8f5372010-05-07 15:10:16 -04001253 radeon_pm_suspend(rdev);
Jerome Glisse62a8ea32009-10-01 18:02:11 +02001254 radeon_suspend(rdev);
Alex Deucherd4877cf2009-12-04 16:56:37 -05001255 radeon_hpd_fini(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001256 /* evict remaining vram memory */
Jerome Glisse4c788672009-11-20 14:29:23 +01001257 radeon_bo_evict_vram(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001258
Jerome Glisse10b06122010-05-21 18:48:54 +02001259 radeon_agp_suspend(rdev);
1260
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001261 pci_save_state(dev->pdev);
1262 if (state.event == PM_EVENT_SUSPEND) {
1263 /* Shut down the device */
1264 pci_disable_device(dev->pdev);
1265 pci_set_power_state(dev->pdev, PCI_D3hot);
1266 }
Torben Hohnac751ef2011-01-25 15:07:35 -08001267 console_lock();
Dave Airlie38651672010-03-30 05:34:13 +00001268 radeon_fbdev_set_suspend(rdev, 1);
Torben Hohnac751ef2011-01-25 15:07:35 -08001269 console_unlock();
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001270 return 0;
1271}
1272
Alex Deucher0c195112012-07-17 14:02:33 -04001273/**
1274 * radeon_resume_kms - initiate device resume
1275 *
1276 * @pdev: drm dev pointer
1277 *
1278 * Bring the hw back to operating state (all asics).
1279 * Returns 0 for success or an error on failure.
1280 * Called at driver resume.
1281 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001282int radeon_resume_kms(struct drm_device *dev)
1283{
Cedric Godin09bdf592010-06-11 14:40:56 -04001284 struct drm_connector *connector;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001285 struct radeon_device *rdev = dev->dev_private;
Christian König04eb2202012-07-07 12:47:58 +02001286 int r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001287
Dave Airlie5bcf7192010-12-07 09:20:40 +10001288 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001289 return 0;
1290
Torben Hohnac751ef2011-01-25 15:07:35 -08001291 console_lock();
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001292 pci_set_power_state(dev->pdev, PCI_D0);
1293 pci_restore_state(dev->pdev);
1294 if (pci_enable_device(dev->pdev)) {
Torben Hohnac751ef2011-01-25 15:07:35 -08001295 console_unlock();
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001296 return -1;
1297 }
Dave Airlie0ebf1712009-11-05 15:39:10 +10001298 /* resume AGP if in use */
1299 radeon_agp_resume(rdev);
Jerome Glisse62a8ea32009-10-01 18:02:11 +02001300 radeon_resume(rdev);
Christian König04eb2202012-07-07 12:47:58 +02001301
1302 r = radeon_ib_ring_tests(rdev);
1303 if (r)
1304 DRM_ERROR("ib ring test failed (%d).\n", r);
1305
Alex Deucherce8f5372010-05-07 15:10:16 -04001306 radeon_pm_resume(rdev);
Yang Zhaof657c2a2009-09-15 12:21:01 +10001307 radeon_restore_bios_scratch_regs(rdev);
Cedric Godin09bdf592010-06-11 14:40:56 -04001308
Dave Airlie38651672010-03-30 05:34:13 +00001309 radeon_fbdev_set_suspend(rdev, 0);
Torben Hohnac751ef2011-01-25 15:07:35 -08001310 console_unlock();
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001311
Alex Deucher3fa47d92012-01-20 14:56:39 -05001312 /* init dig PHYs, disp eng pll */
1313 if (rdev->is_atom_bios) {
Alex Deucherac89af12011-05-22 13:20:36 -04001314 radeon_atom_encoder_init(rdev);
Alex Deucherf3f1f032012-03-20 17:18:04 -04001315 radeon_atom_disp_eng_pll_init(rdev);
Alex Deucherbced76f2012-09-14 09:45:50 -04001316 /* turn on the BL */
1317 if (rdev->mode_info.bl_encoder) {
1318 u8 bl_level = radeon_get_backlight_level(rdev,
1319 rdev->mode_info.bl_encoder);
1320 radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder,
1321 bl_level);
1322 }
Alex Deucher3fa47d92012-01-20 14:56:39 -05001323 }
Alex Deucherd4877cf2009-12-04 16:56:37 -05001324 /* reset hpd state */
1325 radeon_hpd_init(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001326 /* blat the mode back in */
1327 drm_helper_resume_force_mode(dev);
Alex Deuchera93f3442010-12-20 11:22:29 -05001328 /* turn on display hw */
1329 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1330 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
1331 }
Seth Forshee86698c22012-01-31 19:06:25 -06001332
1333 drm_kms_helper_poll_enable(dev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001334 return 0;
1335}
1336
Alex Deucher0c195112012-07-17 14:02:33 -04001337/**
1338 * radeon_gpu_reset - reset the asic
1339 *
1340 * @rdev: radeon device pointer
1341 *
1342 * Attempt the reset the GPU if it has hung (all asics).
1343 * Returns 0 for success or an error on failure.
1344 */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001345int radeon_gpu_reset(struct radeon_device *rdev)
1346{
Christian König55d7c222012-07-09 11:52:44 +02001347 unsigned ring_sizes[RADEON_NUM_RINGS];
1348 uint32_t *ring_data[RADEON_NUM_RINGS];
1349
1350 bool saved = false;
1351
1352 int i, r;
Dave Airlie8fd1b842011-02-10 14:46:06 +10001353 int resched;
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001354
Jerome Glissedee53e72012-07-02 12:45:19 -04001355 down_write(&rdev->exclusive_lock);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001356 radeon_save_bios_scratch_regs(rdev);
Dave Airlie8fd1b842011-02-10 14:46:06 +10001357 /* block TTM */
1358 resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001359 radeon_suspend(rdev);
1360
Christian König55d7c222012-07-09 11:52:44 +02001361 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1362 ring_sizes[i] = radeon_ring_backup(rdev, &rdev->ring[i],
1363 &ring_data[i]);
1364 if (ring_sizes[i]) {
1365 saved = true;
1366 dev_info(rdev->dev, "Saved %d dwords of commands "
1367 "on ring %d.\n", ring_sizes[i], i);
1368 }
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001369 }
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001370
Christian König55d7c222012-07-09 11:52:44 +02001371retry:
1372 r = radeon_asic_reset(rdev);
1373 if (!r) {
1374 dev_info(rdev->dev, "GPU reset succeeded, trying to resume\n");
1375 radeon_resume(rdev);
1376 }
1377
1378 radeon_restore_bios_scratch_regs(rdev);
Christian König55d7c222012-07-09 11:52:44 +02001379
1380 if (!r) {
1381 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1382 radeon_ring_restore(rdev, &rdev->ring[i],
1383 ring_sizes[i], ring_data[i]);
Christian Königf54b3502012-08-29 13:24:15 +02001384 ring_sizes[i] = 0;
1385 ring_data[i] = NULL;
Christian König55d7c222012-07-09 11:52:44 +02001386 }
1387
1388 r = radeon_ib_ring_tests(rdev);
1389 if (r) {
1390 dev_err(rdev->dev, "ib ring test failed (%d).\n", r);
1391 if (saved) {
Christian Königf54b3502012-08-29 13:24:15 +02001392 saved = false;
Christian König55d7c222012-07-09 11:52:44 +02001393 radeon_suspend(rdev);
1394 goto retry;
1395 }
1396 }
1397 } else {
Jerome Glisse76903b92012-12-17 10:29:06 -05001398 radeon_fence_driver_force_completion(rdev);
Christian König55d7c222012-07-09 11:52:44 +02001399 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1400 kfree(ring_data[i]);
1401 }
1402 }
1403
Jerome Glissed3493572012-12-14 16:20:46 -05001404 drm_helper_resume_force_mode(rdev->ddev);
1405
Christian König55d7c222012-07-09 11:52:44 +02001406 ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001407 if (r) {
1408 /* bad news, how to tell it to userspace ? */
1409 dev_info(rdev->dev, "GPU reset failed\n");
1410 }
1411
Jerome Glissedee53e72012-07-02 12:45:19 -04001412 up_write(&rdev->exclusive_lock);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001413 return r;
1414}
1415
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001416
1417/*
1418 * Debugfs
1419 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001420int radeon_debugfs_add_files(struct radeon_device *rdev,
1421 struct drm_info_list *files,
1422 unsigned nfiles)
1423{
1424 unsigned i;
1425
Christian König4d8bf9a2011-10-24 14:54:54 +02001426 for (i = 0; i < rdev->debugfs_count; i++) {
1427 if (rdev->debugfs[i].files == files) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001428 /* Already registered */
1429 return 0;
1430 }
1431 }
Michael Wittenc245cb92011-09-16 20:45:30 +00001432
Christian König4d8bf9a2011-10-24 14:54:54 +02001433 i = rdev->debugfs_count + 1;
Michael Wittenc245cb92011-09-16 20:45:30 +00001434 if (i > RADEON_DEBUGFS_MAX_COMPONENTS) {
1435 DRM_ERROR("Reached maximum number of debugfs components.\n");
1436 DRM_ERROR("Report so we increase "
1437 "RADEON_DEBUGFS_MAX_COMPONENTS.\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001438 return -EINVAL;
1439 }
Christian König4d8bf9a2011-10-24 14:54:54 +02001440 rdev->debugfs[rdev->debugfs_count].files = files;
1441 rdev->debugfs[rdev->debugfs_count].num_files = nfiles;
1442 rdev->debugfs_count = i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001443#if defined(CONFIG_DEBUG_FS)
1444 drm_debugfs_create_files(files, nfiles,
1445 rdev->ddev->control->debugfs_root,
1446 rdev->ddev->control);
1447 drm_debugfs_create_files(files, nfiles,
1448 rdev->ddev->primary->debugfs_root,
1449 rdev->ddev->primary);
1450#endif
1451 return 0;
1452}
1453
Christian König4d8bf9a2011-10-24 14:54:54 +02001454static void radeon_debugfs_remove_files(struct radeon_device *rdev)
1455{
1456#if defined(CONFIG_DEBUG_FS)
1457 unsigned i;
1458
1459 for (i = 0; i < rdev->debugfs_count; i++) {
1460 drm_debugfs_remove_files(rdev->debugfs[i].files,
1461 rdev->debugfs[i].num_files,
1462 rdev->ddev->control);
1463 drm_debugfs_remove_files(rdev->debugfs[i].files,
1464 rdev->debugfs[i].num_files,
1465 rdev->ddev->primary);
1466 }
1467#endif
1468}
1469
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001470#if defined(CONFIG_DEBUG_FS)
1471int radeon_debugfs_init(struct drm_minor *minor)
1472{
1473 return 0;
1474}
1475
1476void radeon_debugfs_cleanup(struct drm_minor *minor)
1477{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001478}
1479#endif