blob: e670f651166d678c8cef63bd49538c00f786dd07 [file] [log] [blame]
Steven J. Hill2299c492012-08-31 16:13:07 -05001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 2008 Ralf Baechle (ralf@linux-mips.org)
7 * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
8 */
Ralf Baechle39b8d522008-04-28 17:14:26 +01009#include <linux/bitmap.h>
Andrew Brestickerfb8f7be12014-10-20 12:03:55 -070010#include <linux/clocksource.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010011#include <linux/init.h>
Andrew Bresticker18743d22014-09-18 14:47:24 -070012#include <linux/interrupt.h>
Andrew Brestickerfb8f7be12014-10-20 12:03:55 -070013#include <linux/irq.h>
Joel Porquet41a83e02015-07-07 17:11:46 -040014#include <linux/irqchip.h>
Andrew Bresticker4060bbe2014-10-20 12:03:53 -070015#include <linux/irqchip/mips-gic.h>
Andrew Brestickera7057272014-11-12 11:43:38 -080016#include <linux/of_address.h>
Andrew Bresticker18743d22014-09-18 14:47:24 -070017#include <linux/sched.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010018#include <linux/smp.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010019
Andrew Brestickera7057272014-11-12 11:43:38 -080020#include <asm/mips-cm.h>
Steven J. Hill98b67c32012-08-31 16:18:49 -050021#include <asm/setup.h>
22#include <asm/traps.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010023
Andrew Brestickera7057272014-11-12 11:43:38 -080024#include <dt-bindings/interrupt-controller/mips-gic.h>
25
Steven J. Hillff867142013-04-10 16:27:04 -050026unsigned int gic_present;
Steven J. Hill98b67c32012-08-31 16:18:49 -050027
Jeffrey Deans822350b2014-07-17 09:20:53 +010028struct gic_pcpu_mask {
Andrew Brestickerfbd55242014-09-18 14:47:25 -070029 DECLARE_BITMAP(pcpu_mask, GIC_MAX_INTRS);
Jeffrey Deans822350b2014-07-17 09:20:53 +010030};
31
Andrew Bresticker5f68fea2014-10-20 12:03:52 -070032static void __iomem *gic_base;
Steven J. Hill0b271f52012-08-31 16:05:37 -050033static struct gic_pcpu_mask pcpu_masks[NR_CPUS];
Andrew Bresticker95150ae2014-09-18 14:47:21 -070034static DEFINE_SPINLOCK(gic_lock);
Andrew Brestickerc49581a2014-09-18 14:47:23 -070035static struct irq_domain *gic_irq_domain;
Andrew Brestickerfbd55242014-09-18 14:47:25 -070036static int gic_shared_intrs;
Andrew Brestickere9de6882014-09-18 14:47:27 -070037static int gic_vpes;
Andrew Bresticker3263d082014-09-18 14:47:28 -070038static unsigned int gic_cpu_pin;
James Hogan1b6af712015-01-19 15:38:24 +000039static unsigned int timer_cpu_pin;
Andrew Bresticker4a6a3ea32014-09-18 14:47:26 -070040static struct irq_chip gic_level_irq_controller, gic_edge_irq_controller;
Ralf Baechle39b8d522008-04-28 17:14:26 +010041
Andrew Bresticker18743d22014-09-18 14:47:24 -070042static void __gic_irq_dispatch(void);
43
Andrew Bresticker5f68fea2014-10-20 12:03:52 -070044static inline unsigned int gic_read(unsigned int reg)
45{
46 return __raw_readl(gic_base + reg);
47}
48
49static inline void gic_write(unsigned int reg, unsigned int val)
50{
51 __raw_writel(val, gic_base + reg);
52}
53
54static inline void gic_update_bits(unsigned int reg, unsigned int mask,
55 unsigned int val)
56{
57 unsigned int regval;
58
59 regval = gic_read(reg);
60 regval &= ~mask;
61 regval |= val;
62 gic_write(reg, regval);
63}
64
65static inline void gic_reset_mask(unsigned int intr)
66{
67 gic_write(GIC_REG(SHARED, GIC_SH_RMASK) + GIC_INTR_OFS(intr),
68 1 << GIC_INTR_BIT(intr));
69}
70
71static inline void gic_set_mask(unsigned int intr)
72{
73 gic_write(GIC_REG(SHARED, GIC_SH_SMASK) + GIC_INTR_OFS(intr),
74 1 << GIC_INTR_BIT(intr));
75}
76
77static inline void gic_set_polarity(unsigned int intr, unsigned int pol)
78{
79 gic_update_bits(GIC_REG(SHARED, GIC_SH_SET_POLARITY) +
80 GIC_INTR_OFS(intr), 1 << GIC_INTR_BIT(intr),
81 pol << GIC_INTR_BIT(intr));
82}
83
84static inline void gic_set_trigger(unsigned int intr, unsigned int trig)
85{
86 gic_update_bits(GIC_REG(SHARED, GIC_SH_SET_TRIGGER) +
87 GIC_INTR_OFS(intr), 1 << GIC_INTR_BIT(intr),
88 trig << GIC_INTR_BIT(intr));
89}
90
91static inline void gic_set_dual_edge(unsigned int intr, unsigned int dual)
92{
93 gic_update_bits(GIC_REG(SHARED, GIC_SH_SET_DUAL) + GIC_INTR_OFS(intr),
94 1 << GIC_INTR_BIT(intr),
95 dual << GIC_INTR_BIT(intr));
96}
97
98static inline void gic_map_to_pin(unsigned int intr, unsigned int pin)
99{
100 gic_write(GIC_REG(SHARED, GIC_SH_INTR_MAP_TO_PIN_BASE) +
101 GIC_SH_MAP_TO_PIN(intr), GIC_MAP_TO_PIN_MSK | pin);
102}
103
104static inline void gic_map_to_vpe(unsigned int intr, unsigned int vpe)
105{
106 gic_write(GIC_REG(SHARED, GIC_SH_INTR_MAP_TO_VPE_BASE) +
107 GIC_SH_MAP_TO_VPE_REG_OFF(intr, vpe),
108 GIC_SH_MAP_TO_VPE_REG_BIT(vpe));
109}
110
Andrew Brestickera331ce62014-10-20 12:03:59 -0700111#ifdef CONFIG_CLKSRC_MIPS_GIC
Steven J. Hilldfa762e2013-04-10 16:28:36 -0500112cycle_t gic_read_count(void)
113{
114 unsigned int hi, hi2, lo;
115
116 do {
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700117 hi = gic_read(GIC_REG(SHARED, GIC_SH_COUNTER_63_32));
118 lo = gic_read(GIC_REG(SHARED, GIC_SH_COUNTER_31_00));
119 hi2 = gic_read(GIC_REG(SHARED, GIC_SH_COUNTER_63_32));
Steven J. Hilldfa762e2013-04-10 16:28:36 -0500120 } while (hi2 != hi);
121
122 return (((cycle_t) hi) << 32) + lo;
123}
Raghu Gandham0ab2b7d2013-04-10 16:30:12 -0500124
Andrew Bresticker387904f2014-10-20 12:03:49 -0700125unsigned int gic_get_count_width(void)
126{
127 unsigned int bits, config;
128
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700129 config = gic_read(GIC_REG(SHARED, GIC_SH_CONFIG));
Andrew Bresticker387904f2014-10-20 12:03:49 -0700130 bits = 32 + 4 * ((config & GIC_SH_CONFIG_COUNTBITS_MSK) >>
131 GIC_SH_CONFIG_COUNTBITS_SHF);
132
133 return bits;
134}
135
Raghu Gandham0ab2b7d2013-04-10 16:30:12 -0500136void gic_write_compare(cycle_t cnt)
137{
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700138 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE_HI),
Raghu Gandham0ab2b7d2013-04-10 16:30:12 -0500139 (int)(cnt >> 32));
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700140 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE_LO),
Raghu Gandham0ab2b7d2013-04-10 16:30:12 -0500141 (int)(cnt & 0xffffffff));
142}
143
Paul Burton414408d02014-03-05 11:35:53 +0000144void gic_write_cpu_compare(cycle_t cnt, int cpu)
145{
146 unsigned long flags;
147
148 local_irq_save(flags);
149
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700150 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), cpu);
151 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_COMPARE_HI),
Paul Burton414408d02014-03-05 11:35:53 +0000152 (int)(cnt >> 32));
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700153 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_COMPARE_LO),
Paul Burton414408d02014-03-05 11:35:53 +0000154 (int)(cnt & 0xffffffff));
155
156 local_irq_restore(flags);
157}
158
Raghu Gandham0ab2b7d2013-04-10 16:30:12 -0500159cycle_t gic_read_compare(void)
160{
161 unsigned int hi, lo;
162
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700163 hi = gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE_HI));
164 lo = gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE_LO));
Raghu Gandham0ab2b7d2013-04-10 16:30:12 -0500165
166 return (((cycle_t) hi) << 32) + lo;
167}
Markos Chandras8fa4b932015-03-23 12:32:01 +0000168
169void gic_start_count(void)
170{
171 u32 gicconfig;
172
173 /* Start the counter */
174 gicconfig = gic_read(GIC_REG(SHARED, GIC_SH_CONFIG));
175 gicconfig &= ~(1 << GIC_SH_CONFIG_COUNTSTOP_SHF);
176 gic_write(GIC_REG(SHARED, GIC_SH_CONFIG), gicconfig);
177}
178
179void gic_stop_count(void)
180{
181 u32 gicconfig;
182
183 /* Stop the counter */
184 gicconfig = gic_read(GIC_REG(SHARED, GIC_SH_CONFIG));
185 gicconfig |= 1 << GIC_SH_CONFIG_COUNTSTOP_SHF;
186 gic_write(GIC_REG(SHARED, GIC_SH_CONFIG), gicconfig);
187}
188
Steven J. Hilldfa762e2013-04-10 16:28:36 -0500189#endif
190
Andrew Brestickere9de6882014-09-18 14:47:27 -0700191static bool gic_local_irq_is_routable(int intr)
192{
193 u32 vpe_ctl;
194
195 /* All local interrupts are routable in EIC mode. */
196 if (cpu_has_veic)
197 return true;
198
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700199 vpe_ctl = gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_CTL));
Andrew Brestickere9de6882014-09-18 14:47:27 -0700200 switch (intr) {
201 case GIC_LOCAL_INT_TIMER:
202 return vpe_ctl & GIC_VPE_CTL_TIMER_RTBL_MSK;
203 case GIC_LOCAL_INT_PERFCTR:
204 return vpe_ctl & GIC_VPE_CTL_PERFCNT_RTBL_MSK;
205 case GIC_LOCAL_INT_FDC:
206 return vpe_ctl & GIC_VPE_CTL_FDC_RTBL_MSK;
207 case GIC_LOCAL_INT_SWINT0:
208 case GIC_LOCAL_INT_SWINT1:
209 return vpe_ctl & GIC_VPE_CTL_SWINT_RTBL_MSK;
210 default:
211 return true;
212 }
213}
214
Andrew Bresticker3263d082014-09-18 14:47:28 -0700215static void gic_bind_eic_interrupt(int irq, int set)
Steven J. Hill98b67c32012-08-31 16:18:49 -0500216{
217 /* Convert irq vector # to hw int # */
218 irq -= GIC_PIN_TO_VEC_OFFSET;
219
220 /* Set irq to use shadow set */
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700221 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_EIC_SHADOW_SET_BASE) +
222 GIC_VPE_EIC_SS(irq), set);
Steven J. Hill98b67c32012-08-31 16:18:49 -0500223}
224
Ralf Baechle39b8d522008-04-28 17:14:26 +0100225void gic_send_ipi(unsigned int intr)
226{
Andrew Bresticker53a7bc82014-10-20 12:03:57 -0700227 gic_write(GIC_REG(SHARED, GIC_SH_WEDGE), GIC_SH_WEDGE_SET(intr));
Ralf Baechle39b8d522008-04-28 17:14:26 +0100228}
229
Andrew Brestickere9de6882014-09-18 14:47:27 -0700230int gic_get_c0_compare_int(void)
231{
232 if (!gic_local_irq_is_routable(GIC_LOCAL_INT_TIMER))
233 return MIPS_CPU_IRQ_BASE + cp0_compare_irq;
234 return irq_create_mapping(gic_irq_domain,
235 GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_TIMER));
236}
237
238int gic_get_c0_perfcount_int(void)
239{
240 if (!gic_local_irq_is_routable(GIC_LOCAL_INT_PERFCTR)) {
James Hogan7e3e6cb2015-01-27 21:45:50 +0000241 /* Is the performance counter shared with the timer? */
Andrew Brestickere9de6882014-09-18 14:47:27 -0700242 if (cp0_perfcount_irq < 0)
243 return -1;
244 return MIPS_CPU_IRQ_BASE + cp0_perfcount_irq;
245 }
246 return irq_create_mapping(gic_irq_domain,
247 GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_PERFCTR));
248}
249
James Hogan6429e2b2015-01-29 11:14:09 +0000250int gic_get_c0_fdc_int(void)
251{
252 if (!gic_local_irq_is_routable(GIC_LOCAL_INT_FDC)) {
253 /* Is the FDC IRQ even present? */
254 if (cp0_fdc_irq < 0)
255 return -1;
256 return MIPS_CPU_IRQ_BASE + cp0_fdc_irq;
257 }
258
259 /*
260 * Some cores claim the FDC is routable but it doesn't actually seem to
261 * be connected.
262 */
263 switch (current_cpu_type()) {
264 case CPU_INTERAPTIV:
265 case CPU_PROAPTIV:
266 return -1;
267 }
268
269 return irq_create_mapping(gic_irq_domain,
270 GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_FDC));
271}
272
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200273static void gic_handle_shared_int(bool chained)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100274{
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000275 unsigned int i, intr, virq;
Andrew Bresticker8f5ee792014-10-20 12:03:56 -0700276 unsigned long *pcpu_mask;
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700277 unsigned long pending_reg, intrmask_reg;
Andrew Bresticker8f5ee792014-10-20 12:03:56 -0700278 DECLARE_BITMAP(pending, GIC_MAX_INTRS);
279 DECLARE_BITMAP(intrmask, GIC_MAX_INTRS);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100280
281 /* Get per-cpu bitmaps */
Ralf Baechle39b8d522008-04-28 17:14:26 +0100282 pcpu_mask = pcpu_masks[smp_processor_id()].pcpu_mask;
283
Andrew Bresticker824f3f72014-10-20 12:03:54 -0700284 pending_reg = GIC_REG(SHARED, GIC_SH_PEND);
285 intrmask_reg = GIC_REG(SHARED, GIC_SH_MASK);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100286
Andrew Brestickerfbd55242014-09-18 14:47:25 -0700287 for (i = 0; i < BITS_TO_LONGS(gic_shared_intrs); i++) {
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700288 pending[i] = gic_read(pending_reg);
289 intrmask[i] = gic_read(intrmask_reg);
290 pending_reg += 0x4;
291 intrmask_reg += 0x4;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100292 }
293
Andrew Brestickerfbd55242014-09-18 14:47:25 -0700294 bitmap_and(pending, pending, intrmask, gic_shared_intrs);
295 bitmap_and(pending, pending, pcpu_mask, gic_shared_intrs);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100296
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000297 intr = find_first_bit(pending, gic_shared_intrs);
298 while (intr != gic_shared_intrs) {
299 virq = irq_linear_revmap(gic_irq_domain,
300 GIC_SHARED_TO_HWIRQ(intr));
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200301 if (chained)
302 generic_handle_irq(virq);
303 else
304 do_IRQ(virq);
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000305
306 /* go to next pending bit */
307 bitmap_clear(pending, intr, 1);
308 intr = find_first_bit(pending, gic_shared_intrs);
309 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100310}
311
Thomas Gleixner161d0492011-03-23 21:08:58 +0000312static void gic_mask_irq(struct irq_data *d)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100313{
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700314 gic_reset_mask(GIC_HWIRQ_TO_SHARED(d->hwirq));
Ralf Baechle39b8d522008-04-28 17:14:26 +0100315}
316
Thomas Gleixner161d0492011-03-23 21:08:58 +0000317static void gic_unmask_irq(struct irq_data *d)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100318{
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700319 gic_set_mask(GIC_HWIRQ_TO_SHARED(d->hwirq));
Ralf Baechle39b8d522008-04-28 17:14:26 +0100320}
321
Andrew Bresticker5561c9e2014-09-18 14:47:20 -0700322static void gic_ack_irq(struct irq_data *d)
323{
Andrew Brestickere9de6882014-09-18 14:47:27 -0700324 unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700325
Andrew Bresticker53a7bc82014-10-20 12:03:57 -0700326 gic_write(GIC_REG(SHARED, GIC_SH_WEDGE), GIC_SH_WEDGE_CLR(irq));
Andrew Bresticker5561c9e2014-09-18 14:47:20 -0700327}
328
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700329static int gic_set_type(struct irq_data *d, unsigned int type)
330{
Andrew Brestickere9de6882014-09-18 14:47:27 -0700331 unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700332 unsigned long flags;
333 bool is_edge;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100334
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700335 spin_lock_irqsave(&gic_lock, flags);
336 switch (type & IRQ_TYPE_SENSE_MASK) {
337 case IRQ_TYPE_EDGE_FALLING:
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700338 gic_set_polarity(irq, GIC_POL_NEG);
339 gic_set_trigger(irq, GIC_TRIG_EDGE);
340 gic_set_dual_edge(irq, GIC_TRIG_DUAL_DISABLE);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700341 is_edge = true;
342 break;
343 case IRQ_TYPE_EDGE_RISING:
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700344 gic_set_polarity(irq, GIC_POL_POS);
345 gic_set_trigger(irq, GIC_TRIG_EDGE);
346 gic_set_dual_edge(irq, GIC_TRIG_DUAL_DISABLE);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700347 is_edge = true;
348 break;
349 case IRQ_TYPE_EDGE_BOTH:
350 /* polarity is irrelevant in this case */
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700351 gic_set_trigger(irq, GIC_TRIG_EDGE);
352 gic_set_dual_edge(irq, GIC_TRIG_DUAL_ENABLE);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700353 is_edge = true;
354 break;
355 case IRQ_TYPE_LEVEL_LOW:
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700356 gic_set_polarity(irq, GIC_POL_NEG);
357 gic_set_trigger(irq, GIC_TRIG_LEVEL);
358 gic_set_dual_edge(irq, GIC_TRIG_DUAL_DISABLE);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700359 is_edge = false;
360 break;
361 case IRQ_TYPE_LEVEL_HIGH:
362 default:
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700363 gic_set_polarity(irq, GIC_POL_POS);
364 gic_set_trigger(irq, GIC_TRIG_LEVEL);
365 gic_set_dual_edge(irq, GIC_TRIG_DUAL_DISABLE);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700366 is_edge = false;
367 break;
368 }
369
Thomas Gleixnera595fc52015-06-23 14:41:25 +0200370 if (is_edge)
371 irq_set_chip_handler_name_locked(d, &gic_edge_irq_controller,
372 handle_edge_irq, NULL);
373 else
374 irq_set_chip_handler_name_locked(d, &gic_level_irq_controller,
375 handle_level_irq, NULL);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700376 spin_unlock_irqrestore(&gic_lock, flags);
377
378 return 0;
379}
380
381#ifdef CONFIG_SMP
Thomas Gleixner161d0492011-03-23 21:08:58 +0000382static int gic_set_affinity(struct irq_data *d, const struct cpumask *cpumask,
383 bool force)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100384{
Andrew Brestickere9de6882014-09-18 14:47:27 -0700385 unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100386 cpumask_t tmp = CPU_MASK_NONE;
387 unsigned long flags;
388 int i;
389
Rusty Russell0de26522008-12-13 21:20:26 +1030390 cpumask_and(&tmp, cpumask, cpu_online_mask);
Rusty Russellf9b531f2015-03-05 10:49:16 +1030391 if (cpumask_empty(&tmp))
Andrew Bresticker14d160a2014-09-18 14:47:22 -0700392 return -EINVAL;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100393
394 /* Assumption : cpumask refers to a single CPU */
395 spin_lock_irqsave(&gic_lock, flags);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100396
Tony Wuc214c032013-06-21 10:13:08 +0000397 /* Re-route this IRQ */
Rusty Russellf9b531f2015-03-05 10:49:16 +1030398 gic_map_to_vpe(irq, cpumask_first(&tmp));
Ralf Baechle39b8d522008-04-28 17:14:26 +0100399
Tony Wuc214c032013-06-21 10:13:08 +0000400 /* Update the pcpu_masks */
401 for (i = 0; i < NR_CPUS; i++)
402 clear_bit(irq, pcpu_masks[i].pcpu_mask);
Rusty Russellf9b531f2015-03-05 10:49:16 +1030403 set_bit(irq, pcpu_masks[cpumask_first(&tmp)].pcpu_mask);
Tony Wuc214c032013-06-21 10:13:08 +0000404
Jiang Liu72f86db2015-06-01 16:05:38 +0800405 cpumask_copy(irq_data_get_affinity_mask(d), cpumask);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100406 spin_unlock_irqrestore(&gic_lock, flags);
407
Thomas Gleixner161d0492011-03-23 21:08:58 +0000408 return IRQ_SET_MASK_OK_NOCOPY;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100409}
410#endif
411
Andrew Bresticker4a6a3ea32014-09-18 14:47:26 -0700412static struct irq_chip gic_level_irq_controller = {
413 .name = "MIPS GIC",
414 .irq_mask = gic_mask_irq,
415 .irq_unmask = gic_unmask_irq,
416 .irq_set_type = gic_set_type,
417#ifdef CONFIG_SMP
418 .irq_set_affinity = gic_set_affinity,
419#endif
420};
421
422static struct irq_chip gic_edge_irq_controller = {
Thomas Gleixner161d0492011-03-23 21:08:58 +0000423 .name = "MIPS GIC",
Andrew Bresticker5561c9e2014-09-18 14:47:20 -0700424 .irq_ack = gic_ack_irq,
Thomas Gleixner161d0492011-03-23 21:08:58 +0000425 .irq_mask = gic_mask_irq,
Thomas Gleixner161d0492011-03-23 21:08:58 +0000426 .irq_unmask = gic_unmask_irq,
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700427 .irq_set_type = gic_set_type,
Ralf Baechle39b8d522008-04-28 17:14:26 +0100428#ifdef CONFIG_SMP
Thomas Gleixner161d0492011-03-23 21:08:58 +0000429 .irq_set_affinity = gic_set_affinity,
Ralf Baechle39b8d522008-04-28 17:14:26 +0100430#endif
431};
432
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200433static void gic_handle_local_int(bool chained)
Andrew Brestickere9de6882014-09-18 14:47:27 -0700434{
435 unsigned long pending, masked;
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000436 unsigned int intr, virq;
Andrew Brestickere9de6882014-09-18 14:47:27 -0700437
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700438 pending = gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_PEND));
439 masked = gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_MASK));
Andrew Brestickere9de6882014-09-18 14:47:27 -0700440
441 bitmap_and(&pending, &pending, &masked, GIC_NUM_LOCAL_INTRS);
442
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000443 intr = find_first_bit(&pending, GIC_NUM_LOCAL_INTRS);
444 while (intr != GIC_NUM_LOCAL_INTRS) {
445 virq = irq_linear_revmap(gic_irq_domain,
446 GIC_LOCAL_TO_HWIRQ(intr));
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200447 if (chained)
448 generic_handle_irq(virq);
449 else
450 do_IRQ(virq);
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000451
452 /* go to next pending bit */
453 bitmap_clear(&pending, intr, 1);
454 intr = find_first_bit(&pending, GIC_NUM_LOCAL_INTRS);
455 }
Andrew Brestickere9de6882014-09-18 14:47:27 -0700456}
457
458static void gic_mask_local_irq(struct irq_data *d)
459{
460 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
461
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700462 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_RMASK), 1 << intr);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700463}
464
465static void gic_unmask_local_irq(struct irq_data *d)
466{
467 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
468
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700469 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_SMASK), 1 << intr);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700470}
471
472static struct irq_chip gic_local_irq_controller = {
473 .name = "MIPS GIC Local",
474 .irq_mask = gic_mask_local_irq,
475 .irq_unmask = gic_unmask_local_irq,
476};
477
478static void gic_mask_local_irq_all_vpes(struct irq_data *d)
479{
480 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
481 int i;
482 unsigned long flags;
483
484 spin_lock_irqsave(&gic_lock, flags);
485 for (i = 0; i < gic_vpes; i++) {
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700486 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), i);
487 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_RMASK), 1 << intr);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700488 }
489 spin_unlock_irqrestore(&gic_lock, flags);
490}
491
492static void gic_unmask_local_irq_all_vpes(struct irq_data *d)
493{
494 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
495 int i;
496 unsigned long flags;
497
498 spin_lock_irqsave(&gic_lock, flags);
499 for (i = 0; i < gic_vpes; i++) {
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700500 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), i);
501 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_SMASK), 1 << intr);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700502 }
503 spin_unlock_irqrestore(&gic_lock, flags);
504}
505
506static struct irq_chip gic_all_vpes_local_irq_controller = {
507 .name = "MIPS GIC Local",
508 .irq_mask = gic_mask_local_irq_all_vpes,
509 .irq_unmask = gic_unmask_local_irq_all_vpes,
510};
511
Andrew Bresticker18743d22014-09-18 14:47:24 -0700512static void __gic_irq_dispatch(void)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100513{
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200514 gic_handle_local_int(false);
515 gic_handle_shared_int(false);
Andrew Bresticker18743d22014-09-18 14:47:24 -0700516}
517
518static void gic_irq_dispatch(unsigned int irq, struct irq_desc *desc)
519{
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200520 gic_handle_local_int(true);
521 gic_handle_shared_int(true);
Andrew Bresticker18743d22014-09-18 14:47:24 -0700522}
523
524#ifdef CONFIG_MIPS_GIC_IPI
525static int gic_resched_int_base;
526static int gic_call_int_base;
527
528unsigned int plat_ipi_resched_int_xlate(unsigned int cpu)
529{
530 return gic_resched_int_base + cpu;
531}
532
533unsigned int plat_ipi_call_int_xlate(unsigned int cpu)
534{
535 return gic_call_int_base + cpu;
536}
537
538static irqreturn_t ipi_resched_interrupt(int irq, void *dev_id)
539{
540 scheduler_ipi();
541
542 return IRQ_HANDLED;
543}
544
545static irqreturn_t ipi_call_interrupt(int irq, void *dev_id)
546{
547 smp_call_function_interrupt();
548
549 return IRQ_HANDLED;
550}
551
552static struct irqaction irq_resched = {
553 .handler = ipi_resched_interrupt,
554 .flags = IRQF_PERCPU,
555 .name = "IPI resched"
556};
557
558static struct irqaction irq_call = {
559 .handler = ipi_call_interrupt,
560 .flags = IRQF_PERCPU,
561 .name = "IPI call"
562};
563
564static __init void gic_ipi_init_one(unsigned int intr, int cpu,
565 struct irqaction *action)
566{
Andrew Brestickere9de6882014-09-18 14:47:27 -0700567 int virq = irq_create_mapping(gic_irq_domain,
568 GIC_SHARED_TO_HWIRQ(intr));
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700569 int i;
Steven J. Hill98b67c32012-08-31 16:18:49 -0500570
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700571 gic_map_to_vpe(intr, cpu);
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700572 for (i = 0; i < NR_CPUS; i++)
573 clear_bit(intr, pcpu_masks[i].pcpu_mask);
Jeffrey Deansb0a88ae2014-07-17 09:20:55 +0100574 set_bit(intr, pcpu_masks[cpu].pcpu_mask);
575
Andrew Bresticker18743d22014-09-18 14:47:24 -0700576 irq_set_irq_type(virq, IRQ_TYPE_EDGE_RISING);
577
578 irq_set_handler(virq, handle_percpu_irq);
579 setup_irq(virq, action);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100580}
581
Andrew Bresticker18743d22014-09-18 14:47:24 -0700582static __init void gic_ipi_init(void)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100583{
Andrew Bresticker18743d22014-09-18 14:47:24 -0700584 int i;
585
586 /* Use last 2 * NR_CPUS interrupts as IPIs */
Andrew Brestickerfbd55242014-09-18 14:47:25 -0700587 gic_resched_int_base = gic_shared_intrs - nr_cpu_ids;
Andrew Bresticker18743d22014-09-18 14:47:24 -0700588 gic_call_int_base = gic_resched_int_base - nr_cpu_ids;
589
590 for (i = 0; i < nr_cpu_ids; i++) {
591 gic_ipi_init_one(gic_call_int_base + i, i, &irq_call);
592 gic_ipi_init_one(gic_resched_int_base + i, i, &irq_resched);
593 }
594}
595#else
596static inline void gic_ipi_init(void)
597{
598}
599#endif
600
Andrew Brestickere9de6882014-09-18 14:47:27 -0700601static void __init gic_basic_init(void)
Andrew Bresticker18743d22014-09-18 14:47:24 -0700602{
603 unsigned int i;
Steven J. Hill98b67c32012-08-31 16:18:49 -0500604
605 board_bind_eic_interrupt = &gic_bind_eic_interrupt;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100606
607 /* Setup defaults */
Andrew Brestickerfbd55242014-09-18 14:47:25 -0700608 for (i = 0; i < gic_shared_intrs; i++) {
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700609 gic_set_polarity(i, GIC_POL_POS);
610 gic_set_trigger(i, GIC_TRIG_LEVEL);
611 gic_reset_mask(i);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100612 }
613
Andrew Brestickere9de6882014-09-18 14:47:27 -0700614 for (i = 0; i < gic_vpes; i++) {
615 unsigned int j;
616
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700617 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), i);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700618 for (j = 0; j < GIC_NUM_LOCAL_INTRS; j++) {
619 if (!gic_local_irq_is_routable(j))
620 continue;
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700621 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_RMASK), 1 << j);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700622 }
623 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100624}
625
Andrew Brestickere9de6882014-09-18 14:47:27 -0700626static int gic_local_irq_domain_map(struct irq_domain *d, unsigned int virq,
627 irq_hw_number_t hw)
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700628{
Andrew Brestickere9de6882014-09-18 14:47:27 -0700629 int intr = GIC_HWIRQ_TO_LOCAL(hw);
630 int ret = 0;
631 int i;
632 unsigned long flags;
633
634 if (!gic_local_irq_is_routable(intr))
635 return -EPERM;
636
637 /*
638 * HACK: These are all really percpu interrupts, but the rest
639 * of the MIPS kernel code does not use the percpu IRQ API for
640 * the CP0 timer and performance counter interrupts.
641 */
James Hoganb720fd82015-01-29 11:14:08 +0000642 switch (intr) {
643 case GIC_LOCAL_INT_TIMER:
644 case GIC_LOCAL_INT_PERFCTR:
645 case GIC_LOCAL_INT_FDC:
646 irq_set_chip_and_handler(virq,
647 &gic_all_vpes_local_irq_controller,
648 handle_percpu_irq);
649 break;
650 default:
Andrew Brestickere9de6882014-09-18 14:47:27 -0700651 irq_set_chip_and_handler(virq,
652 &gic_local_irq_controller,
653 handle_percpu_devid_irq);
654 irq_set_percpu_devid(virq);
James Hoganb720fd82015-01-29 11:14:08 +0000655 break;
Andrew Brestickere9de6882014-09-18 14:47:27 -0700656 }
657
658 spin_lock_irqsave(&gic_lock, flags);
659 for (i = 0; i < gic_vpes; i++) {
660 u32 val = GIC_MAP_TO_PIN_MSK | gic_cpu_pin;
661
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700662 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), i);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700663
664 switch (intr) {
665 case GIC_LOCAL_INT_WD:
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700666 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_WD_MAP), val);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700667 break;
668 case GIC_LOCAL_INT_COMPARE:
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700669 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_COMPARE_MAP), val);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700670 break;
671 case GIC_LOCAL_INT_TIMER:
James Hogan1b6af712015-01-19 15:38:24 +0000672 /* CONFIG_MIPS_CMP workaround (see __gic_init) */
673 val = GIC_MAP_TO_PIN_MSK | timer_cpu_pin;
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700674 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_TIMER_MAP), val);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700675 break;
676 case GIC_LOCAL_INT_PERFCTR:
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700677 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_PERFCTR_MAP), val);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700678 break;
679 case GIC_LOCAL_INT_SWINT0:
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700680 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_SWINT0_MAP), val);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700681 break;
682 case GIC_LOCAL_INT_SWINT1:
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700683 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_SWINT1_MAP), val);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700684 break;
685 case GIC_LOCAL_INT_FDC:
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700686 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_FDC_MAP), val);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700687 break;
688 default:
689 pr_err("Invalid local IRQ %d\n", intr);
690 ret = -EINVAL;
691 break;
692 }
693 }
694 spin_unlock_irqrestore(&gic_lock, flags);
695
696 return ret;
697}
698
699static int gic_shared_irq_domain_map(struct irq_domain *d, unsigned int virq,
700 irq_hw_number_t hw)
701{
702 int intr = GIC_HWIRQ_TO_SHARED(hw);
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700703 unsigned long flags;
704
Andrew Bresticker4a6a3ea32014-09-18 14:47:26 -0700705 irq_set_chip_and_handler(virq, &gic_level_irq_controller,
706 handle_level_irq);
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700707
708 spin_lock_irqsave(&gic_lock, flags);
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700709 gic_map_to_pin(intr, gic_cpu_pin);
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700710 /* Map to VPE 0 by default */
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700711 gic_map_to_vpe(intr, 0);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700712 set_bit(intr, pcpu_masks[0].pcpu_mask);
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700713 spin_unlock_irqrestore(&gic_lock, flags);
714
715 return 0;
716}
717
Andrew Brestickere9de6882014-09-18 14:47:27 -0700718static int gic_irq_domain_map(struct irq_domain *d, unsigned int virq,
719 irq_hw_number_t hw)
720{
721 if (GIC_HWIRQ_TO_LOCAL(hw) < GIC_NUM_LOCAL_INTRS)
722 return gic_local_irq_domain_map(d, virq, hw);
723 return gic_shared_irq_domain_map(d, virq, hw);
724}
725
Andrew Brestickera7057272014-11-12 11:43:38 -0800726static int gic_irq_domain_xlate(struct irq_domain *d, struct device_node *ctrlr,
727 const u32 *intspec, unsigned int intsize,
728 irq_hw_number_t *out_hwirq,
729 unsigned int *out_type)
730{
731 if (intsize != 3)
732 return -EINVAL;
733
734 if (intspec[0] == GIC_SHARED)
735 *out_hwirq = GIC_SHARED_TO_HWIRQ(intspec[1]);
736 else if (intspec[0] == GIC_LOCAL)
737 *out_hwirq = GIC_LOCAL_TO_HWIRQ(intspec[1]);
738 else
739 return -EINVAL;
740 *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK;
741
742 return 0;
743}
744
Krzysztof Kozlowski96009732015-04-27 21:54:24 +0900745static const struct irq_domain_ops gic_irq_domain_ops = {
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700746 .map = gic_irq_domain_map,
Andrew Brestickera7057272014-11-12 11:43:38 -0800747 .xlate = gic_irq_domain_xlate,
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700748};
749
Andrew Brestickera7057272014-11-12 11:43:38 -0800750static void __init __gic_init(unsigned long gic_base_addr,
751 unsigned long gic_addrspace_size,
752 unsigned int cpu_vec, unsigned int irqbase,
753 struct device_node *node)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100754{
755 unsigned int gicconfig;
756
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700757 gic_base = ioremap_nocache(gic_base_addr, gic_addrspace_size);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100758
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700759 gicconfig = gic_read(GIC_REG(SHARED, GIC_SH_CONFIG));
Andrew Brestickerfbd55242014-09-18 14:47:25 -0700760 gic_shared_intrs = (gicconfig & GIC_SH_CONFIG_NUMINTRS_MSK) >>
Ralf Baechle39b8d522008-04-28 17:14:26 +0100761 GIC_SH_CONFIG_NUMINTRS_SHF;
Andrew Brestickerfbd55242014-09-18 14:47:25 -0700762 gic_shared_intrs = ((gic_shared_intrs + 1) * 8);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100763
Andrew Brestickere9de6882014-09-18 14:47:27 -0700764 gic_vpes = (gicconfig & GIC_SH_CONFIG_NUMVPES_MSK) >>
Ralf Baechle39b8d522008-04-28 17:14:26 +0100765 GIC_SH_CONFIG_NUMVPES_SHF;
Andrew Brestickere9de6882014-09-18 14:47:27 -0700766 gic_vpes = gic_vpes + 1;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100767
Andrew Bresticker18743d22014-09-18 14:47:24 -0700768 if (cpu_has_veic) {
769 /* Always use vector 1 in EIC mode */
770 gic_cpu_pin = 0;
James Hogan1b6af712015-01-19 15:38:24 +0000771 timer_cpu_pin = gic_cpu_pin;
Andrew Bresticker18743d22014-09-18 14:47:24 -0700772 set_vi_handler(gic_cpu_pin + GIC_PIN_TO_VEC_OFFSET,
773 __gic_irq_dispatch);
774 } else {
775 gic_cpu_pin = cpu_vec - GIC_CPU_PIN_OFFSET;
776 irq_set_chained_handler(MIPS_CPU_IRQ_BASE + cpu_vec,
777 gic_irq_dispatch);
James Hogan1b6af712015-01-19 15:38:24 +0000778 /*
779 * With the CMP implementation of SMP (deprecated), other CPUs
780 * are started by the bootloader and put into a timer based
781 * waiting poll loop. We must not re-route those CPU's local
782 * timer interrupts as the wait instruction will never finish,
783 * so just handle whatever CPU interrupt it is routed to by
784 * default.
785 *
786 * This workaround should be removed when CMP support is
787 * dropped.
788 */
789 if (IS_ENABLED(CONFIG_MIPS_CMP) &&
790 gic_local_irq_is_routable(GIC_LOCAL_INT_TIMER)) {
791 timer_cpu_pin = gic_read(GIC_REG(VPE_LOCAL,
792 GIC_VPE_TIMER_MAP)) &
793 GIC_MAP_MSK;
794 irq_set_chained_handler(MIPS_CPU_IRQ_BASE +
795 GIC_CPU_PIN_OFFSET +
796 timer_cpu_pin,
797 gic_irq_dispatch);
798 } else {
799 timer_cpu_pin = gic_cpu_pin;
800 }
Andrew Bresticker18743d22014-09-18 14:47:24 -0700801 }
802
Andrew Brestickera7057272014-11-12 11:43:38 -0800803 gic_irq_domain = irq_domain_add_simple(node, GIC_NUM_LOCAL_INTRS +
Andrew Brestickere9de6882014-09-18 14:47:27 -0700804 gic_shared_intrs, irqbase,
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700805 &gic_irq_domain_ops, NULL);
806 if (!gic_irq_domain)
807 panic("Failed to add GIC IRQ domain");
Steven J. Hill0b271f52012-08-31 16:05:37 -0500808
Andrew Brestickere9de6882014-09-18 14:47:27 -0700809 gic_basic_init();
Andrew Bresticker18743d22014-09-18 14:47:24 -0700810
811 gic_ipi_init();
Ralf Baechle39b8d522008-04-28 17:14:26 +0100812}
Andrew Brestickera7057272014-11-12 11:43:38 -0800813
814void __init gic_init(unsigned long gic_base_addr,
815 unsigned long gic_addrspace_size,
816 unsigned int cpu_vec, unsigned int irqbase)
817{
818 __gic_init(gic_base_addr, gic_addrspace_size, cpu_vec, irqbase, NULL);
819}
820
821static int __init gic_of_init(struct device_node *node,
822 struct device_node *parent)
823{
824 struct resource res;
825 unsigned int cpu_vec, i = 0, reserved = 0;
826 phys_addr_t gic_base;
827 size_t gic_len;
828
829 /* Find the first available CPU vector. */
830 while (!of_property_read_u32_index(node, "mti,reserved-cpu-vectors",
831 i++, &cpu_vec))
832 reserved |= BIT(cpu_vec);
833 for (cpu_vec = 2; cpu_vec < 8; cpu_vec++) {
834 if (!(reserved & BIT(cpu_vec)))
835 break;
836 }
837 if (cpu_vec == 8) {
838 pr_err("No CPU vectors available for GIC\n");
839 return -ENODEV;
840 }
841
842 if (of_address_to_resource(node, 0, &res)) {
843 /*
844 * Probe the CM for the GIC base address if not specified
845 * in the device-tree.
846 */
847 if (mips_cm_present()) {
848 gic_base = read_gcr_gic_base() &
849 ~CM_GCR_GIC_BASE_GICEN_MSK;
850 gic_len = 0x20000;
851 } else {
852 pr_err("Failed to get GIC memory range\n");
853 return -ENODEV;
854 }
855 } else {
856 gic_base = res.start;
857 gic_len = resource_size(&res);
858 }
859
860 if (mips_cm_present())
861 write_gcr_gic_base(gic_base | CM_GCR_GIC_BASE_GICEN_MSK);
862 gic_present = true;
863
864 __gic_init(gic_base, gic_len, cpu_vec, 0, node);
865
866 return 0;
867}
868IRQCHIP_DECLARE(mips_gic, "mti,gic", gic_of_init);